1 /* tc-arm.c -- Assemble for the ARM
2 Copyright (C) 1994-2019 Free Software Foundation, Inc.
3 Contributed by Richard Earnshaw (rwe@pegasus.esprit.ec.org)
4 Modified by David Taylor (dtaylor@armltd.co.uk)
5 Cirrus coprocessor mods by Aldy Hernandez (aldyh@redhat.com)
6 Cirrus coprocessor fixes by Petko Manolov (petkan@nucleusys.com)
7 Cirrus coprocessor fixes by Vladimir Ivanov (vladitx@nucleusys.com)
9 This file is part of GAS, the GNU Assembler.
11 GAS is free software; you can redistribute it and/or modify
12 it under the terms of the GNU General Public License as published by
13 the Free Software Foundation; either version 3, or (at your option)
16 GAS is distributed in the hope that it will be useful,
17 but WITHOUT ANY WARRANTY; without even the implied warranty of
18 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 GNU General Public License for more details.
21 You should have received a copy of the GNU General Public License
22 along with GAS; see the file COPYING. If not, write to the Free
23 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
30 #include "safe-ctype.h"
33 #include "libiberty.h"
34 #include "opcode/arm.h"
38 #include "dw2gencfi.h"
41 #include "dwarf2dbg.h"
44 /* Must be at least the size of the largest unwind opcode (currently two). */
45 #define ARM_OPCODE_CHUNK_SIZE 8
47 /* This structure holds the unwinding state. */
52 symbolS
* table_entry
;
53 symbolS
* personality_routine
;
54 int personality_index
;
55 /* The segment containing the function. */
58 /* Opcodes generated from this function. */
59 unsigned char * opcodes
;
62 /* The number of bytes pushed to the stack. */
64 /* We don't add stack adjustment opcodes immediately so that we can merge
65 multiple adjustments. We can also omit the final adjustment
66 when using a frame pointer. */
67 offsetT pending_offset
;
68 /* These two fields are set by both unwind_movsp and unwind_setfp. They
69 hold the reg+offset to use when restoring sp from a frame pointer. */
72 /* Nonzero if an unwind_setfp directive has been seen. */
74 /* Nonzero if the last opcode restores sp from fp_reg. */
75 unsigned sp_restored
:1;
78 /* Whether --fdpic was given. */
83 /* Results from operand parsing worker functions. */
87 PARSE_OPERAND_SUCCESS
,
89 PARSE_OPERAND_FAIL_NO_BACKTRACK
90 } parse_operand_result
;
99 /* Types of processor to assemble for. */
101 /* The code that was here used to select a default CPU depending on compiler
102 pre-defines which were only present when doing native builds, thus
103 changing gas' default behaviour depending upon the build host.
105 If you have a target that requires a default CPU option then the you
106 should define CPU_DEFAULT here. */
111 # define FPU_DEFAULT FPU_ARCH_FPA
112 # elif defined (TE_NetBSD)
114 # define FPU_DEFAULT FPU_ARCH_VFP /* Soft-float, but VFP order. */
116 /* Legacy a.out format. */
117 # define FPU_DEFAULT FPU_ARCH_FPA /* Soft-float, but FPA order. */
119 # elif defined (TE_VXWORKS)
120 # define FPU_DEFAULT FPU_ARCH_VFP /* Soft-float, VFP order. */
122 /* For backwards compatibility, default to FPA. */
123 # define FPU_DEFAULT FPU_ARCH_FPA
125 #endif /* ifndef FPU_DEFAULT */
127 #define streq(a, b) (strcmp (a, b) == 0)
129 /* Current set of feature bits available (CPU+FPU). Different from
130 selected_cpu + selected_fpu in case of autodetection since the CPU
131 feature bits are then all set. */
132 static arm_feature_set cpu_variant
;
133 /* Feature bits used in each execution state. Used to set build attribute
134 (in particular Tag_*_ISA_use) in CPU autodetection mode. */
135 static arm_feature_set arm_arch_used
;
136 static arm_feature_set thumb_arch_used
;
138 /* Flags stored in private area of BFD structure. */
139 static int uses_apcs_26
= FALSE
;
140 static int atpcs
= FALSE
;
141 static int support_interwork
= FALSE
;
142 static int uses_apcs_float
= FALSE
;
143 static int pic_code
= FALSE
;
144 static int fix_v4bx
= FALSE
;
145 /* Warn on using deprecated features. */
146 static int warn_on_deprecated
= TRUE
;
148 /* Understand CodeComposer Studio assembly syntax. */
149 bfd_boolean codecomposer_syntax
= FALSE
;
151 /* Variables that we set while parsing command-line options. Once all
152 options have been read we re-process these values to set the real
155 /* CPU and FPU feature bits set for legacy CPU and FPU options (eg. -marm1
156 instead of -mcpu=arm1). */
157 static const arm_feature_set
*legacy_cpu
= NULL
;
158 static const arm_feature_set
*legacy_fpu
= NULL
;
160 /* CPU, extension and FPU feature bits selected by -mcpu. */
161 static const arm_feature_set
*mcpu_cpu_opt
= NULL
;
162 static arm_feature_set
*mcpu_ext_opt
= NULL
;
163 static const arm_feature_set
*mcpu_fpu_opt
= NULL
;
165 /* CPU, extension and FPU feature bits selected by -march. */
166 static const arm_feature_set
*march_cpu_opt
= NULL
;
167 static arm_feature_set
*march_ext_opt
= NULL
;
168 static const arm_feature_set
*march_fpu_opt
= NULL
;
170 /* Feature bits selected by -mfpu. */
171 static const arm_feature_set
*mfpu_opt
= NULL
;
173 /* Constants for known architecture features. */
174 static const arm_feature_set fpu_default
= FPU_DEFAULT
;
175 static const arm_feature_set fpu_arch_vfp_v1 ATTRIBUTE_UNUSED
= FPU_ARCH_VFP_V1
;
176 static const arm_feature_set fpu_arch_vfp_v2
= FPU_ARCH_VFP_V2
;
177 static const arm_feature_set fpu_arch_vfp_v3 ATTRIBUTE_UNUSED
= FPU_ARCH_VFP_V3
;
178 static const arm_feature_set fpu_arch_neon_v1 ATTRIBUTE_UNUSED
= FPU_ARCH_NEON_V1
;
179 static const arm_feature_set fpu_arch_fpa
= FPU_ARCH_FPA
;
180 static const arm_feature_set fpu_any_hard
= FPU_ANY_HARD
;
182 static const arm_feature_set fpu_arch_maverick
= FPU_ARCH_MAVERICK
;
184 static const arm_feature_set fpu_endian_pure
= FPU_ARCH_ENDIAN_PURE
;
187 static const arm_feature_set cpu_default
= CPU_DEFAULT
;
190 static const arm_feature_set arm_ext_v1
= ARM_FEATURE_CORE_LOW (ARM_EXT_V1
);
191 static const arm_feature_set arm_ext_v2
= ARM_FEATURE_CORE_LOW (ARM_EXT_V2
);
192 static const arm_feature_set arm_ext_v2s
= ARM_FEATURE_CORE_LOW (ARM_EXT_V2S
);
193 static const arm_feature_set arm_ext_v3
= ARM_FEATURE_CORE_LOW (ARM_EXT_V3
);
194 static const arm_feature_set arm_ext_v3m
= ARM_FEATURE_CORE_LOW (ARM_EXT_V3M
);
195 static const arm_feature_set arm_ext_v4
= ARM_FEATURE_CORE_LOW (ARM_EXT_V4
);
196 static const arm_feature_set arm_ext_v4t
= ARM_FEATURE_CORE_LOW (ARM_EXT_V4T
);
197 static const arm_feature_set arm_ext_v5
= ARM_FEATURE_CORE_LOW (ARM_EXT_V5
);
198 static const arm_feature_set arm_ext_v4t_5
=
199 ARM_FEATURE_CORE_LOW (ARM_EXT_V4T
| ARM_EXT_V5
);
200 static const arm_feature_set arm_ext_v5t
= ARM_FEATURE_CORE_LOW (ARM_EXT_V5T
);
201 static const arm_feature_set arm_ext_v5e
= ARM_FEATURE_CORE_LOW (ARM_EXT_V5E
);
202 static const arm_feature_set arm_ext_v5exp
= ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP
);
203 static const arm_feature_set arm_ext_v5j
= ARM_FEATURE_CORE_LOW (ARM_EXT_V5J
);
204 static const arm_feature_set arm_ext_v6
= ARM_FEATURE_CORE_LOW (ARM_EXT_V6
);
205 static const arm_feature_set arm_ext_v6k
= ARM_FEATURE_CORE_LOW (ARM_EXT_V6K
);
206 static const arm_feature_set arm_ext_v6t2
= ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2
);
207 /* Only for compatability of hint instructions. */
208 static const arm_feature_set arm_ext_v6k_v6t2
=
209 ARM_FEATURE_CORE_LOW (ARM_EXT_V6K
| ARM_EXT_V6T2
);
210 static const arm_feature_set arm_ext_v6_notm
=
211 ARM_FEATURE_CORE_LOW (ARM_EXT_V6_NOTM
);
212 static const arm_feature_set arm_ext_v6_dsp
=
213 ARM_FEATURE_CORE_LOW (ARM_EXT_V6_DSP
);
214 static const arm_feature_set arm_ext_barrier
=
215 ARM_FEATURE_CORE_LOW (ARM_EXT_BARRIER
);
216 static const arm_feature_set arm_ext_msr
=
217 ARM_FEATURE_CORE_LOW (ARM_EXT_THUMB_MSR
);
218 static const arm_feature_set arm_ext_div
= ARM_FEATURE_CORE_LOW (ARM_EXT_DIV
);
219 static const arm_feature_set arm_ext_v7
= ARM_FEATURE_CORE_LOW (ARM_EXT_V7
);
220 static const arm_feature_set arm_ext_v7a
= ARM_FEATURE_CORE_LOW (ARM_EXT_V7A
);
221 static const arm_feature_set arm_ext_v7r
= ARM_FEATURE_CORE_LOW (ARM_EXT_V7R
);
223 static const arm_feature_set ATTRIBUTE_UNUSED arm_ext_v7m
= ARM_FEATURE_CORE_LOW (ARM_EXT_V7M
);
225 static const arm_feature_set arm_ext_v8
= ARM_FEATURE_CORE_LOW (ARM_EXT_V8
);
226 static const arm_feature_set arm_ext_m
=
227 ARM_FEATURE_CORE (ARM_EXT_V6M
| ARM_EXT_V7M
,
228 ARM_EXT2_V8M
| ARM_EXT2_V8M_MAIN
);
229 static const arm_feature_set arm_ext_mp
= ARM_FEATURE_CORE_LOW (ARM_EXT_MP
);
230 static const arm_feature_set arm_ext_sec
= ARM_FEATURE_CORE_LOW (ARM_EXT_SEC
);
231 static const arm_feature_set arm_ext_os
= ARM_FEATURE_CORE_LOW (ARM_EXT_OS
);
232 static const arm_feature_set arm_ext_adiv
= ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV
);
233 static const arm_feature_set arm_ext_virt
= ARM_FEATURE_CORE_LOW (ARM_EXT_VIRT
);
234 static const arm_feature_set arm_ext_pan
= ARM_FEATURE_CORE_HIGH (ARM_EXT2_PAN
);
235 static const arm_feature_set arm_ext_v8m
= ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M
);
236 static const arm_feature_set arm_ext_v8m_main
=
237 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M_MAIN
);
238 static const arm_feature_set arm_ext_v8_1m_main
=
239 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_1M_MAIN
);
240 /* Instructions in ARMv8-M only found in M profile architectures. */
241 static const arm_feature_set arm_ext_v8m_m_only
=
242 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M
| ARM_EXT2_V8M_MAIN
);
243 static const arm_feature_set arm_ext_v6t2_v8m
=
244 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V6T2_V8M
);
245 /* Instructions shared between ARMv8-A and ARMv8-M. */
246 static const arm_feature_set arm_ext_atomics
=
247 ARM_FEATURE_CORE_HIGH (ARM_EXT2_ATOMICS
);
249 /* DSP instructions Tag_DSP_extension refers to. */
250 static const arm_feature_set arm_ext_dsp
=
251 ARM_FEATURE_CORE_LOW (ARM_EXT_V5E
| ARM_EXT_V5ExP
| ARM_EXT_V6_DSP
);
253 static const arm_feature_set arm_ext_ras
=
254 ARM_FEATURE_CORE_HIGH (ARM_EXT2_RAS
);
255 /* FP16 instructions. */
256 static const arm_feature_set arm_ext_fp16
=
257 ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST
);
258 static const arm_feature_set arm_ext_fp16_fml
=
259 ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_FML
);
260 static const arm_feature_set arm_ext_v8_2
=
261 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_2A
);
262 static const arm_feature_set arm_ext_v8_3
=
263 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_3A
);
264 static const arm_feature_set arm_ext_sb
=
265 ARM_FEATURE_CORE_HIGH (ARM_EXT2_SB
);
266 static const arm_feature_set arm_ext_predres
=
267 ARM_FEATURE_CORE_HIGH (ARM_EXT2_PREDRES
);
269 static const arm_feature_set arm_arch_any
= ARM_ANY
;
271 static const arm_feature_set fpu_any
= FPU_ANY
;
273 static const arm_feature_set arm_arch_full ATTRIBUTE_UNUSED
= ARM_FEATURE (-1, -1, -1);
274 static const arm_feature_set arm_arch_t2
= ARM_ARCH_THUMB2
;
275 static const arm_feature_set arm_arch_none
= ARM_ARCH_NONE
;
277 static const arm_feature_set arm_cext_iwmmxt2
=
278 ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT2
);
279 static const arm_feature_set arm_cext_iwmmxt
=
280 ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT
);
281 static const arm_feature_set arm_cext_xscale
=
282 ARM_FEATURE_COPROC (ARM_CEXT_XSCALE
);
283 static const arm_feature_set arm_cext_maverick
=
284 ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK
);
285 static const arm_feature_set fpu_fpa_ext_v1
=
286 ARM_FEATURE_COPROC (FPU_FPA_EXT_V1
);
287 static const arm_feature_set fpu_fpa_ext_v2
=
288 ARM_FEATURE_COPROC (FPU_FPA_EXT_V2
);
289 static const arm_feature_set fpu_vfp_ext_v1xd
=
290 ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD
);
291 static const arm_feature_set fpu_vfp_ext_v1
=
292 ARM_FEATURE_COPROC (FPU_VFP_EXT_V1
);
293 static const arm_feature_set fpu_vfp_ext_v2
=
294 ARM_FEATURE_COPROC (FPU_VFP_EXT_V2
);
295 static const arm_feature_set fpu_vfp_ext_v3xd
=
296 ARM_FEATURE_COPROC (FPU_VFP_EXT_V3xD
);
297 static const arm_feature_set fpu_vfp_ext_v3
=
298 ARM_FEATURE_COPROC (FPU_VFP_EXT_V3
);
299 static const arm_feature_set fpu_vfp_ext_d32
=
300 ARM_FEATURE_COPROC (FPU_VFP_EXT_D32
);
301 static const arm_feature_set fpu_neon_ext_v1
=
302 ARM_FEATURE_COPROC (FPU_NEON_EXT_V1
);
303 static const arm_feature_set fpu_vfp_v3_or_neon_ext
=
304 ARM_FEATURE_COPROC (FPU_NEON_EXT_V1
| FPU_VFP_EXT_V3
);
305 static const arm_feature_set mve_ext
=
306 ARM_FEATURE_COPROC (FPU_MVE
);
307 static const arm_feature_set mve_fp_ext
=
308 ARM_FEATURE_COPROC (FPU_MVE_FP
);
310 static const arm_feature_set fpu_vfp_fp16
=
311 ARM_FEATURE_COPROC (FPU_VFP_EXT_FP16
);
312 static const arm_feature_set fpu_neon_ext_fma
=
313 ARM_FEATURE_COPROC (FPU_NEON_EXT_FMA
);
315 static const arm_feature_set fpu_vfp_ext_fma
=
316 ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA
);
317 static const arm_feature_set fpu_vfp_ext_armv8
=
318 ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8
);
319 static const arm_feature_set fpu_vfp_ext_armv8xd
=
320 ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8xD
);
321 static const arm_feature_set fpu_neon_ext_armv8
=
322 ARM_FEATURE_COPROC (FPU_NEON_EXT_ARMV8
);
323 static const arm_feature_set fpu_crypto_ext_armv8
=
324 ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8
);
325 static const arm_feature_set crc_ext_armv8
=
326 ARM_FEATURE_COPROC (CRC_EXT_ARMV8
);
327 static const arm_feature_set fpu_neon_ext_v8_1
=
328 ARM_FEATURE_COPROC (FPU_NEON_EXT_RDMA
);
329 static const arm_feature_set fpu_neon_ext_dotprod
=
330 ARM_FEATURE_COPROC (FPU_NEON_EXT_DOTPROD
);
332 static int mfloat_abi_opt
= -1;
333 /* Architecture feature bits selected by the last -mcpu/-march or .cpu/.arch
335 static arm_feature_set selected_arch
= ARM_ARCH_NONE
;
336 /* Extension feature bits selected by the last -mcpu/-march or .arch_extension
338 static arm_feature_set selected_ext
= ARM_ARCH_NONE
;
339 /* Feature bits selected by the last -mcpu/-march or by the combination of the
340 last .cpu/.arch directive .arch_extension directives since that
342 static arm_feature_set selected_cpu
= ARM_ARCH_NONE
;
343 /* FPU feature bits selected by the last -mfpu or .fpu directive. */
344 static arm_feature_set selected_fpu
= FPU_NONE
;
345 /* Feature bits selected by the last .object_arch directive. */
346 static arm_feature_set selected_object_arch
= ARM_ARCH_NONE
;
347 /* Must be long enough to hold any of the names in arm_cpus. */
348 static char selected_cpu_name
[20];
350 extern FLONUM_TYPE generic_floating_point_number
;
352 /* Return if no cpu was selected on command-line. */
354 no_cpu_selected (void)
356 return ARM_FEATURE_EQUAL (selected_cpu
, arm_arch_none
);
361 static int meabi_flags
= EABI_DEFAULT
;
363 static int meabi_flags
= EF_ARM_EABI_UNKNOWN
;
366 static int attributes_set_explicitly
[NUM_KNOWN_OBJ_ATTRIBUTES
];
371 return (EF_ARM_EABI_VERSION (meabi_flags
) >= EF_ARM_EABI_VER4
);
376 /* Pre-defined "_GLOBAL_OFFSET_TABLE_" */
377 symbolS
* GOT_symbol
;
380 /* 0: assemble for ARM,
381 1: assemble for Thumb,
382 2: assemble for Thumb even though target CPU does not support thumb
384 static int thumb_mode
= 0;
385 /* A value distinct from the possible values for thumb_mode that we
386 can use to record whether thumb_mode has been copied into the
387 tc_frag_data field of a frag. */
388 #define MODE_RECORDED (1 << 4)
390 /* Specifies the intrinsic IT insn behavior mode. */
391 enum implicit_it_mode
393 IMPLICIT_IT_MODE_NEVER
= 0x00,
394 IMPLICIT_IT_MODE_ARM
= 0x01,
395 IMPLICIT_IT_MODE_THUMB
= 0x02,
396 IMPLICIT_IT_MODE_ALWAYS
= (IMPLICIT_IT_MODE_ARM
| IMPLICIT_IT_MODE_THUMB
)
398 static int implicit_it_mode
= IMPLICIT_IT_MODE_ARM
;
400 /* If unified_syntax is true, we are processing the new unified
401 ARM/Thumb syntax. Important differences from the old ARM mode:
403 - Immediate operands do not require a # prefix.
404 - Conditional affixes always appear at the end of the
405 instruction. (For backward compatibility, those instructions
406 that formerly had them in the middle, continue to accept them
408 - The IT instruction may appear, and if it does is validated
409 against subsequent conditional affixes. It does not generate
412 Important differences from the old Thumb mode:
414 - Immediate operands do not require a # prefix.
415 - Most of the V6T2 instructions are only available in unified mode.
416 - The .N and .W suffixes are recognized and honored (it is an error
417 if they cannot be honored).
418 - All instructions set the flags if and only if they have an 's' affix.
419 - Conditional affixes may be used. They are validated against
420 preceding IT instructions. Unlike ARM mode, you cannot use a
421 conditional affix except in the scope of an IT instruction. */
423 static bfd_boolean unified_syntax
= FALSE
;
425 /* An immediate operand can start with #, and ld*, st*, pld operands
426 can contain [ and ]. We need to tell APP not to elide whitespace
427 before a [, which can appear as the first operand for pld.
428 Likewise, a { can appear as the first operand for push, pop, vld*, etc. */
429 const char arm_symbol_chars
[] = "#[]{}";
444 enum neon_el_type type
;
448 #define NEON_MAX_TYPE_ELS 4
452 struct neon_type_el el
[NEON_MAX_TYPE_ELS
];
456 enum pred_instruction_type
462 IF_INSIDE_IT_LAST_INSN
, /* Either outside or inside;
463 if inside, should be the last one. */
464 NEUTRAL_IT_INSN
, /* This could be either inside or outside,
465 i.e. BKPT and NOP. */
466 IT_INSN
, /* The IT insn has been parsed. */
467 VPT_INSN
, /* The VPT/VPST insn has been parsed. */
468 MVE_OUTSIDE_PRED_INSN
, /* Instruction to indicate a MVE instruction without
469 a predication code. */
470 MVE_UNPREDICABLE_INSN
/* MVE instruction that is non-predicable. */
473 /* The maximum number of operands we need. */
474 #define ARM_IT_MAX_OPERANDS 6
475 #define ARM_IT_MAX_RELOCS 3
480 unsigned long instruction
;
484 /* "uncond_value" is set to the value in place of the conditional field in
485 unconditional versions of the instruction, or -1 if nothing is
488 struct neon_type vectype
;
489 /* This does not indicate an actual NEON instruction, only that
490 the mnemonic accepts neon-style type suffixes. */
492 /* Set to the opcode if the instruction needs relaxation.
493 Zero if the instruction is not relaxed. */
497 bfd_reloc_code_real_type type
;
500 } relocs
[ARM_IT_MAX_RELOCS
];
502 enum pred_instruction_type pred_insn_type
;
508 struct neon_type_el vectype
;
509 unsigned present
: 1; /* Operand present. */
510 unsigned isreg
: 1; /* Operand was a register. */
511 unsigned immisreg
: 2; /* .imm field is a second register.
512 0: imm, 1: gpr, 2: MVE Q-register. */
513 unsigned isscalar
: 2; /* Operand is a (SIMD) scalar:
517 unsigned immisalign
: 1; /* Immediate is an alignment specifier. */
518 unsigned immisfloat
: 1; /* Immediate was parsed as a float. */
519 /* Note: we abuse "regisimm" to mean "is Neon register" in VMOV
520 instructions. This allows us to disambiguate ARM <-> vector insns. */
521 unsigned regisimm
: 1; /* 64-bit immediate, reg forms high 32 bits. */
522 unsigned isvec
: 1; /* Is a single, double or quad VFP/Neon reg. */
523 unsigned isquad
: 1; /* Operand is SIMD quad register. */
524 unsigned issingle
: 1; /* Operand is VFP single-precision register. */
525 unsigned iszr
: 1; /* Operand is ZR register. */
526 unsigned hasreloc
: 1; /* Operand has relocation suffix. */
527 unsigned writeback
: 1; /* Operand has trailing ! */
528 unsigned preind
: 1; /* Preindexed address. */
529 unsigned postind
: 1; /* Postindexed address. */
530 unsigned negative
: 1; /* Index register was negated. */
531 unsigned shifted
: 1; /* Shift applied to operation. */
532 unsigned shift_kind
: 3; /* Shift operation (enum shift_kind). */
533 } operands
[ARM_IT_MAX_OPERANDS
];
536 static struct arm_it inst
;
538 #define NUM_FLOAT_VALS 8
540 const char * fp_const
[] =
542 "0.0", "1.0", "2.0", "3.0", "4.0", "5.0", "0.5", "10.0", 0
545 LITTLENUM_TYPE fp_values
[NUM_FLOAT_VALS
][MAX_LITTLENUMS
];
555 #define CP_T_X 0x00008000
556 #define CP_T_Y 0x00400000
558 #define CONDS_BIT 0x00100000
559 #define LOAD_BIT 0x00100000
561 #define DOUBLE_LOAD_FLAG 0x00000001
565 const char * template_name
;
569 #define COND_ALWAYS 0xE
573 const char * template_name
;
577 struct asm_barrier_opt
579 const char * template_name
;
581 const arm_feature_set arch
;
584 /* The bit that distinguishes CPSR and SPSR. */
585 #define SPSR_BIT (1 << 22)
587 /* The individual PSR flag bits. */
588 #define PSR_c (1 << 16)
589 #define PSR_x (1 << 17)
590 #define PSR_s (1 << 18)
591 #define PSR_f (1 << 19)
596 bfd_reloc_code_real_type reloc
;
601 VFP_REG_Sd
, VFP_REG_Sm
, VFP_REG_Sn
,
602 VFP_REG_Dd
, VFP_REG_Dm
, VFP_REG_Dn
607 VFP_LDSTMIA
, VFP_LDSTMDB
, VFP_LDSTMIAX
, VFP_LDSTMDBX
610 /* Bits for DEFINED field in neon_typed_alias. */
611 #define NTA_HASTYPE 1
612 #define NTA_HASINDEX 2
614 struct neon_typed_alias
616 unsigned char defined
;
618 struct neon_type_el eltype
;
621 /* ARM register categories. This includes coprocessor numbers and various
622 architecture extensions' registers. Each entry should have an error message
623 in reg_expected_msgs below. */
653 /* Structure for a hash table entry for a register.
654 If TYPE is REG_TYPE_VFD or REG_TYPE_NQ, the NEON field can point to extra
655 information which states whether a vector type or index is specified (for a
656 register alias created with .dn or .qn). Otherwise NEON should be NULL. */
662 unsigned char builtin
;
663 struct neon_typed_alias
* neon
;
666 /* Diagnostics used when we don't get a register of the expected type. */
667 const char * const reg_expected_msgs
[] =
669 [REG_TYPE_RN
] = N_("ARM register expected"),
670 [REG_TYPE_CP
] = N_("bad or missing co-processor number"),
671 [REG_TYPE_CN
] = N_("co-processor register expected"),
672 [REG_TYPE_FN
] = N_("FPA register expected"),
673 [REG_TYPE_VFS
] = N_("VFP single precision register expected"),
674 [REG_TYPE_VFD
] = N_("VFP/Neon double precision register expected"),
675 [REG_TYPE_NQ
] = N_("Neon quad precision register expected"),
676 [REG_TYPE_VFSD
] = N_("VFP single or double precision register expected"),
677 [REG_TYPE_NDQ
] = N_("Neon double or quad precision register expected"),
678 [REG_TYPE_NSD
] = N_("Neon single or double precision register expected"),
679 [REG_TYPE_NSDQ
] = N_("VFP single, double or Neon quad precision register"
681 [REG_TYPE_VFC
] = N_("VFP system register expected"),
682 [REG_TYPE_MVF
] = N_("Maverick MVF register expected"),
683 [REG_TYPE_MVD
] = N_("Maverick MVD register expected"),
684 [REG_TYPE_MVFX
] = N_("Maverick MVFX register expected"),
685 [REG_TYPE_MVDX
] = N_("Maverick MVDX register expected"),
686 [REG_TYPE_MVAX
] = N_("Maverick MVAX register expected"),
687 [REG_TYPE_DSPSC
] = N_("Maverick DSPSC register expected"),
688 [REG_TYPE_MMXWR
] = N_("iWMMXt data register expected"),
689 [REG_TYPE_MMXWC
] = N_("iWMMXt control register expected"),
690 [REG_TYPE_MMXWCG
] = N_("iWMMXt scalar register expected"),
691 [REG_TYPE_XSCALE
] = N_("XScale accumulator register expected"),
692 [REG_TYPE_MQ
] = N_("MVE vector register expected"),
693 [REG_TYPE_RNB
] = N_("")
696 /* Some well known registers that we refer to directly elsewhere. */
702 /* ARM instructions take 4bytes in the object file, Thumb instructions
708 /* Basic string to match. */
709 const char * template_name
;
711 /* Parameters to instruction. */
712 unsigned int operands
[8];
714 /* Conditional tag - see opcode_lookup. */
715 unsigned int tag
: 4;
717 /* Basic instruction code. */
720 /* Thumb-format instruction code. */
723 /* Which architecture variant provides this instruction. */
724 const arm_feature_set
* avariant
;
725 const arm_feature_set
* tvariant
;
727 /* Function to call to encode instruction in ARM format. */
728 void (* aencode
) (void);
730 /* Function to call to encode instruction in Thumb format. */
731 void (* tencode
) (void);
733 /* Indicates whether this instruction may be vector predicated. */
734 unsigned int mayBeVecPred
: 1;
737 /* Defines for various bits that we will want to toggle. */
738 #define INST_IMMEDIATE 0x02000000
739 #define OFFSET_REG 0x02000000
740 #define HWOFFSET_IMM 0x00400000
741 #define SHIFT_BY_REG 0x00000010
742 #define PRE_INDEX 0x01000000
743 #define INDEX_UP 0x00800000
744 #define WRITE_BACK 0x00200000
745 #define LDM_TYPE_2_OR_3 0x00400000
746 #define CPSI_MMOD 0x00020000
748 #define LITERAL_MASK 0xf000f000
749 #define OPCODE_MASK 0xfe1fffff
750 #define V4_STR_BIT 0x00000020
751 #define VLDR_VMOV_SAME 0x0040f000
753 #define T2_SUBS_PC_LR 0xf3de8f00
755 #define DATA_OP_SHIFT 21
756 #define SBIT_SHIFT 20
758 #define T2_OPCODE_MASK 0xfe1fffff
759 #define T2_DATA_OP_SHIFT 21
760 #define T2_SBIT_SHIFT 20
762 #define A_COND_MASK 0xf0000000
763 #define A_PUSH_POP_OP_MASK 0x0fff0000
765 /* Opcodes for pushing/poping registers to/from the stack. */
766 #define A1_OPCODE_PUSH 0x092d0000
767 #define A2_OPCODE_PUSH 0x052d0004
768 #define A2_OPCODE_POP 0x049d0004
770 /* Codes to distinguish the arithmetic instructions. */
781 #define OPCODE_CMP 10
782 #define OPCODE_CMN 11
783 #define OPCODE_ORR 12
784 #define OPCODE_MOV 13
785 #define OPCODE_BIC 14
786 #define OPCODE_MVN 15
788 #define T2_OPCODE_AND 0
789 #define T2_OPCODE_BIC 1
790 #define T2_OPCODE_ORR 2
791 #define T2_OPCODE_ORN 3
792 #define T2_OPCODE_EOR 4
793 #define T2_OPCODE_ADD 8
794 #define T2_OPCODE_ADC 10
795 #define T2_OPCODE_SBC 11
796 #define T2_OPCODE_SUB 13
797 #define T2_OPCODE_RSB 14
799 #define T_OPCODE_MUL 0x4340
800 #define T_OPCODE_TST 0x4200
801 #define T_OPCODE_CMN 0x42c0
802 #define T_OPCODE_NEG 0x4240
803 #define T_OPCODE_MVN 0x43c0
805 #define T_OPCODE_ADD_R3 0x1800
806 #define T_OPCODE_SUB_R3 0x1a00
807 #define T_OPCODE_ADD_HI 0x4400
808 #define T_OPCODE_ADD_ST 0xb000
809 #define T_OPCODE_SUB_ST 0xb080
810 #define T_OPCODE_ADD_SP 0xa800
811 #define T_OPCODE_ADD_PC 0xa000
812 #define T_OPCODE_ADD_I8 0x3000
813 #define T_OPCODE_SUB_I8 0x3800
814 #define T_OPCODE_ADD_I3 0x1c00
815 #define T_OPCODE_SUB_I3 0x1e00
817 #define T_OPCODE_ASR_R 0x4100
818 #define T_OPCODE_LSL_R 0x4080
819 #define T_OPCODE_LSR_R 0x40c0
820 #define T_OPCODE_ROR_R 0x41c0
821 #define T_OPCODE_ASR_I 0x1000
822 #define T_OPCODE_LSL_I 0x0000
823 #define T_OPCODE_LSR_I 0x0800
825 #define T_OPCODE_MOV_I8 0x2000
826 #define T_OPCODE_CMP_I8 0x2800
827 #define T_OPCODE_CMP_LR 0x4280
828 #define T_OPCODE_MOV_HR 0x4600
829 #define T_OPCODE_CMP_HR 0x4500
831 #define T_OPCODE_LDR_PC 0x4800
832 #define T_OPCODE_LDR_SP 0x9800
833 #define T_OPCODE_STR_SP 0x9000
834 #define T_OPCODE_LDR_IW 0x6800
835 #define T_OPCODE_STR_IW 0x6000
836 #define T_OPCODE_LDR_IH 0x8800
837 #define T_OPCODE_STR_IH 0x8000
838 #define T_OPCODE_LDR_IB 0x7800
839 #define T_OPCODE_STR_IB 0x7000
840 #define T_OPCODE_LDR_RW 0x5800
841 #define T_OPCODE_STR_RW 0x5000
842 #define T_OPCODE_LDR_RH 0x5a00
843 #define T_OPCODE_STR_RH 0x5200
844 #define T_OPCODE_LDR_RB 0x5c00
845 #define T_OPCODE_STR_RB 0x5400
847 #define T_OPCODE_PUSH 0xb400
848 #define T_OPCODE_POP 0xbc00
850 #define T_OPCODE_BRANCH 0xe000
852 #define THUMB_SIZE 2 /* Size of thumb instruction. */
853 #define THUMB_PP_PC_LR 0x0100
854 #define THUMB_LOAD_BIT 0x0800
855 #define THUMB2_LOAD_BIT 0x00100000
857 #define BAD_SYNTAX _("syntax error")
858 #define BAD_ARGS _("bad arguments to instruction")
859 #define BAD_SP _("r13 not allowed here")
860 #define BAD_PC _("r15 not allowed here")
861 #define BAD_ODD _("Odd register not allowed here")
862 #define BAD_EVEN _("Even register not allowed here")
863 #define BAD_COND _("instruction cannot be conditional")
864 #define BAD_OVERLAP _("registers may not be the same")
865 #define BAD_HIREG _("lo register required")
866 #define BAD_THUMB32 _("instruction not supported in Thumb16 mode")
867 #define BAD_ADDR_MODE _("instruction does not accept this addressing mode")
868 #define BAD_BRANCH _("branch must be last instruction in IT block")
869 #define BAD_BRANCH_OFF _("branch out of range or not a multiple of 2")
870 #define BAD_NOT_IT _("instruction not allowed in IT block")
871 #define BAD_NOT_VPT _("instruction missing MVE vector predication code")
872 #define BAD_FPU _("selected FPU does not support instruction")
873 #define BAD_OUT_IT _("thumb conditional instruction should be in IT block")
874 #define BAD_OUT_VPT \
875 _("vector predicated instruction should be in VPT/VPST block")
876 #define BAD_IT_COND _("incorrect condition in IT block")
877 #define BAD_VPT_COND _("incorrect condition in VPT/VPST block")
878 #define BAD_IT_IT _("IT falling in the range of a previous IT block")
879 #define MISSING_FNSTART _("missing .fnstart before unwinding directive")
880 #define BAD_PC_ADDRESSING \
881 _("cannot use register index with PC-relative addressing")
882 #define BAD_PC_WRITEBACK \
883 _("cannot use writeback with PC-relative addressing")
884 #define BAD_RANGE _("branch out of range")
885 #define BAD_FP16 _("selected processor does not support fp16 instruction")
886 #define UNPRED_REG(R) _("using " R " results in unpredictable behaviour")
887 #define THUMB1_RELOC_ONLY _("relocation valid in thumb1 code only")
888 #define MVE_NOT_IT _("Warning: instruction is UNPREDICTABLE in an IT " \
890 #define MVE_NOT_VPT _("Warning: instruction is UNPREDICTABLE in a VPT " \
892 #define MVE_BAD_PC _("Warning: instruction is UNPREDICTABLE with PC" \
894 #define MVE_BAD_SP _("Warning: instruction is UNPREDICTABLE with SP" \
896 #define BAD_SIMD_TYPE _("bad type in SIMD instruction")
897 #define BAD_MVE_AUTO \
898 _("GAS auto-detection mode and -march=all is deprecated for MVE, please" \
899 " use a valid -march or -mcpu option.")
900 #define BAD_MVE_SRCDEST _("Warning: 32-bit element size and same destination "\
901 "and source operands makes instruction UNPREDICTABLE")
902 #define BAD_EL_TYPE _("bad element type for instruction")
903 #define MVE_BAD_QREG _("MVE vector register Q[0..7] expected")
905 static struct hash_control
* arm_ops_hsh
;
906 static struct hash_control
* arm_cond_hsh
;
907 static struct hash_control
* arm_vcond_hsh
;
908 static struct hash_control
* arm_shift_hsh
;
909 static struct hash_control
* arm_psr_hsh
;
910 static struct hash_control
* arm_v7m_psr_hsh
;
911 static struct hash_control
* arm_reg_hsh
;
912 static struct hash_control
* arm_reloc_hsh
;
913 static struct hash_control
* arm_barrier_opt_hsh
;
915 /* Stuff needed to resolve the label ambiguity
924 symbolS
* last_label_seen
;
925 static int label_is_thumb_function_name
= FALSE
;
927 /* Literal pool structure. Held on a per-section
928 and per-sub-section basis. */
930 #define MAX_LITERAL_POOL_SIZE 1024
931 typedef struct literal_pool
933 expressionS literals
[MAX_LITERAL_POOL_SIZE
];
934 unsigned int next_free_entry
;
940 struct dwarf2_line_info locs
[MAX_LITERAL_POOL_SIZE
];
942 struct literal_pool
* next
;
943 unsigned int alignment
;
946 /* Pointer to a linked list of literal pools. */
947 literal_pool
* list_of_pools
= NULL
;
949 typedef enum asmfunc_states
952 WAITING_ASMFUNC_NAME
,
956 static asmfunc_states asmfunc_state
= OUTSIDE_ASMFUNC
;
959 # define now_pred seg_info (now_seg)->tc_segment_info_data.current_pred
961 static struct current_pred now_pred
;
965 now_pred_compatible (int cond
)
967 return (cond
& ~1) == (now_pred
.cc
& ~1);
971 conditional_insn (void)
973 return inst
.cond
!= COND_ALWAYS
;
976 static int in_pred_block (void);
978 static int handle_pred_state (void);
980 static void force_automatic_it_block_close (void);
982 static void it_fsm_post_encode (void);
984 #define set_pred_insn_type(type) \
987 inst.pred_insn_type = type; \
988 if (handle_pred_state () == FAIL) \
993 #define set_pred_insn_type_nonvoid(type, failret) \
996 inst.pred_insn_type = type; \
997 if (handle_pred_state () == FAIL) \
1002 #define set_pred_insn_type_last() \
1005 if (inst.cond == COND_ALWAYS) \
1006 set_pred_insn_type (IF_INSIDE_IT_LAST_INSN); \
1008 set_pred_insn_type (INSIDE_IT_LAST_INSN); \
1014 /* This array holds the chars that always start a comment. If the
1015 pre-processor is disabled, these aren't very useful. */
1016 char arm_comment_chars
[] = "@";
1018 /* This array holds the chars that only start a comment at the beginning of
1019 a line. If the line seems to have the form '# 123 filename'
1020 .line and .file directives will appear in the pre-processed output. */
1021 /* Note that input_file.c hand checks for '#' at the beginning of the
1022 first line of the input file. This is because the compiler outputs
1023 #NO_APP at the beginning of its output. */
1024 /* Also note that comments like this one will always work. */
1025 const char line_comment_chars
[] = "#";
1027 char arm_line_separator_chars
[] = ";";
1029 /* Chars that can be used to separate mant
1030 from exp in floating point numbers. */
1031 const char EXP_CHARS
[] = "eE";
1033 /* Chars that mean this number is a floating point constant. */
1034 /* As in 0f12.456 */
1035 /* or 0d1.2345e12 */
1037 const char FLT_CHARS
[] = "rRsSfFdDxXeEpP";
1039 /* Prefix characters that indicate the start of an immediate
1041 #define is_immediate_prefix(C) ((C) == '#' || (C) == '$')
1043 /* Separator character handling. */
1045 #define skip_whitespace(str) do { if (*(str) == ' ') ++(str); } while (0)
1048 skip_past_char (char ** str
, char c
)
1050 /* PR gas/14987: Allow for whitespace before the expected character. */
1051 skip_whitespace (*str
);
1062 #define skip_past_comma(str) skip_past_char (str, ',')
1064 /* Arithmetic expressions (possibly involving symbols). */
1066 /* Return TRUE if anything in the expression is a bignum. */
1069 walk_no_bignums (symbolS
* sp
)
1071 if (symbol_get_value_expression (sp
)->X_op
== O_big
)
1074 if (symbol_get_value_expression (sp
)->X_add_symbol
)
1076 return (walk_no_bignums (symbol_get_value_expression (sp
)->X_add_symbol
)
1077 || (symbol_get_value_expression (sp
)->X_op_symbol
1078 && walk_no_bignums (symbol_get_value_expression (sp
)->X_op_symbol
)));
1084 static bfd_boolean in_my_get_expression
= FALSE
;
1086 /* Third argument to my_get_expression. */
1087 #define GE_NO_PREFIX 0
1088 #define GE_IMM_PREFIX 1
1089 #define GE_OPT_PREFIX 2
1090 /* This is a bit of a hack. Use an optional prefix, and also allow big (64-bit)
1091 immediates, as can be used in Neon VMVN and VMOV immediate instructions. */
1092 #define GE_OPT_PREFIX_BIG 3
1095 my_get_expression (expressionS
* ep
, char ** str
, int prefix_mode
)
1099 /* In unified syntax, all prefixes are optional. */
1101 prefix_mode
= (prefix_mode
== GE_OPT_PREFIX_BIG
) ? prefix_mode
1104 switch (prefix_mode
)
1106 case GE_NO_PREFIX
: break;
1108 if (!is_immediate_prefix (**str
))
1110 inst
.error
= _("immediate expression requires a # prefix");
1116 case GE_OPT_PREFIX_BIG
:
1117 if (is_immediate_prefix (**str
))
1124 memset (ep
, 0, sizeof (expressionS
));
1126 save_in
= input_line_pointer
;
1127 input_line_pointer
= *str
;
1128 in_my_get_expression
= TRUE
;
1130 in_my_get_expression
= FALSE
;
1132 if (ep
->X_op
== O_illegal
|| ep
->X_op
== O_absent
)
1134 /* We found a bad or missing expression in md_operand(). */
1135 *str
= input_line_pointer
;
1136 input_line_pointer
= save_in
;
1137 if (inst
.error
== NULL
)
1138 inst
.error
= (ep
->X_op
== O_absent
1139 ? _("missing expression") :_("bad expression"));
1143 /* Get rid of any bignums now, so that we don't generate an error for which
1144 we can't establish a line number later on. Big numbers are never valid
1145 in instructions, which is where this routine is always called. */
1146 if (prefix_mode
!= GE_OPT_PREFIX_BIG
1147 && (ep
->X_op
== O_big
1148 || (ep
->X_add_symbol
1149 && (walk_no_bignums (ep
->X_add_symbol
)
1151 && walk_no_bignums (ep
->X_op_symbol
))))))
1153 inst
.error
= _("invalid constant");
1154 *str
= input_line_pointer
;
1155 input_line_pointer
= save_in
;
1159 *str
= input_line_pointer
;
1160 input_line_pointer
= save_in
;
1164 /* Turn a string in input_line_pointer into a floating point constant
1165 of type TYPE, and store the appropriate bytes in *LITP. The number
1166 of LITTLENUMS emitted is stored in *SIZEP. An error message is
1167 returned, or NULL on OK.
1169 Note that fp constants aren't represent in the normal way on the ARM.
1170 In big endian mode, things are as expected. However, in little endian
1171 mode fp constants are big-endian word-wise, and little-endian byte-wise
1172 within the words. For example, (double) 1.1 in big endian mode is
1173 the byte sequence 3f f1 99 99 99 99 99 9a, and in little endian mode is
1174 the byte sequence 99 99 f1 3f 9a 99 99 99.
1176 ??? The format of 12 byte floats is uncertain according to gcc's arm.h. */
1179 md_atof (int type
, char * litP
, int * sizeP
)
1182 LITTLENUM_TYPE words
[MAX_LITTLENUMS
];
1214 return _("Unrecognized or unsupported floating point constant");
1217 t
= atof_ieee (input_line_pointer
, type
, words
);
1219 input_line_pointer
= t
;
1220 *sizeP
= prec
* sizeof (LITTLENUM_TYPE
);
1222 if (target_big_endian
)
1224 for (i
= 0; i
< prec
; i
++)
1226 md_number_to_chars (litP
, (valueT
) words
[i
], sizeof (LITTLENUM_TYPE
));
1227 litP
+= sizeof (LITTLENUM_TYPE
);
1232 if (ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_endian_pure
))
1233 for (i
= prec
- 1; i
>= 0; i
--)
1235 md_number_to_chars (litP
, (valueT
) words
[i
], sizeof (LITTLENUM_TYPE
));
1236 litP
+= sizeof (LITTLENUM_TYPE
);
1239 /* For a 4 byte float the order of elements in `words' is 1 0.
1240 For an 8 byte float the order is 1 0 3 2. */
1241 for (i
= 0; i
< prec
; i
+= 2)
1243 md_number_to_chars (litP
, (valueT
) words
[i
+ 1],
1244 sizeof (LITTLENUM_TYPE
));
1245 md_number_to_chars (litP
+ sizeof (LITTLENUM_TYPE
),
1246 (valueT
) words
[i
], sizeof (LITTLENUM_TYPE
));
1247 litP
+= 2 * sizeof (LITTLENUM_TYPE
);
1254 /* We handle all bad expressions here, so that we can report the faulty
1255 instruction in the error message. */
1258 md_operand (expressionS
* exp
)
1260 if (in_my_get_expression
)
1261 exp
->X_op
= O_illegal
;
1264 /* Immediate values. */
1267 /* Generic immediate-value read function for use in directives.
1268 Accepts anything that 'expression' can fold to a constant.
1269 *val receives the number. */
1272 immediate_for_directive (int *val
)
1275 exp
.X_op
= O_illegal
;
1277 if (is_immediate_prefix (*input_line_pointer
))
1279 input_line_pointer
++;
1283 if (exp
.X_op
!= O_constant
)
1285 as_bad (_("expected #constant"));
1286 ignore_rest_of_line ();
1289 *val
= exp
.X_add_number
;
1294 /* Register parsing. */
1296 /* Generic register parser. CCP points to what should be the
1297 beginning of a register name. If it is indeed a valid register
1298 name, advance CCP over it and return the reg_entry structure;
1299 otherwise return NULL. Does not issue diagnostics. */
1301 static struct reg_entry
*
1302 arm_reg_parse_multi (char **ccp
)
1306 struct reg_entry
*reg
;
1308 skip_whitespace (start
);
1310 #ifdef REGISTER_PREFIX
1311 if (*start
!= REGISTER_PREFIX
)
1315 #ifdef OPTIONAL_REGISTER_PREFIX
1316 if (*start
== OPTIONAL_REGISTER_PREFIX
)
1321 if (!ISALPHA (*p
) || !is_name_beginner (*p
))
1326 while (ISALPHA (*p
) || ISDIGIT (*p
) || *p
== '_');
1328 reg
= (struct reg_entry
*) hash_find_n (arm_reg_hsh
, start
, p
- start
);
1338 arm_reg_alt_syntax (char **ccp
, char *start
, struct reg_entry
*reg
,
1339 enum arm_reg_type type
)
1341 /* Alternative syntaxes are accepted for a few register classes. */
1348 /* Generic coprocessor register names are allowed for these. */
1349 if (reg
&& reg
->type
== REG_TYPE_CN
)
1354 /* For backward compatibility, a bare number is valid here. */
1356 unsigned long processor
= strtoul (start
, ccp
, 10);
1357 if (*ccp
!= start
&& processor
<= 15)
1362 case REG_TYPE_MMXWC
:
1363 /* WC includes WCG. ??? I'm not sure this is true for all
1364 instructions that take WC registers. */
1365 if (reg
&& reg
->type
== REG_TYPE_MMXWCG
)
1376 /* As arm_reg_parse_multi, but the register must be of type TYPE, and the
1377 return value is the register number or FAIL. */
1380 arm_reg_parse (char **ccp
, enum arm_reg_type type
)
1383 struct reg_entry
*reg
= arm_reg_parse_multi (ccp
);
1386 /* Do not allow a scalar (reg+index) to parse as a register. */
1387 if (reg
&& reg
->neon
&& (reg
->neon
->defined
& NTA_HASINDEX
))
1390 if (reg
&& reg
->type
== type
)
1393 if ((ret
= arm_reg_alt_syntax (ccp
, start
, reg
, type
)) != FAIL
)
1400 /* Parse a Neon type specifier. *STR should point at the leading '.'
1401 character. Does no verification at this stage that the type fits the opcode
1408 Can all be legally parsed by this function.
1410 Fills in neon_type struct pointer with parsed information, and updates STR
1411 to point after the parsed type specifier. Returns SUCCESS if this was a legal
1412 type, FAIL if not. */
1415 parse_neon_type (struct neon_type
*type
, char **str
)
1422 while (type
->elems
< NEON_MAX_TYPE_ELS
)
1424 enum neon_el_type thistype
= NT_untyped
;
1425 unsigned thissize
= -1u;
1432 /* Just a size without an explicit type. */
1436 switch (TOLOWER (*ptr
))
1438 case 'i': thistype
= NT_integer
; break;
1439 case 'f': thistype
= NT_float
; break;
1440 case 'p': thistype
= NT_poly
; break;
1441 case 's': thistype
= NT_signed
; break;
1442 case 'u': thistype
= NT_unsigned
; break;
1444 thistype
= NT_float
;
1449 as_bad (_("unexpected character `%c' in type specifier"), *ptr
);
1455 /* .f is an abbreviation for .f32. */
1456 if (thistype
== NT_float
&& !ISDIGIT (*ptr
))
1461 thissize
= strtoul (ptr
, &ptr
, 10);
1463 if (thissize
!= 8 && thissize
!= 16 && thissize
!= 32
1466 as_bad (_("bad size %d in type specifier"), thissize
);
1474 type
->el
[type
->elems
].type
= thistype
;
1475 type
->el
[type
->elems
].size
= thissize
;
1480 /* Empty/missing type is not a successful parse. */
1481 if (type
->elems
== 0)
1489 /* Errors may be set multiple times during parsing or bit encoding
1490 (particularly in the Neon bits), but usually the earliest error which is set
1491 will be the most meaningful. Avoid overwriting it with later (cascading)
1492 errors by calling this function. */
1495 first_error (const char *err
)
1501 /* Parse a single type, e.g. ".s32", leading period included. */
1503 parse_neon_operand_type (struct neon_type_el
*vectype
, char **ccp
)
1506 struct neon_type optype
;
1510 if (parse_neon_type (&optype
, &str
) == SUCCESS
)
1512 if (optype
.elems
== 1)
1513 *vectype
= optype
.el
[0];
1516 first_error (_("only one type should be specified for operand"));
1522 first_error (_("vector type expected"));
1534 /* Special meanings for indices (which have a range of 0-7), which will fit into
1537 #define NEON_ALL_LANES 15
1538 #define NEON_INTERLEAVE_LANES 14
1540 /* Record a use of the given feature. */
1542 record_feature_use (const arm_feature_set
*feature
)
1545 ARM_MERGE_FEATURE_SETS (thumb_arch_used
, thumb_arch_used
, *feature
);
1547 ARM_MERGE_FEATURE_SETS (arm_arch_used
, arm_arch_used
, *feature
);
1550 /* If the given feature available in the selected CPU, mark it as used.
1551 Returns TRUE iff feature is available. */
1553 mark_feature_used (const arm_feature_set
*feature
)
1556 /* Do not support the use of MVE only instructions when in auto-detection or
1558 if (((feature
== &mve_ext
) || (feature
== &mve_fp_ext
))
1559 && ARM_CPU_IS_ANY (cpu_variant
))
1561 first_error (BAD_MVE_AUTO
);
1564 /* Ensure the option is valid on the current architecture. */
1565 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, *feature
))
1568 /* Add the appropriate architecture feature for the barrier option used.
1570 record_feature_use (feature
);
1575 /* Parse either a register or a scalar, with an optional type. Return the
1576 register number, and optionally fill in the actual type of the register
1577 when multiple alternatives were given (NEON_TYPE_NDQ) in *RTYPE, and
1578 type/index information in *TYPEINFO. */
1581 parse_typed_reg_or_scalar (char **ccp
, enum arm_reg_type type
,
1582 enum arm_reg_type
*rtype
,
1583 struct neon_typed_alias
*typeinfo
)
1586 struct reg_entry
*reg
= arm_reg_parse_multi (&str
);
1587 struct neon_typed_alias atype
;
1588 struct neon_type_el parsetype
;
1592 atype
.eltype
.type
= NT_invtype
;
1593 atype
.eltype
.size
= -1;
1595 /* Try alternate syntax for some types of register. Note these are mutually
1596 exclusive with the Neon syntax extensions. */
1599 int altreg
= arm_reg_alt_syntax (&str
, *ccp
, reg
, type
);
1607 /* Undo polymorphism when a set of register types may be accepted. */
1608 if ((type
== REG_TYPE_NDQ
1609 && (reg
->type
== REG_TYPE_NQ
|| reg
->type
== REG_TYPE_VFD
))
1610 || (type
== REG_TYPE_VFSD
1611 && (reg
->type
== REG_TYPE_VFS
|| reg
->type
== REG_TYPE_VFD
))
1612 || (type
== REG_TYPE_NSDQ
1613 && (reg
->type
== REG_TYPE_VFS
|| reg
->type
== REG_TYPE_VFD
1614 || reg
->type
== REG_TYPE_NQ
))
1615 || (type
== REG_TYPE_NSD
1616 && (reg
->type
== REG_TYPE_VFS
|| reg
->type
== REG_TYPE_VFD
))
1617 || (type
== REG_TYPE_MMXWC
1618 && (reg
->type
== REG_TYPE_MMXWCG
)))
1619 type
= (enum arm_reg_type
) reg
->type
;
1621 if (type
== REG_TYPE_MQ
)
1623 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
))
1626 if (!reg
|| reg
->type
!= REG_TYPE_NQ
)
1629 if (reg
->number
> 14 && !mark_feature_used (&fpu_vfp_ext_d32
))
1631 first_error (_("expected MVE register [q0..q7]"));
1636 else if (ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
)
1637 && (type
== REG_TYPE_NQ
))
1641 if (type
!= reg
->type
)
1647 if (parse_neon_operand_type (&parsetype
, &str
) == SUCCESS
)
1649 if ((atype
.defined
& NTA_HASTYPE
) != 0)
1651 first_error (_("can't redefine type for operand"));
1654 atype
.defined
|= NTA_HASTYPE
;
1655 atype
.eltype
= parsetype
;
1658 if (skip_past_char (&str
, '[') == SUCCESS
)
1660 if (type
!= REG_TYPE_VFD
1661 && !(type
== REG_TYPE_VFS
1662 && ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v8_2
))
1663 && !(type
== REG_TYPE_NQ
1664 && ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
)))
1666 if (ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
))
1667 first_error (_("only D and Q registers may be indexed"));
1669 first_error (_("only D registers may be indexed"));
1673 if ((atype
.defined
& NTA_HASINDEX
) != 0)
1675 first_error (_("can't change index for operand"));
1679 atype
.defined
|= NTA_HASINDEX
;
1681 if (skip_past_char (&str
, ']') == SUCCESS
)
1682 atype
.index
= NEON_ALL_LANES
;
1687 my_get_expression (&exp
, &str
, GE_NO_PREFIX
);
1689 if (exp
.X_op
!= O_constant
)
1691 first_error (_("constant expression required"));
1695 if (skip_past_char (&str
, ']') == FAIL
)
1698 atype
.index
= exp
.X_add_number
;
1713 /* Like arm_reg_parse, but also allow the following extra features:
1714 - If RTYPE is non-zero, return the (possibly restricted) type of the
1715 register (e.g. Neon double or quad reg when either has been requested).
1716 - If this is a Neon vector type with additional type information, fill
1717 in the struct pointed to by VECTYPE (if non-NULL).
1718 This function will fault on encountering a scalar. */
1721 arm_typed_reg_parse (char **ccp
, enum arm_reg_type type
,
1722 enum arm_reg_type
*rtype
, struct neon_type_el
*vectype
)
1724 struct neon_typed_alias atype
;
1726 int reg
= parse_typed_reg_or_scalar (&str
, type
, rtype
, &atype
);
1731 /* Do not allow regname(... to parse as a register. */
1735 /* Do not allow a scalar (reg+index) to parse as a register. */
1736 if ((atype
.defined
& NTA_HASINDEX
) != 0)
1738 first_error (_("register operand expected, but got scalar"));
1743 *vectype
= atype
.eltype
;
1750 #define NEON_SCALAR_REG(X) ((X) >> 4)
1751 #define NEON_SCALAR_INDEX(X) ((X) & 15)
1753 /* Parse a Neon scalar. Most of the time when we're parsing a scalar, we don't
1754 have enough information to be able to do a good job bounds-checking. So, we
1755 just do easy checks here, and do further checks later. */
1758 parse_scalar (char **ccp
, int elsize
, struct neon_type_el
*type
, enum
1759 arm_reg_type reg_type
)
1763 struct neon_typed_alias atype
;
1766 reg
= parse_typed_reg_or_scalar (&str
, reg_type
, NULL
, &atype
);
1784 if (reg
== FAIL
|| (atype
.defined
& NTA_HASINDEX
) == 0)
1787 if (reg_type
!= REG_TYPE_MQ
&& atype
.index
== NEON_ALL_LANES
)
1789 first_error (_("scalar must have an index"));
1792 else if (atype
.index
>= reg_size
/ elsize
)
1794 first_error (_("scalar index out of range"));
1799 *type
= atype
.eltype
;
1803 return reg
* 16 + atype
.index
;
1806 /* Types of registers in a list. */
1819 /* Parse an ARM register list. Returns the bitmask, or FAIL. */
1822 parse_reg_list (char ** strp
, enum reg_list_els etype
)
1828 gas_assert (etype
== REGLIST_RN
|| etype
== REGLIST_CLRM
);
1830 /* We come back here if we get ranges concatenated by '+' or '|'. */
1833 skip_whitespace (str
);
1846 const char apsr_str
[] = "apsr";
1847 int apsr_str_len
= strlen (apsr_str
);
1849 reg
= arm_reg_parse (&str
, REGLIST_RN
);
1850 if (etype
== REGLIST_CLRM
)
1852 if (reg
== REG_SP
|| reg
== REG_PC
)
1854 else if (reg
== FAIL
1855 && !strncasecmp (str
, apsr_str
, apsr_str_len
)
1856 && !ISALPHA (*(str
+ apsr_str_len
)))
1859 str
+= apsr_str_len
;
1864 first_error (_("r0-r12, lr or APSR expected"));
1868 else /* etype == REGLIST_RN. */
1872 first_error (_(reg_expected_msgs
[REGLIST_RN
]));
1883 first_error (_("bad range in register list"));
1887 for (i
= cur_reg
+ 1; i
< reg
; i
++)
1889 if (range
& (1 << i
))
1891 (_("Warning: duplicated register (r%d) in register list"),
1899 if (range
& (1 << reg
))
1900 as_tsktsk (_("Warning: duplicated register (r%d) in register list"),
1902 else if (reg
<= cur_reg
)
1903 as_tsktsk (_("Warning: register range not in ascending order"));
1908 while (skip_past_comma (&str
) != FAIL
1909 || (in_range
= 1, *str
++ == '-'));
1912 if (skip_past_char (&str
, '}') == FAIL
)
1914 first_error (_("missing `}'"));
1918 else if (etype
== REGLIST_RN
)
1922 if (my_get_expression (&exp
, &str
, GE_NO_PREFIX
))
1925 if (exp
.X_op
== O_constant
)
1927 if (exp
.X_add_number
1928 != (exp
.X_add_number
& 0x0000ffff))
1930 inst
.error
= _("invalid register mask");
1934 if ((range
& exp
.X_add_number
) != 0)
1936 int regno
= range
& exp
.X_add_number
;
1939 regno
= (1 << regno
) - 1;
1941 (_("Warning: duplicated register (r%d) in register list"),
1945 range
|= exp
.X_add_number
;
1949 if (inst
.relocs
[0].type
!= 0)
1951 inst
.error
= _("expression too complex");
1955 memcpy (&inst
.relocs
[0].exp
, &exp
, sizeof (expressionS
));
1956 inst
.relocs
[0].type
= BFD_RELOC_ARM_MULTI
;
1957 inst
.relocs
[0].pc_rel
= 0;
1961 if (*str
== '|' || *str
== '+')
1967 while (another_range
);
1973 /* Parse a VFP register list. If the string is invalid return FAIL.
1974 Otherwise return the number of registers, and set PBASE to the first
1975 register. Parses registers of type ETYPE.
1976 If REGLIST_NEON_D is used, several syntax enhancements are enabled:
1977 - Q registers can be used to specify pairs of D registers
1978 - { } can be omitted from around a singleton register list
1979 FIXME: This is not implemented, as it would require backtracking in
1982 This could be done (the meaning isn't really ambiguous), but doesn't
1983 fit in well with the current parsing framework.
1984 - 32 D registers may be used (also true for VFPv3).
1985 FIXME: Types are ignored in these register lists, which is probably a
1989 parse_vfp_reg_list (char **ccp
, unsigned int *pbase
, enum reg_list_els etype
,
1990 bfd_boolean
*partial_match
)
1995 enum arm_reg_type regtype
= (enum arm_reg_type
) 0;
1999 unsigned long mask
= 0;
2001 bfd_boolean vpr_seen
= FALSE
;
2002 bfd_boolean expect_vpr
=
2003 (etype
== REGLIST_VFP_S_VPR
) || (etype
== REGLIST_VFP_D_VPR
);
2005 if (skip_past_char (&str
, '{') == FAIL
)
2007 inst
.error
= _("expecting {");
2014 case REGLIST_VFP_S_VPR
:
2015 regtype
= REG_TYPE_VFS
;
2020 case REGLIST_VFP_D_VPR
:
2021 regtype
= REG_TYPE_VFD
;
2024 case REGLIST_NEON_D
:
2025 regtype
= REG_TYPE_NDQ
;
2032 if (etype
!= REGLIST_VFP_S
&& etype
!= REGLIST_VFP_S_VPR
)
2034 /* VFPv3 allows 32 D registers, except for the VFPv3-D16 variant. */
2035 if (ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_d32
))
2039 ARM_MERGE_FEATURE_SETS (thumb_arch_used
, thumb_arch_used
,
2042 ARM_MERGE_FEATURE_SETS (arm_arch_used
, arm_arch_used
,
2049 base_reg
= max_regs
;
2050 *partial_match
= FALSE
;
2054 int setmask
= 1, addregs
= 1;
2055 const char vpr_str
[] = "vpr";
2056 int vpr_str_len
= strlen (vpr_str
);
2058 new_base
= arm_typed_reg_parse (&str
, regtype
, ®type
, NULL
);
2062 if (new_base
== FAIL
2063 && !strncasecmp (str
, vpr_str
, vpr_str_len
)
2064 && !ISALPHA (*(str
+ vpr_str_len
))
2070 base_reg
= 0; /* Canonicalize VPR only on d0 with 0 regs. */
2074 first_error (_("VPR expected last"));
2077 else if (new_base
== FAIL
)
2079 if (regtype
== REG_TYPE_VFS
)
2080 first_error (_("VFP single precision register or VPR "
2082 else /* regtype == REG_TYPE_VFD. */
2083 first_error (_("VFP/Neon double precision register or VPR "
2088 else if (new_base
== FAIL
)
2090 first_error (_(reg_expected_msgs
[regtype
]));
2094 *partial_match
= TRUE
;
2098 if (new_base
>= max_regs
)
2100 first_error (_("register out of range in list"));
2104 /* Note: a value of 2 * n is returned for the register Q<n>. */
2105 if (regtype
== REG_TYPE_NQ
)
2111 if (new_base
< base_reg
)
2112 base_reg
= new_base
;
2114 if (mask
& (setmask
<< new_base
))
2116 first_error (_("invalid register list"));
2120 if ((mask
>> new_base
) != 0 && ! warned
&& !vpr_seen
)
2122 as_tsktsk (_("register list not in ascending order"));
2126 mask
|= setmask
<< new_base
;
2129 if (*str
== '-') /* We have the start of a range expression */
2135 if ((high_range
= arm_typed_reg_parse (&str
, regtype
, NULL
, NULL
))
2138 inst
.error
= gettext (reg_expected_msgs
[regtype
]);
2142 if (high_range
>= max_regs
)
2144 first_error (_("register out of range in list"));
2148 if (regtype
== REG_TYPE_NQ
)
2149 high_range
= high_range
+ 1;
2151 if (high_range
<= new_base
)
2153 inst
.error
= _("register range not in ascending order");
2157 for (new_base
+= addregs
; new_base
<= high_range
; new_base
+= addregs
)
2159 if (mask
& (setmask
<< new_base
))
2161 inst
.error
= _("invalid register list");
2165 mask
|= setmask
<< new_base
;
2170 while (skip_past_comma (&str
) != FAIL
);
2174 /* Sanity check -- should have raised a parse error above. */
2175 if ((!vpr_seen
&& count
== 0) || count
> max_regs
)
2180 if (expect_vpr
&& !vpr_seen
)
2182 first_error (_("VPR expected last"));
2186 /* Final test -- the registers must be consecutive. */
2188 for (i
= 0; i
< count
; i
++)
2190 if ((mask
& (1u << i
)) == 0)
2192 inst
.error
= _("non-contiguous register range");
2202 /* True if two alias types are the same. */
2205 neon_alias_types_same (struct neon_typed_alias
*a
, struct neon_typed_alias
*b
)
2213 if (a
->defined
!= b
->defined
)
2216 if ((a
->defined
& NTA_HASTYPE
) != 0
2217 && (a
->eltype
.type
!= b
->eltype
.type
2218 || a
->eltype
.size
!= b
->eltype
.size
))
2221 if ((a
->defined
& NTA_HASINDEX
) != 0
2222 && (a
->index
!= b
->index
))
2228 /* Parse element/structure lists for Neon VLD<n> and VST<n> instructions.
2229 The base register is put in *PBASE.
2230 The lane (or one of the NEON_*_LANES constants) is placed in bits [3:0] of
2232 The register stride (minus one) is put in bit 4 of the return value.
2233 Bits [6:5] encode the list length (minus one).
2234 The type of the list elements is put in *ELTYPE, if non-NULL. */
2236 #define NEON_LANE(X) ((X) & 0xf)
2237 #define NEON_REG_STRIDE(X) ((((X) >> 4) & 1) + 1)
2238 #define NEON_REGLIST_LENGTH(X) ((((X) >> 5) & 3) + 1)
2241 parse_neon_el_struct_list (char **str
, unsigned *pbase
,
2243 struct neon_type_el
*eltype
)
2250 int leading_brace
= 0;
2251 enum arm_reg_type rtype
= REG_TYPE_NDQ
;
2252 const char *const incr_error
= mve
? _("register stride must be 1") :
2253 _("register stride must be 1 or 2");
2254 const char *const type_error
= _("mismatched element/structure types in list");
2255 struct neon_typed_alias firsttype
;
2256 firsttype
.defined
= 0;
2257 firsttype
.eltype
.type
= NT_invtype
;
2258 firsttype
.eltype
.size
= -1;
2259 firsttype
.index
= -1;
2261 if (skip_past_char (&ptr
, '{') == SUCCESS
)
2266 struct neon_typed_alias atype
;
2268 rtype
= REG_TYPE_MQ
;
2269 int getreg
= parse_typed_reg_or_scalar (&ptr
, rtype
, &rtype
, &atype
);
2273 first_error (_(reg_expected_msgs
[rtype
]));
2280 if (rtype
== REG_TYPE_NQ
)
2286 else if (reg_incr
== -1)
2288 reg_incr
= getreg
- base_reg
;
2289 if (reg_incr
< 1 || reg_incr
> 2)
2291 first_error (_(incr_error
));
2295 else if (getreg
!= base_reg
+ reg_incr
* count
)
2297 first_error (_(incr_error
));
2301 if (! neon_alias_types_same (&atype
, &firsttype
))
2303 first_error (_(type_error
));
2307 /* Handle Dn-Dm or Qn-Qm syntax. Can only be used with non-indexed list
2311 struct neon_typed_alias htype
;
2312 int hireg
, dregs
= (rtype
== REG_TYPE_NQ
) ? 2 : 1;
2314 lane
= NEON_INTERLEAVE_LANES
;
2315 else if (lane
!= NEON_INTERLEAVE_LANES
)
2317 first_error (_(type_error
));
2322 else if (reg_incr
!= 1)
2324 first_error (_("don't use Rn-Rm syntax with non-unit stride"));
2328 hireg
= parse_typed_reg_or_scalar (&ptr
, rtype
, NULL
, &htype
);
2331 first_error (_(reg_expected_msgs
[rtype
]));
2334 if (! neon_alias_types_same (&htype
, &firsttype
))
2336 first_error (_(type_error
));
2339 count
+= hireg
+ dregs
- getreg
;
2343 /* If we're using Q registers, we can't use [] or [n] syntax. */
2344 if (rtype
== REG_TYPE_NQ
)
2350 if ((atype
.defined
& NTA_HASINDEX
) != 0)
2354 else if (lane
!= atype
.index
)
2356 first_error (_(type_error
));
2360 else if (lane
== -1)
2361 lane
= NEON_INTERLEAVE_LANES
;
2362 else if (lane
!= NEON_INTERLEAVE_LANES
)
2364 first_error (_(type_error
));
2369 while ((count
!= 1 || leading_brace
) && skip_past_comma (&ptr
) != FAIL
);
2371 /* No lane set by [x]. We must be interleaving structures. */
2373 lane
= NEON_INTERLEAVE_LANES
;
2376 if (lane
== -1 || base_reg
== -1 || count
< 1 || (!mve
&& count
> 4)
2377 || (count
> 1 && reg_incr
== -1))
2379 first_error (_("error parsing element/structure list"));
2383 if ((count
> 1 || leading_brace
) && skip_past_char (&ptr
, '}') == FAIL
)
2385 first_error (_("expected }"));
2393 *eltype
= firsttype
.eltype
;
2398 return lane
| ((reg_incr
- 1) << 4) | ((count
- 1) << 5);
2401 /* Parse an explicit relocation suffix on an expression. This is
2402 either nothing, or a word in parentheses. Note that if !OBJ_ELF,
2403 arm_reloc_hsh contains no entries, so this function can only
2404 succeed if there is no () after the word. Returns -1 on error,
2405 BFD_RELOC_UNUSED if there wasn't any suffix. */
2408 parse_reloc (char **str
)
2410 struct reloc_entry
*r
;
2414 return BFD_RELOC_UNUSED
;
2419 while (*q
&& *q
!= ')' && *q
!= ',')
2424 if ((r
= (struct reloc_entry
*)
2425 hash_find_n (arm_reloc_hsh
, p
, q
- p
)) == NULL
)
2432 /* Directives: register aliases. */
2434 static struct reg_entry
*
2435 insert_reg_alias (char *str
, unsigned number
, int type
)
2437 struct reg_entry
*new_reg
;
2440 if ((new_reg
= (struct reg_entry
*) hash_find (arm_reg_hsh
, str
)) != 0)
2442 if (new_reg
->builtin
)
2443 as_warn (_("ignoring attempt to redefine built-in register '%s'"), str
);
2445 /* Only warn about a redefinition if it's not defined as the
2447 else if (new_reg
->number
!= number
|| new_reg
->type
!= type
)
2448 as_warn (_("ignoring redefinition of register alias '%s'"), str
);
2453 name
= xstrdup (str
);
2454 new_reg
= XNEW (struct reg_entry
);
2456 new_reg
->name
= name
;
2457 new_reg
->number
= number
;
2458 new_reg
->type
= type
;
2459 new_reg
->builtin
= FALSE
;
2460 new_reg
->neon
= NULL
;
2462 if (hash_insert (arm_reg_hsh
, name
, (void *) new_reg
))
2469 insert_neon_reg_alias (char *str
, int number
, int type
,
2470 struct neon_typed_alias
*atype
)
2472 struct reg_entry
*reg
= insert_reg_alias (str
, number
, type
);
2476 first_error (_("attempt to redefine typed alias"));
2482 reg
->neon
= XNEW (struct neon_typed_alias
);
2483 *reg
->neon
= *atype
;
2487 /* Look for the .req directive. This is of the form:
2489 new_register_name .req existing_register_name
2491 If we find one, or if it looks sufficiently like one that we want to
2492 handle any error here, return TRUE. Otherwise return FALSE. */
2495 create_register_alias (char * newname
, char *p
)
2497 struct reg_entry
*old
;
2498 char *oldname
, *nbuf
;
2501 /* The input scrubber ensures that whitespace after the mnemonic is
2502 collapsed to single spaces. */
2504 if (strncmp (oldname
, " .req ", 6) != 0)
2508 if (*oldname
== '\0')
2511 old
= (struct reg_entry
*) hash_find (arm_reg_hsh
, oldname
);
2514 as_warn (_("unknown register '%s' -- .req ignored"), oldname
);
2518 /* If TC_CASE_SENSITIVE is defined, then newname already points to
2519 the desired alias name, and p points to its end. If not, then
2520 the desired alias name is in the global original_case_string. */
2521 #ifdef TC_CASE_SENSITIVE
2524 newname
= original_case_string
;
2525 nlen
= strlen (newname
);
2528 nbuf
= xmemdup0 (newname
, nlen
);
2530 /* Create aliases under the new name as stated; an all-lowercase
2531 version of the new name; and an all-uppercase version of the new
2533 if (insert_reg_alias (nbuf
, old
->number
, old
->type
) != NULL
)
2535 for (p
= nbuf
; *p
; p
++)
2538 if (strncmp (nbuf
, newname
, nlen
))
2540 /* If this attempt to create an additional alias fails, do not bother
2541 trying to create the all-lower case alias. We will fail and issue
2542 a second, duplicate error message. This situation arises when the
2543 programmer does something like:
2546 The second .req creates the "Foo" alias but then fails to create
2547 the artificial FOO alias because it has already been created by the
2549 if (insert_reg_alias (nbuf
, old
->number
, old
->type
) == NULL
)
2556 for (p
= nbuf
; *p
; p
++)
2559 if (strncmp (nbuf
, newname
, nlen
))
2560 insert_reg_alias (nbuf
, old
->number
, old
->type
);
2567 /* Create a Neon typed/indexed register alias using directives, e.g.:
2572 These typed registers can be used instead of the types specified after the
2573 Neon mnemonic, so long as all operands given have types. Types can also be
2574 specified directly, e.g.:
2575 vadd d0.s32, d1.s32, d2.s32 */
2578 create_neon_reg_alias (char *newname
, char *p
)
2580 enum arm_reg_type basetype
;
2581 struct reg_entry
*basereg
;
2582 struct reg_entry mybasereg
;
2583 struct neon_type ntype
;
2584 struct neon_typed_alias typeinfo
;
2585 char *namebuf
, *nameend ATTRIBUTE_UNUSED
;
2588 typeinfo
.defined
= 0;
2589 typeinfo
.eltype
.type
= NT_invtype
;
2590 typeinfo
.eltype
.size
= -1;
2591 typeinfo
.index
= -1;
2595 if (strncmp (p
, " .dn ", 5) == 0)
2596 basetype
= REG_TYPE_VFD
;
2597 else if (strncmp (p
, " .qn ", 5) == 0)
2598 basetype
= REG_TYPE_NQ
;
2607 basereg
= arm_reg_parse_multi (&p
);
2609 if (basereg
&& basereg
->type
!= basetype
)
2611 as_bad (_("bad type for register"));
2615 if (basereg
== NULL
)
2618 /* Try parsing as an integer. */
2619 my_get_expression (&exp
, &p
, GE_NO_PREFIX
);
2620 if (exp
.X_op
!= O_constant
)
2622 as_bad (_("expression must be constant"));
2625 basereg
= &mybasereg
;
2626 basereg
->number
= (basetype
== REG_TYPE_NQ
) ? exp
.X_add_number
* 2
2632 typeinfo
= *basereg
->neon
;
2634 if (parse_neon_type (&ntype
, &p
) == SUCCESS
)
2636 /* We got a type. */
2637 if (typeinfo
.defined
& NTA_HASTYPE
)
2639 as_bad (_("can't redefine the type of a register alias"));
2643 typeinfo
.defined
|= NTA_HASTYPE
;
2644 if (ntype
.elems
!= 1)
2646 as_bad (_("you must specify a single type only"));
2649 typeinfo
.eltype
= ntype
.el
[0];
2652 if (skip_past_char (&p
, '[') == SUCCESS
)
2655 /* We got a scalar index. */
2657 if (typeinfo
.defined
& NTA_HASINDEX
)
2659 as_bad (_("can't redefine the index of a scalar alias"));
2663 my_get_expression (&exp
, &p
, GE_NO_PREFIX
);
2665 if (exp
.X_op
!= O_constant
)
2667 as_bad (_("scalar index must be constant"));
2671 typeinfo
.defined
|= NTA_HASINDEX
;
2672 typeinfo
.index
= exp
.X_add_number
;
2674 if (skip_past_char (&p
, ']') == FAIL
)
2676 as_bad (_("expecting ]"));
2681 /* If TC_CASE_SENSITIVE is defined, then newname already points to
2682 the desired alias name, and p points to its end. If not, then
2683 the desired alias name is in the global original_case_string. */
2684 #ifdef TC_CASE_SENSITIVE
2685 namelen
= nameend
- newname
;
2687 newname
= original_case_string
;
2688 namelen
= strlen (newname
);
2691 namebuf
= xmemdup0 (newname
, namelen
);
2693 insert_neon_reg_alias (namebuf
, basereg
->number
, basetype
,
2694 typeinfo
.defined
!= 0 ? &typeinfo
: NULL
);
2696 /* Insert name in all uppercase. */
2697 for (p
= namebuf
; *p
; p
++)
2700 if (strncmp (namebuf
, newname
, namelen
))
2701 insert_neon_reg_alias (namebuf
, basereg
->number
, basetype
,
2702 typeinfo
.defined
!= 0 ? &typeinfo
: NULL
);
2704 /* Insert name in all lowercase. */
2705 for (p
= namebuf
; *p
; p
++)
2708 if (strncmp (namebuf
, newname
, namelen
))
2709 insert_neon_reg_alias (namebuf
, basereg
->number
, basetype
,
2710 typeinfo
.defined
!= 0 ? &typeinfo
: NULL
);
2716 /* Should never be called, as .req goes between the alias and the
2717 register name, not at the beginning of the line. */
2720 s_req (int a ATTRIBUTE_UNUSED
)
2722 as_bad (_("invalid syntax for .req directive"));
2726 s_dn (int a ATTRIBUTE_UNUSED
)
2728 as_bad (_("invalid syntax for .dn directive"));
2732 s_qn (int a ATTRIBUTE_UNUSED
)
2734 as_bad (_("invalid syntax for .qn directive"));
2737 /* The .unreq directive deletes an alias which was previously defined
2738 by .req. For example:
2744 s_unreq (int a ATTRIBUTE_UNUSED
)
2749 name
= input_line_pointer
;
2751 while (*input_line_pointer
!= 0
2752 && *input_line_pointer
!= ' '
2753 && *input_line_pointer
!= '\n')
2754 ++input_line_pointer
;
2756 saved_char
= *input_line_pointer
;
2757 *input_line_pointer
= 0;
2760 as_bad (_("invalid syntax for .unreq directive"));
2763 struct reg_entry
*reg
= (struct reg_entry
*) hash_find (arm_reg_hsh
,
2767 as_bad (_("unknown register alias '%s'"), name
);
2768 else if (reg
->builtin
)
2769 as_warn (_("ignoring attempt to use .unreq on fixed register name: '%s'"),
2776 hash_delete (arm_reg_hsh
, name
, FALSE
);
2777 free ((char *) reg
->name
);
2782 /* Also locate the all upper case and all lower case versions.
2783 Do not complain if we cannot find one or the other as it
2784 was probably deleted above. */
2786 nbuf
= strdup (name
);
2787 for (p
= nbuf
; *p
; p
++)
2789 reg
= (struct reg_entry
*) hash_find (arm_reg_hsh
, nbuf
);
2792 hash_delete (arm_reg_hsh
, nbuf
, FALSE
);
2793 free ((char *) reg
->name
);
2799 for (p
= nbuf
; *p
; p
++)
2801 reg
= (struct reg_entry
*) hash_find (arm_reg_hsh
, nbuf
);
2804 hash_delete (arm_reg_hsh
, nbuf
, FALSE
);
2805 free ((char *) reg
->name
);
2815 *input_line_pointer
= saved_char
;
2816 demand_empty_rest_of_line ();
2819 /* Directives: Instruction set selection. */
2822 /* This code is to handle mapping symbols as defined in the ARM ELF spec.
2823 (See "Mapping symbols", section 4.5.5, ARM AAELF version 1.0).
2824 Note that previously, $a and $t has type STT_FUNC (BSF_OBJECT flag),
2825 and $d has type STT_OBJECT (BSF_OBJECT flag). Now all three are untyped. */
2827 /* Create a new mapping symbol for the transition to STATE. */
2830 make_mapping_symbol (enum mstate state
, valueT value
, fragS
*frag
)
2833 const char * symname
;
2840 type
= BSF_NO_FLAGS
;
2844 type
= BSF_NO_FLAGS
;
2848 type
= BSF_NO_FLAGS
;
2854 symbolP
= symbol_new (symname
, now_seg
, value
, frag
);
2855 symbol_get_bfdsym (symbolP
)->flags
|= type
| BSF_LOCAL
;
2860 THUMB_SET_FUNC (symbolP
, 0);
2861 ARM_SET_THUMB (symbolP
, 0);
2862 ARM_SET_INTERWORK (symbolP
, support_interwork
);
2866 THUMB_SET_FUNC (symbolP
, 1);
2867 ARM_SET_THUMB (symbolP
, 1);
2868 ARM_SET_INTERWORK (symbolP
, support_interwork
);
2876 /* Save the mapping symbols for future reference. Also check that
2877 we do not place two mapping symbols at the same offset within a
2878 frag. We'll handle overlap between frags in
2879 check_mapping_symbols.
2881 If .fill or other data filling directive generates zero sized data,
2882 the mapping symbol for the following code will have the same value
2883 as the one generated for the data filling directive. In this case,
2884 we replace the old symbol with the new one at the same address. */
2887 if (frag
->tc_frag_data
.first_map
!= NULL
)
2889 know (S_GET_VALUE (frag
->tc_frag_data
.first_map
) == 0);
2890 symbol_remove (frag
->tc_frag_data
.first_map
, &symbol_rootP
, &symbol_lastP
);
2892 frag
->tc_frag_data
.first_map
= symbolP
;
2894 if (frag
->tc_frag_data
.last_map
!= NULL
)
2896 know (S_GET_VALUE (frag
->tc_frag_data
.last_map
) <= S_GET_VALUE (symbolP
));
2897 if (S_GET_VALUE (frag
->tc_frag_data
.last_map
) == S_GET_VALUE (symbolP
))
2898 symbol_remove (frag
->tc_frag_data
.last_map
, &symbol_rootP
, &symbol_lastP
);
2900 frag
->tc_frag_data
.last_map
= symbolP
;
2903 /* We must sometimes convert a region marked as code to data during
2904 code alignment, if an odd number of bytes have to be padded. The
2905 code mapping symbol is pushed to an aligned address. */
2908 insert_data_mapping_symbol (enum mstate state
,
2909 valueT value
, fragS
*frag
, offsetT bytes
)
2911 /* If there was already a mapping symbol, remove it. */
2912 if (frag
->tc_frag_data
.last_map
!= NULL
2913 && S_GET_VALUE (frag
->tc_frag_data
.last_map
) == frag
->fr_address
+ value
)
2915 symbolS
*symp
= frag
->tc_frag_data
.last_map
;
2919 know (frag
->tc_frag_data
.first_map
== symp
);
2920 frag
->tc_frag_data
.first_map
= NULL
;
2922 frag
->tc_frag_data
.last_map
= NULL
;
2923 symbol_remove (symp
, &symbol_rootP
, &symbol_lastP
);
2926 make_mapping_symbol (MAP_DATA
, value
, frag
);
2927 make_mapping_symbol (state
, value
+ bytes
, frag
);
2930 static void mapping_state_2 (enum mstate state
, int max_chars
);
2932 /* Set the mapping state to STATE. Only call this when about to
2933 emit some STATE bytes to the file. */
2935 #define TRANSITION(from, to) (mapstate == (from) && state == (to))
2937 mapping_state (enum mstate state
)
2939 enum mstate mapstate
= seg_info (now_seg
)->tc_segment_info_data
.mapstate
;
2941 if (mapstate
== state
)
2942 /* The mapping symbol has already been emitted.
2943 There is nothing else to do. */
2946 if (state
== MAP_ARM
|| state
== MAP_THUMB
)
2948 All ARM instructions require 4-byte alignment.
2949 (Almost) all Thumb instructions require 2-byte alignment.
2951 When emitting instructions into any section, mark the section
2954 Some Thumb instructions are alignment-sensitive modulo 4 bytes,
2955 but themselves require 2-byte alignment; this applies to some
2956 PC- relative forms. However, these cases will involve implicit
2957 literal pool generation or an explicit .align >=2, both of
2958 which will cause the section to me marked with sufficient
2959 alignment. Thus, we don't handle those cases here. */
2960 record_alignment (now_seg
, state
== MAP_ARM
? 2 : 1);
2962 if (TRANSITION (MAP_UNDEFINED
, MAP_DATA
))
2963 /* This case will be evaluated later. */
2966 mapping_state_2 (state
, 0);
2969 /* Same as mapping_state, but MAX_CHARS bytes have already been
2970 allocated. Put the mapping symbol that far back. */
2973 mapping_state_2 (enum mstate state
, int max_chars
)
2975 enum mstate mapstate
= seg_info (now_seg
)->tc_segment_info_data
.mapstate
;
2977 if (!SEG_NORMAL (now_seg
))
2980 if (mapstate
== state
)
2981 /* The mapping symbol has already been emitted.
2982 There is nothing else to do. */
2985 if (TRANSITION (MAP_UNDEFINED
, MAP_ARM
)
2986 || TRANSITION (MAP_UNDEFINED
, MAP_THUMB
))
2988 struct frag
* const frag_first
= seg_info (now_seg
)->frchainP
->frch_root
;
2989 const int add_symbol
= (frag_now
!= frag_first
) || (frag_now_fix () > 0);
2992 make_mapping_symbol (MAP_DATA
, (valueT
) 0, frag_first
);
2995 seg_info (now_seg
)->tc_segment_info_data
.mapstate
= state
;
2996 make_mapping_symbol (state
, (valueT
) frag_now_fix () - max_chars
, frag_now
);
3000 #define mapping_state(x) ((void)0)
3001 #define mapping_state_2(x, y) ((void)0)
3004 /* Find the real, Thumb encoded start of a Thumb function. */
3008 find_real_start (symbolS
* symbolP
)
3011 const char * name
= S_GET_NAME (symbolP
);
3012 symbolS
* new_target
;
3014 /* This definition must agree with the one in gcc/config/arm/thumb.c. */
3015 #define STUB_NAME ".real_start_of"
3020 /* The compiler may generate BL instructions to local labels because
3021 it needs to perform a branch to a far away location. These labels
3022 do not have a corresponding ".real_start_of" label. We check
3023 both for S_IS_LOCAL and for a leading dot, to give a way to bypass
3024 the ".real_start_of" convention for nonlocal branches. */
3025 if (S_IS_LOCAL (symbolP
) || name
[0] == '.')
3028 real_start
= concat (STUB_NAME
, name
, NULL
);
3029 new_target
= symbol_find (real_start
);
3032 if (new_target
== NULL
)
3034 as_warn (_("Failed to find real start of function: %s\n"), name
);
3035 new_target
= symbolP
;
3043 opcode_select (int width
)
3050 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v4t
))
3051 as_bad (_("selected processor does not support THUMB opcodes"));
3054 /* No need to force the alignment, since we will have been
3055 coming from ARM mode, which is word-aligned. */
3056 record_alignment (now_seg
, 1);
3063 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v1
))
3064 as_bad (_("selected processor does not support ARM opcodes"));
3069 frag_align (2, 0, 0);
3071 record_alignment (now_seg
, 1);
3076 as_bad (_("invalid instruction size selected (%d)"), width
);
3081 s_arm (int ignore ATTRIBUTE_UNUSED
)
3084 demand_empty_rest_of_line ();
3088 s_thumb (int ignore ATTRIBUTE_UNUSED
)
3091 demand_empty_rest_of_line ();
3095 s_code (int unused ATTRIBUTE_UNUSED
)
3099 temp
= get_absolute_expression ();
3104 opcode_select (temp
);
3108 as_bad (_("invalid operand to .code directive (%d) (expecting 16 or 32)"), temp
);
3113 s_force_thumb (int ignore ATTRIBUTE_UNUSED
)
3115 /* If we are not already in thumb mode go into it, EVEN if
3116 the target processor does not support thumb instructions.
3117 This is used by gcc/config/arm/lib1funcs.asm for example
3118 to compile interworking support functions even if the
3119 target processor should not support interworking. */
3123 record_alignment (now_seg
, 1);
3126 demand_empty_rest_of_line ();
3130 s_thumb_func (int ignore ATTRIBUTE_UNUSED
)
3134 /* The following label is the name/address of the start of a Thumb function.
3135 We need to know this for the interworking support. */
3136 label_is_thumb_function_name
= TRUE
;
3139 /* Perform a .set directive, but also mark the alias as
3140 being a thumb function. */
3143 s_thumb_set (int equiv
)
3145 /* XXX the following is a duplicate of the code for s_set() in read.c
3146 We cannot just call that code as we need to get at the symbol that
3153 /* Especial apologies for the random logic:
3154 This just grew, and could be parsed much more simply!
3156 delim
= get_symbol_name (& name
);
3157 end_name
= input_line_pointer
;
3158 (void) restore_line_pointer (delim
);
3160 if (*input_line_pointer
!= ',')
3163 as_bad (_("expected comma after name \"%s\""), name
);
3165 ignore_rest_of_line ();
3169 input_line_pointer
++;
3172 if (name
[0] == '.' && name
[1] == '\0')
3174 /* XXX - this should not happen to .thumb_set. */
3178 if ((symbolP
= symbol_find (name
)) == NULL
3179 && (symbolP
= md_undefined_symbol (name
)) == NULL
)
3182 /* When doing symbol listings, play games with dummy fragments living
3183 outside the normal fragment chain to record the file and line info
3185 if (listing
& LISTING_SYMBOLS
)
3187 extern struct list_info_struct
* listing_tail
;
3188 fragS
* dummy_frag
= (fragS
* ) xmalloc (sizeof (fragS
));
3190 memset (dummy_frag
, 0, sizeof (fragS
));
3191 dummy_frag
->fr_type
= rs_fill
;
3192 dummy_frag
->line
= listing_tail
;
3193 symbolP
= symbol_new (name
, undefined_section
, 0, dummy_frag
);
3194 dummy_frag
->fr_symbol
= symbolP
;
3198 symbolP
= symbol_new (name
, undefined_section
, 0, &zero_address_frag
);
3201 /* "set" symbols are local unless otherwise specified. */
3202 SF_SET_LOCAL (symbolP
);
3203 #endif /* OBJ_COFF */
3204 } /* Make a new symbol. */
3206 symbol_table_insert (symbolP
);
3211 && S_IS_DEFINED (symbolP
)
3212 && S_GET_SEGMENT (symbolP
) != reg_section
)
3213 as_bad (_("symbol `%s' already defined"), S_GET_NAME (symbolP
));
3215 pseudo_set (symbolP
);
3217 demand_empty_rest_of_line ();
3219 /* XXX Now we come to the Thumb specific bit of code. */
3221 THUMB_SET_FUNC (symbolP
, 1);
3222 ARM_SET_THUMB (symbolP
, 1);
3223 #if defined OBJ_ELF || defined OBJ_COFF
3224 ARM_SET_INTERWORK (symbolP
, support_interwork
);
3228 /* Directives: Mode selection. */
3230 /* .syntax [unified|divided] - choose the new unified syntax
3231 (same for Arm and Thumb encoding, modulo slight differences in what
3232 can be represented) or the old divergent syntax for each mode. */
3234 s_syntax (int unused ATTRIBUTE_UNUSED
)
3238 delim
= get_symbol_name (& name
);
3240 if (!strcasecmp (name
, "unified"))
3241 unified_syntax
= TRUE
;
3242 else if (!strcasecmp (name
, "divided"))
3243 unified_syntax
= FALSE
;
3246 as_bad (_("unrecognized syntax mode \"%s\""), name
);
3249 (void) restore_line_pointer (delim
);
3250 demand_empty_rest_of_line ();
3253 /* Directives: sectioning and alignment. */
3256 s_bss (int ignore ATTRIBUTE_UNUSED
)
3258 /* We don't support putting frags in the BSS segment, we fake it by
3259 marking in_bss, then looking at s_skip for clues. */
3260 subseg_set (bss_section
, 0);
3261 demand_empty_rest_of_line ();
3263 #ifdef md_elf_section_change_hook
3264 md_elf_section_change_hook ();
3269 s_even (int ignore ATTRIBUTE_UNUSED
)
3271 /* Never make frag if expect extra pass. */
3273 frag_align (1, 0, 0);
3275 record_alignment (now_seg
, 1);
3277 demand_empty_rest_of_line ();
3280 /* Directives: CodeComposer Studio. */
3282 /* .ref (for CodeComposer Studio syntax only). */
3284 s_ccs_ref (int unused ATTRIBUTE_UNUSED
)
3286 if (codecomposer_syntax
)
3287 ignore_rest_of_line ();
3289 as_bad (_(".ref pseudo-op only available with -mccs flag."));
3292 /* If name is not NULL, then it is used for marking the beginning of a
3293 function, whereas if it is NULL then it means the function end. */
3295 asmfunc_debug (const char * name
)
3297 static const char * last_name
= NULL
;
3301 gas_assert (last_name
== NULL
);
3304 if (debug_type
== DEBUG_STABS
)
3305 stabs_generate_asm_func (name
, name
);
3309 gas_assert (last_name
!= NULL
);
3311 if (debug_type
== DEBUG_STABS
)
3312 stabs_generate_asm_endfunc (last_name
, last_name
);
3319 s_ccs_asmfunc (int unused ATTRIBUTE_UNUSED
)
3321 if (codecomposer_syntax
)
3323 switch (asmfunc_state
)
3325 case OUTSIDE_ASMFUNC
:
3326 asmfunc_state
= WAITING_ASMFUNC_NAME
;
3329 case WAITING_ASMFUNC_NAME
:
3330 as_bad (_(".asmfunc repeated."));
3333 case WAITING_ENDASMFUNC
:
3334 as_bad (_(".asmfunc without function."));
3337 demand_empty_rest_of_line ();
3340 as_bad (_(".asmfunc pseudo-op only available with -mccs flag."));
3344 s_ccs_endasmfunc (int unused ATTRIBUTE_UNUSED
)
3346 if (codecomposer_syntax
)
3348 switch (asmfunc_state
)
3350 case OUTSIDE_ASMFUNC
:
3351 as_bad (_(".endasmfunc without a .asmfunc."));
3354 case WAITING_ASMFUNC_NAME
:
3355 as_bad (_(".endasmfunc without function."));
3358 case WAITING_ENDASMFUNC
:
3359 asmfunc_state
= OUTSIDE_ASMFUNC
;
3360 asmfunc_debug (NULL
);
3363 demand_empty_rest_of_line ();
3366 as_bad (_(".endasmfunc pseudo-op only available with -mccs flag."));
3370 s_ccs_def (int name
)
3372 if (codecomposer_syntax
)
3375 as_bad (_(".def pseudo-op only available with -mccs flag."));
3378 /* Directives: Literal pools. */
3380 static literal_pool
*
3381 find_literal_pool (void)
3383 literal_pool
* pool
;
3385 for (pool
= list_of_pools
; pool
!= NULL
; pool
= pool
->next
)
3387 if (pool
->section
== now_seg
3388 && pool
->sub_section
== now_subseg
)
3395 static literal_pool
*
3396 find_or_make_literal_pool (void)
3398 /* Next literal pool ID number. */
3399 static unsigned int latest_pool_num
= 1;
3400 literal_pool
* pool
;
3402 pool
= find_literal_pool ();
3406 /* Create a new pool. */
3407 pool
= XNEW (literal_pool
);
3411 pool
->next_free_entry
= 0;
3412 pool
->section
= now_seg
;
3413 pool
->sub_section
= now_subseg
;
3414 pool
->next
= list_of_pools
;
3415 pool
->symbol
= NULL
;
3416 pool
->alignment
= 2;
3418 /* Add it to the list. */
3419 list_of_pools
= pool
;
3422 /* New pools, and emptied pools, will have a NULL symbol. */
3423 if (pool
->symbol
== NULL
)
3425 pool
->symbol
= symbol_create (FAKE_LABEL_NAME
, undefined_section
,
3426 (valueT
) 0, &zero_address_frag
);
3427 pool
->id
= latest_pool_num
++;
3434 /* Add the literal in the global 'inst'
3435 structure to the relevant literal pool. */
3438 add_to_lit_pool (unsigned int nbytes
)
3440 #define PADDING_SLOT 0x1
3441 #define LIT_ENTRY_SIZE_MASK 0xFF
3442 literal_pool
* pool
;
3443 unsigned int entry
, pool_size
= 0;
3444 bfd_boolean padding_slot_p
= FALSE
;
3450 imm1
= inst
.operands
[1].imm
;
3451 imm2
= (inst
.operands
[1].regisimm
? inst
.operands
[1].reg
3452 : inst
.relocs
[0].exp
.X_unsigned
? 0
3453 : ((bfd_int64_t
) inst
.operands
[1].imm
) >> 32);
3454 if (target_big_endian
)
3457 imm2
= inst
.operands
[1].imm
;
3461 pool
= find_or_make_literal_pool ();
3463 /* Check if this literal value is already in the pool. */
3464 for (entry
= 0; entry
< pool
->next_free_entry
; entry
++)
3468 if ((pool
->literals
[entry
].X_op
== inst
.relocs
[0].exp
.X_op
)
3469 && (inst
.relocs
[0].exp
.X_op
== O_constant
)
3470 && (pool
->literals
[entry
].X_add_number
3471 == inst
.relocs
[0].exp
.X_add_number
)
3472 && (pool
->literals
[entry
].X_md
== nbytes
)
3473 && (pool
->literals
[entry
].X_unsigned
3474 == inst
.relocs
[0].exp
.X_unsigned
))
3477 if ((pool
->literals
[entry
].X_op
== inst
.relocs
[0].exp
.X_op
)
3478 && (inst
.relocs
[0].exp
.X_op
== O_symbol
)
3479 && (pool
->literals
[entry
].X_add_number
3480 == inst
.relocs
[0].exp
.X_add_number
)
3481 && (pool
->literals
[entry
].X_add_symbol
3482 == inst
.relocs
[0].exp
.X_add_symbol
)
3483 && (pool
->literals
[entry
].X_op_symbol
3484 == inst
.relocs
[0].exp
.X_op_symbol
)
3485 && (pool
->literals
[entry
].X_md
== nbytes
))
3488 else if ((nbytes
== 8)
3489 && !(pool_size
& 0x7)
3490 && ((entry
+ 1) != pool
->next_free_entry
)
3491 && (pool
->literals
[entry
].X_op
== O_constant
)
3492 && (pool
->literals
[entry
].X_add_number
== (offsetT
) imm1
)
3493 && (pool
->literals
[entry
].X_unsigned
3494 == inst
.relocs
[0].exp
.X_unsigned
)
3495 && (pool
->literals
[entry
+ 1].X_op
== O_constant
)
3496 && (pool
->literals
[entry
+ 1].X_add_number
== (offsetT
) imm2
)
3497 && (pool
->literals
[entry
+ 1].X_unsigned
3498 == inst
.relocs
[0].exp
.X_unsigned
))
3501 padding_slot_p
= ((pool
->literals
[entry
].X_md
>> 8) == PADDING_SLOT
);
3502 if (padding_slot_p
&& (nbytes
== 4))
3508 /* Do we need to create a new entry? */
3509 if (entry
== pool
->next_free_entry
)
3511 if (entry
>= MAX_LITERAL_POOL_SIZE
)
3513 inst
.error
= _("literal pool overflow");
3519 /* For 8-byte entries, we align to an 8-byte boundary,
3520 and split it into two 4-byte entries, because on 32-bit
3521 host, 8-byte constants are treated as big num, thus
3522 saved in "generic_bignum" which will be overwritten
3523 by later assignments.
3525 We also need to make sure there is enough space for
3528 We also check to make sure the literal operand is a
3530 if (!(inst
.relocs
[0].exp
.X_op
== O_constant
3531 || inst
.relocs
[0].exp
.X_op
== O_big
))
3533 inst
.error
= _("invalid type for literal pool");
3536 else if (pool_size
& 0x7)
3538 if ((entry
+ 2) >= MAX_LITERAL_POOL_SIZE
)
3540 inst
.error
= _("literal pool overflow");
3544 pool
->literals
[entry
] = inst
.relocs
[0].exp
;
3545 pool
->literals
[entry
].X_op
= O_constant
;
3546 pool
->literals
[entry
].X_add_number
= 0;
3547 pool
->literals
[entry
++].X_md
= (PADDING_SLOT
<< 8) | 4;
3548 pool
->next_free_entry
+= 1;
3551 else if ((entry
+ 1) >= MAX_LITERAL_POOL_SIZE
)
3553 inst
.error
= _("literal pool overflow");
3557 pool
->literals
[entry
] = inst
.relocs
[0].exp
;
3558 pool
->literals
[entry
].X_op
= O_constant
;
3559 pool
->literals
[entry
].X_add_number
= imm1
;
3560 pool
->literals
[entry
].X_unsigned
= inst
.relocs
[0].exp
.X_unsigned
;
3561 pool
->literals
[entry
++].X_md
= 4;
3562 pool
->literals
[entry
] = inst
.relocs
[0].exp
;
3563 pool
->literals
[entry
].X_op
= O_constant
;
3564 pool
->literals
[entry
].X_add_number
= imm2
;
3565 pool
->literals
[entry
].X_unsigned
= inst
.relocs
[0].exp
.X_unsigned
;
3566 pool
->literals
[entry
].X_md
= 4;
3567 pool
->alignment
= 3;
3568 pool
->next_free_entry
+= 1;
3572 pool
->literals
[entry
] = inst
.relocs
[0].exp
;
3573 pool
->literals
[entry
].X_md
= 4;
3577 /* PR ld/12974: Record the location of the first source line to reference
3578 this entry in the literal pool. If it turns out during linking that the
3579 symbol does not exist we will be able to give an accurate line number for
3580 the (first use of the) missing reference. */
3581 if (debug_type
== DEBUG_DWARF2
)
3582 dwarf2_where (pool
->locs
+ entry
);
3584 pool
->next_free_entry
+= 1;
3586 else if (padding_slot_p
)
3588 pool
->literals
[entry
] = inst
.relocs
[0].exp
;
3589 pool
->literals
[entry
].X_md
= nbytes
;
3592 inst
.relocs
[0].exp
.X_op
= O_symbol
;
3593 inst
.relocs
[0].exp
.X_add_number
= pool_size
;
3594 inst
.relocs
[0].exp
.X_add_symbol
= pool
->symbol
;
3600 tc_start_label_without_colon (void)
3602 bfd_boolean ret
= TRUE
;
3604 if (codecomposer_syntax
&& asmfunc_state
== WAITING_ASMFUNC_NAME
)
3606 const char *label
= input_line_pointer
;
3608 while (!is_end_of_line
[(int) label
[-1]])
3613 as_bad (_("Invalid label '%s'"), label
);
3617 asmfunc_debug (label
);
3619 asmfunc_state
= WAITING_ENDASMFUNC
;
3625 /* Can't use symbol_new here, so have to create a symbol and then at
3626 a later date assign it a value. That's what these functions do. */
3629 symbol_locate (symbolS
* symbolP
,
3630 const char * name
, /* It is copied, the caller can modify. */
3631 segT segment
, /* Segment identifier (SEG_<something>). */
3632 valueT valu
, /* Symbol value. */
3633 fragS
* frag
) /* Associated fragment. */
3636 char * preserved_copy_of_name
;
3638 name_length
= strlen (name
) + 1; /* +1 for \0. */
3639 obstack_grow (¬es
, name
, name_length
);
3640 preserved_copy_of_name
= (char *) obstack_finish (¬es
);
3642 #ifdef tc_canonicalize_symbol_name
3643 preserved_copy_of_name
=
3644 tc_canonicalize_symbol_name (preserved_copy_of_name
);
3647 S_SET_NAME (symbolP
, preserved_copy_of_name
);
3649 S_SET_SEGMENT (symbolP
, segment
);
3650 S_SET_VALUE (symbolP
, valu
);
3651 symbol_clear_list_pointers (symbolP
);
3653 symbol_set_frag (symbolP
, frag
);
3655 /* Link to end of symbol chain. */
3657 extern int symbol_table_frozen
;
3659 if (symbol_table_frozen
)
3663 symbol_append (symbolP
, symbol_lastP
, & symbol_rootP
, & symbol_lastP
);
3665 obj_symbol_new_hook (symbolP
);
3667 #ifdef tc_symbol_new_hook
3668 tc_symbol_new_hook (symbolP
);
3672 verify_symbol_chain (symbol_rootP
, symbol_lastP
);
3673 #endif /* DEBUG_SYMS */
3677 s_ltorg (int ignored ATTRIBUTE_UNUSED
)
3680 literal_pool
* pool
;
3683 pool
= find_literal_pool ();
3685 || pool
->symbol
== NULL
3686 || pool
->next_free_entry
== 0)
3689 /* Align pool as you have word accesses.
3690 Only make a frag if we have to. */
3692 frag_align (pool
->alignment
, 0, 0);
3694 record_alignment (now_seg
, 2);
3697 seg_info (now_seg
)->tc_segment_info_data
.mapstate
= MAP_DATA
;
3698 make_mapping_symbol (MAP_DATA
, (valueT
) frag_now_fix (), frag_now
);
3700 sprintf (sym_name
, "$$lit_\002%x", pool
->id
);
3702 symbol_locate (pool
->symbol
, sym_name
, now_seg
,
3703 (valueT
) frag_now_fix (), frag_now
);
3704 symbol_table_insert (pool
->symbol
);
3706 ARM_SET_THUMB (pool
->symbol
, thumb_mode
);
3708 #if defined OBJ_COFF || defined OBJ_ELF
3709 ARM_SET_INTERWORK (pool
->symbol
, support_interwork
);
3712 for (entry
= 0; entry
< pool
->next_free_entry
; entry
++)
3715 if (debug_type
== DEBUG_DWARF2
)
3716 dwarf2_gen_line_info (frag_now_fix (), pool
->locs
+ entry
);
3718 /* First output the expression in the instruction to the pool. */
3719 emit_expr (&(pool
->literals
[entry
]),
3720 pool
->literals
[entry
].X_md
& LIT_ENTRY_SIZE_MASK
);
3723 /* Mark the pool as empty. */
3724 pool
->next_free_entry
= 0;
3725 pool
->symbol
= NULL
;
3729 /* Forward declarations for functions below, in the MD interface
3731 static void fix_new_arm (fragS
*, int, short, expressionS
*, int, int);
3732 static valueT
create_unwind_entry (int);
3733 static void start_unwind_section (const segT
, int);
3734 static void add_unwind_opcode (valueT
, int);
3735 static void flush_pending_unwind (void);
3737 /* Directives: Data. */
3740 s_arm_elf_cons (int nbytes
)
3744 #ifdef md_flush_pending_output
3745 md_flush_pending_output ();
3748 if (is_it_end_of_statement ())
3750 demand_empty_rest_of_line ();
3754 #ifdef md_cons_align
3755 md_cons_align (nbytes
);
3758 mapping_state (MAP_DATA
);
3762 char *base
= input_line_pointer
;
3766 if (exp
.X_op
!= O_symbol
)
3767 emit_expr (&exp
, (unsigned int) nbytes
);
3770 char *before_reloc
= input_line_pointer
;
3771 reloc
= parse_reloc (&input_line_pointer
);
3774 as_bad (_("unrecognized relocation suffix"));
3775 ignore_rest_of_line ();
3778 else if (reloc
== BFD_RELOC_UNUSED
)
3779 emit_expr (&exp
, (unsigned int) nbytes
);
3782 reloc_howto_type
*howto
= (reloc_howto_type
*)
3783 bfd_reloc_type_lookup (stdoutput
,
3784 (bfd_reloc_code_real_type
) reloc
);
3785 int size
= bfd_get_reloc_size (howto
);
3787 if (reloc
== BFD_RELOC_ARM_PLT32
)
3789 as_bad (_("(plt) is only valid on branch targets"));
3790 reloc
= BFD_RELOC_UNUSED
;
3795 as_bad (ngettext ("%s relocations do not fit in %d byte",
3796 "%s relocations do not fit in %d bytes",
3798 howto
->name
, nbytes
);
3801 /* We've parsed an expression stopping at O_symbol.
3802 But there may be more expression left now that we
3803 have parsed the relocation marker. Parse it again.
3804 XXX Surely there is a cleaner way to do this. */
3805 char *p
= input_line_pointer
;
3807 char *save_buf
= XNEWVEC (char, input_line_pointer
- base
);
3809 memcpy (save_buf
, base
, input_line_pointer
- base
);
3810 memmove (base
+ (input_line_pointer
- before_reloc
),
3811 base
, before_reloc
- base
);
3813 input_line_pointer
= base
+ (input_line_pointer
-before_reloc
);
3815 memcpy (base
, save_buf
, p
- base
);
3817 offset
= nbytes
- size
;
3818 p
= frag_more (nbytes
);
3819 memset (p
, 0, nbytes
);
3820 fix_new_exp (frag_now
, p
- frag_now
->fr_literal
+ offset
,
3821 size
, &exp
, 0, (enum bfd_reloc_code_real
) reloc
);
3827 while (*input_line_pointer
++ == ',');
3829 /* Put terminator back into stream. */
3830 input_line_pointer
--;
3831 demand_empty_rest_of_line ();
3834 /* Emit an expression containing a 32-bit thumb instruction.
3835 Implementation based on put_thumb32_insn. */
3838 emit_thumb32_expr (expressionS
* exp
)
3840 expressionS exp_high
= *exp
;
3842 exp_high
.X_add_number
= (unsigned long)exp_high
.X_add_number
>> 16;
3843 emit_expr (& exp_high
, (unsigned int) THUMB_SIZE
);
3844 exp
->X_add_number
&= 0xffff;
3845 emit_expr (exp
, (unsigned int) THUMB_SIZE
);
3848 /* Guess the instruction size based on the opcode. */
3851 thumb_insn_size (int opcode
)
3853 if ((unsigned int) opcode
< 0xe800u
)
3855 else if ((unsigned int) opcode
>= 0xe8000000u
)
3862 emit_insn (expressionS
*exp
, int nbytes
)
3866 if (exp
->X_op
== O_constant
)
3871 size
= thumb_insn_size (exp
->X_add_number
);
3875 if (size
== 2 && (unsigned int)exp
->X_add_number
> 0xffffu
)
3877 as_bad (_(".inst.n operand too big. "\
3878 "Use .inst.w instead"));
3883 if (now_pred
.state
== AUTOMATIC_PRED_BLOCK
)
3884 set_pred_insn_type_nonvoid (OUTSIDE_PRED_INSN
, 0);
3886 set_pred_insn_type_nonvoid (NEUTRAL_IT_INSN
, 0);
3888 if (thumb_mode
&& (size
> THUMB_SIZE
) && !target_big_endian
)
3889 emit_thumb32_expr (exp
);
3891 emit_expr (exp
, (unsigned int) size
);
3893 it_fsm_post_encode ();
3897 as_bad (_("cannot determine Thumb instruction size. " \
3898 "Use .inst.n/.inst.w instead"));
3901 as_bad (_("constant expression required"));
3906 /* Like s_arm_elf_cons but do not use md_cons_align and
3907 set the mapping state to MAP_ARM/MAP_THUMB. */
3910 s_arm_elf_inst (int nbytes
)
3912 if (is_it_end_of_statement ())
3914 demand_empty_rest_of_line ();
3918 /* Calling mapping_state () here will not change ARM/THUMB,
3919 but will ensure not to be in DATA state. */
3922 mapping_state (MAP_THUMB
);
3927 as_bad (_("width suffixes are invalid in ARM mode"));
3928 ignore_rest_of_line ();
3934 mapping_state (MAP_ARM
);
3943 if (! emit_insn (& exp
, nbytes
))
3945 ignore_rest_of_line ();
3949 while (*input_line_pointer
++ == ',');
3951 /* Put terminator back into stream. */
3952 input_line_pointer
--;
3953 demand_empty_rest_of_line ();
3956 /* Parse a .rel31 directive. */
3959 s_arm_rel31 (int ignored ATTRIBUTE_UNUSED
)
3966 if (*input_line_pointer
== '1')
3967 highbit
= 0x80000000;
3968 else if (*input_line_pointer
!= '0')
3969 as_bad (_("expected 0 or 1"));
3971 input_line_pointer
++;
3972 if (*input_line_pointer
!= ',')
3973 as_bad (_("missing comma"));
3974 input_line_pointer
++;
3976 #ifdef md_flush_pending_output
3977 md_flush_pending_output ();
3980 #ifdef md_cons_align
3984 mapping_state (MAP_DATA
);
3989 md_number_to_chars (p
, highbit
, 4);
3990 fix_new_arm (frag_now
, p
- frag_now
->fr_literal
, 4, &exp
, 1,
3991 BFD_RELOC_ARM_PREL31
);
3993 demand_empty_rest_of_line ();
3996 /* Directives: AEABI stack-unwind tables. */
3998 /* Parse an unwind_fnstart directive. Simply records the current location. */
4001 s_arm_unwind_fnstart (int ignored ATTRIBUTE_UNUSED
)
4003 demand_empty_rest_of_line ();
4004 if (unwind
.proc_start
)
4006 as_bad (_("duplicate .fnstart directive"));
4010 /* Mark the start of the function. */
4011 unwind
.proc_start
= expr_build_dot ();
4013 /* Reset the rest of the unwind info. */
4014 unwind
.opcode_count
= 0;
4015 unwind
.table_entry
= NULL
;
4016 unwind
.personality_routine
= NULL
;
4017 unwind
.personality_index
= -1;
4018 unwind
.frame_size
= 0;
4019 unwind
.fp_offset
= 0;
4020 unwind
.fp_reg
= REG_SP
;
4022 unwind
.sp_restored
= 0;
4026 /* Parse a handlerdata directive. Creates the exception handling table entry
4027 for the function. */
4030 s_arm_unwind_handlerdata (int ignored ATTRIBUTE_UNUSED
)
4032 demand_empty_rest_of_line ();
4033 if (!unwind
.proc_start
)
4034 as_bad (MISSING_FNSTART
);
4036 if (unwind
.table_entry
)
4037 as_bad (_("duplicate .handlerdata directive"));
4039 create_unwind_entry (1);
4042 /* Parse an unwind_fnend directive. Generates the index table entry. */
4045 s_arm_unwind_fnend (int ignored ATTRIBUTE_UNUSED
)
4050 unsigned int marked_pr_dependency
;
4052 demand_empty_rest_of_line ();
4054 if (!unwind
.proc_start
)
4056 as_bad (_(".fnend directive without .fnstart"));
4060 /* Add eh table entry. */
4061 if (unwind
.table_entry
== NULL
)
4062 val
= create_unwind_entry (0);
4066 /* Add index table entry. This is two words. */
4067 start_unwind_section (unwind
.saved_seg
, 1);
4068 frag_align (2, 0, 0);
4069 record_alignment (now_seg
, 2);
4071 ptr
= frag_more (8);
4073 where
= frag_now_fix () - 8;
4075 /* Self relative offset of the function start. */
4076 fix_new (frag_now
, where
, 4, unwind
.proc_start
, 0, 1,
4077 BFD_RELOC_ARM_PREL31
);
4079 /* Indicate dependency on EHABI-defined personality routines to the
4080 linker, if it hasn't been done already. */
4081 marked_pr_dependency
4082 = seg_info (now_seg
)->tc_segment_info_data
.marked_pr_dependency
;
4083 if (unwind
.personality_index
>= 0 && unwind
.personality_index
< 3
4084 && !(marked_pr_dependency
& (1 << unwind
.personality_index
)))
4086 static const char *const name
[] =
4088 "__aeabi_unwind_cpp_pr0",
4089 "__aeabi_unwind_cpp_pr1",
4090 "__aeabi_unwind_cpp_pr2"
4092 symbolS
*pr
= symbol_find_or_make (name
[unwind
.personality_index
]);
4093 fix_new (frag_now
, where
, 0, pr
, 0, 1, BFD_RELOC_NONE
);
4094 seg_info (now_seg
)->tc_segment_info_data
.marked_pr_dependency
4095 |= 1 << unwind
.personality_index
;
4099 /* Inline exception table entry. */
4100 md_number_to_chars (ptr
+ 4, val
, 4);
4102 /* Self relative offset of the table entry. */
4103 fix_new (frag_now
, where
+ 4, 4, unwind
.table_entry
, 0, 1,
4104 BFD_RELOC_ARM_PREL31
);
4106 /* Restore the original section. */
4107 subseg_set (unwind
.saved_seg
, unwind
.saved_subseg
);
4109 unwind
.proc_start
= NULL
;
4113 /* Parse an unwind_cantunwind directive. */
4116 s_arm_unwind_cantunwind (int ignored ATTRIBUTE_UNUSED
)
4118 demand_empty_rest_of_line ();
4119 if (!unwind
.proc_start
)
4120 as_bad (MISSING_FNSTART
);
4122 if (unwind
.personality_routine
|| unwind
.personality_index
!= -1)
4123 as_bad (_("personality routine specified for cantunwind frame"));
4125 unwind
.personality_index
= -2;
4129 /* Parse a personalityindex directive. */
4132 s_arm_unwind_personalityindex (int ignored ATTRIBUTE_UNUSED
)
4136 if (!unwind
.proc_start
)
4137 as_bad (MISSING_FNSTART
);
4139 if (unwind
.personality_routine
|| unwind
.personality_index
!= -1)
4140 as_bad (_("duplicate .personalityindex directive"));
4144 if (exp
.X_op
!= O_constant
4145 || exp
.X_add_number
< 0 || exp
.X_add_number
> 15)
4147 as_bad (_("bad personality routine number"));
4148 ignore_rest_of_line ();
4152 unwind
.personality_index
= exp
.X_add_number
;
4154 demand_empty_rest_of_line ();
4158 /* Parse a personality directive. */
4161 s_arm_unwind_personality (int ignored ATTRIBUTE_UNUSED
)
4165 if (!unwind
.proc_start
)
4166 as_bad (MISSING_FNSTART
);
4168 if (unwind
.personality_routine
|| unwind
.personality_index
!= -1)
4169 as_bad (_("duplicate .personality directive"));
4171 c
= get_symbol_name (& name
);
4172 p
= input_line_pointer
;
4174 ++ input_line_pointer
;
4175 unwind
.personality_routine
= symbol_find_or_make (name
);
4177 demand_empty_rest_of_line ();
4181 /* Parse a directive saving core registers. */
4184 s_arm_unwind_save_core (void)
4190 range
= parse_reg_list (&input_line_pointer
, REGLIST_RN
);
4193 as_bad (_("expected register list"));
4194 ignore_rest_of_line ();
4198 demand_empty_rest_of_line ();
4200 /* Turn .unwind_movsp ip followed by .unwind_save {..., ip, ...}
4201 into .unwind_save {..., sp...}. We aren't bothered about the value of
4202 ip because it is clobbered by calls. */
4203 if (unwind
.sp_restored
&& unwind
.fp_reg
== 12
4204 && (range
& 0x3000) == 0x1000)
4206 unwind
.opcode_count
--;
4207 unwind
.sp_restored
= 0;
4208 range
= (range
| 0x2000) & ~0x1000;
4209 unwind
.pending_offset
= 0;
4215 /* See if we can use the short opcodes. These pop a block of up to 8
4216 registers starting with r4, plus maybe r14. */
4217 for (n
= 0; n
< 8; n
++)
4219 /* Break at the first non-saved register. */
4220 if ((range
& (1 << (n
+ 4))) == 0)
4223 /* See if there are any other bits set. */
4224 if (n
== 0 || (range
& (0xfff0 << n
) & 0xbff0) != 0)
4226 /* Use the long form. */
4227 op
= 0x8000 | ((range
>> 4) & 0xfff);
4228 add_unwind_opcode (op
, 2);
4232 /* Use the short form. */
4234 op
= 0xa8; /* Pop r14. */
4236 op
= 0xa0; /* Do not pop r14. */
4238 add_unwind_opcode (op
, 1);
4245 op
= 0xb100 | (range
& 0xf);
4246 add_unwind_opcode (op
, 2);
4249 /* Record the number of bytes pushed. */
4250 for (n
= 0; n
< 16; n
++)
4252 if (range
& (1 << n
))
4253 unwind
.frame_size
+= 4;
4258 /* Parse a directive saving FPA registers. */
4261 s_arm_unwind_save_fpa (int reg
)
4267 /* Get Number of registers to transfer. */
4268 if (skip_past_comma (&input_line_pointer
) != FAIL
)
4271 exp
.X_op
= O_illegal
;
4273 if (exp
.X_op
!= O_constant
)
4275 as_bad (_("expected , <constant>"));
4276 ignore_rest_of_line ();
4280 num_regs
= exp
.X_add_number
;
4282 if (num_regs
< 1 || num_regs
> 4)
4284 as_bad (_("number of registers must be in the range [1:4]"));
4285 ignore_rest_of_line ();
4289 demand_empty_rest_of_line ();
4294 op
= 0xb4 | (num_regs
- 1);
4295 add_unwind_opcode (op
, 1);
4300 op
= 0xc800 | (reg
<< 4) | (num_regs
- 1);
4301 add_unwind_opcode (op
, 2);
4303 unwind
.frame_size
+= num_regs
* 12;
4307 /* Parse a directive saving VFP registers for ARMv6 and above. */
4310 s_arm_unwind_save_vfp_armv6 (void)
4315 int num_vfpv3_regs
= 0;
4316 int num_regs_below_16
;
4317 bfd_boolean partial_match
;
4319 count
= parse_vfp_reg_list (&input_line_pointer
, &start
, REGLIST_VFP_D
,
4323 as_bad (_("expected register list"));
4324 ignore_rest_of_line ();
4328 demand_empty_rest_of_line ();
4330 /* We always generate FSTMD/FLDMD-style unwinding opcodes (rather
4331 than FSTMX/FLDMX-style ones). */
4333 /* Generate opcode for (VFPv3) registers numbered in the range 16 .. 31. */
4335 num_vfpv3_regs
= count
;
4336 else if (start
+ count
> 16)
4337 num_vfpv3_regs
= start
+ count
- 16;
4339 if (num_vfpv3_regs
> 0)
4341 int start_offset
= start
> 16 ? start
- 16 : 0;
4342 op
= 0xc800 | (start_offset
<< 4) | (num_vfpv3_regs
- 1);
4343 add_unwind_opcode (op
, 2);
4346 /* Generate opcode for registers numbered in the range 0 .. 15. */
4347 num_regs_below_16
= num_vfpv3_regs
> 0 ? 16 - (int) start
: count
;
4348 gas_assert (num_regs_below_16
+ num_vfpv3_regs
== count
);
4349 if (num_regs_below_16
> 0)
4351 op
= 0xc900 | (start
<< 4) | (num_regs_below_16
- 1);
4352 add_unwind_opcode (op
, 2);
4355 unwind
.frame_size
+= count
* 8;
4359 /* Parse a directive saving VFP registers for pre-ARMv6. */
4362 s_arm_unwind_save_vfp (void)
4367 bfd_boolean partial_match
;
4369 count
= parse_vfp_reg_list (&input_line_pointer
, ®
, REGLIST_VFP_D
,
4373 as_bad (_("expected register list"));
4374 ignore_rest_of_line ();
4378 demand_empty_rest_of_line ();
4383 op
= 0xb8 | (count
- 1);
4384 add_unwind_opcode (op
, 1);
4389 op
= 0xb300 | (reg
<< 4) | (count
- 1);
4390 add_unwind_opcode (op
, 2);
4392 unwind
.frame_size
+= count
* 8 + 4;
4396 /* Parse a directive saving iWMMXt data registers. */
4399 s_arm_unwind_save_mmxwr (void)
4407 if (*input_line_pointer
== '{')
4408 input_line_pointer
++;
4412 reg
= arm_reg_parse (&input_line_pointer
, REG_TYPE_MMXWR
);
4416 as_bad ("%s", _(reg_expected_msgs
[REG_TYPE_MMXWR
]));
4421 as_tsktsk (_("register list not in ascending order"));
4424 if (*input_line_pointer
== '-')
4426 input_line_pointer
++;
4427 hi_reg
= arm_reg_parse (&input_line_pointer
, REG_TYPE_MMXWR
);
4430 as_bad ("%s", _(reg_expected_msgs
[REG_TYPE_MMXWR
]));
4433 else if (reg
>= hi_reg
)
4435 as_bad (_("bad register range"));
4438 for (; reg
< hi_reg
; reg
++)
4442 while (skip_past_comma (&input_line_pointer
) != FAIL
);
4444 skip_past_char (&input_line_pointer
, '}');
4446 demand_empty_rest_of_line ();
4448 /* Generate any deferred opcodes because we're going to be looking at
4450 flush_pending_unwind ();
4452 for (i
= 0; i
< 16; i
++)
4454 if (mask
& (1 << i
))
4455 unwind
.frame_size
+= 8;
4458 /* Attempt to combine with a previous opcode. We do this because gcc
4459 likes to output separate unwind directives for a single block of
4461 if (unwind
.opcode_count
> 0)
4463 i
= unwind
.opcodes
[unwind
.opcode_count
- 1];
4464 if ((i
& 0xf8) == 0xc0)
4467 /* Only merge if the blocks are contiguous. */
4470 if ((mask
& 0xfe00) == (1 << 9))
4472 mask
|= ((1 << (i
+ 11)) - 1) & 0xfc00;
4473 unwind
.opcode_count
--;
4476 else if (i
== 6 && unwind
.opcode_count
>= 2)
4478 i
= unwind
.opcodes
[unwind
.opcode_count
- 2];
4482 op
= 0xffff << (reg
- 1);
4484 && ((mask
& op
) == (1u << (reg
- 1))))
4486 op
= (1 << (reg
+ i
+ 1)) - 1;
4487 op
&= ~((1 << reg
) - 1);
4489 unwind
.opcode_count
-= 2;
4496 /* We want to generate opcodes in the order the registers have been
4497 saved, ie. descending order. */
4498 for (reg
= 15; reg
>= -1; reg
--)
4500 /* Save registers in blocks. */
4502 || !(mask
& (1 << reg
)))
4504 /* We found an unsaved reg. Generate opcodes to save the
4511 op
= 0xc0 | (hi_reg
- 10);
4512 add_unwind_opcode (op
, 1);
4517 op
= 0xc600 | ((reg
+ 1) << 4) | ((hi_reg
- reg
) - 1);
4518 add_unwind_opcode (op
, 2);
4527 ignore_rest_of_line ();
4531 s_arm_unwind_save_mmxwcg (void)
4538 if (*input_line_pointer
== '{')
4539 input_line_pointer
++;
4541 skip_whitespace (input_line_pointer
);
4545 reg
= arm_reg_parse (&input_line_pointer
, REG_TYPE_MMXWCG
);
4549 as_bad ("%s", _(reg_expected_msgs
[REG_TYPE_MMXWCG
]));
4555 as_tsktsk (_("register list not in ascending order"));
4558 if (*input_line_pointer
== '-')
4560 input_line_pointer
++;
4561 hi_reg
= arm_reg_parse (&input_line_pointer
, REG_TYPE_MMXWCG
);
4564 as_bad ("%s", _(reg_expected_msgs
[REG_TYPE_MMXWCG
]));
4567 else if (reg
>= hi_reg
)
4569 as_bad (_("bad register range"));
4572 for (; reg
< hi_reg
; reg
++)
4576 while (skip_past_comma (&input_line_pointer
) != FAIL
);
4578 skip_past_char (&input_line_pointer
, '}');
4580 demand_empty_rest_of_line ();
4582 /* Generate any deferred opcodes because we're going to be looking at
4584 flush_pending_unwind ();
4586 for (reg
= 0; reg
< 16; reg
++)
4588 if (mask
& (1 << reg
))
4589 unwind
.frame_size
+= 4;
4592 add_unwind_opcode (op
, 2);
4595 ignore_rest_of_line ();
4599 /* Parse an unwind_save directive.
4600 If the argument is non-zero, this is a .vsave directive. */
4603 s_arm_unwind_save (int arch_v6
)
4606 struct reg_entry
*reg
;
4607 bfd_boolean had_brace
= FALSE
;
4609 if (!unwind
.proc_start
)
4610 as_bad (MISSING_FNSTART
);
4612 /* Figure out what sort of save we have. */
4613 peek
= input_line_pointer
;
4621 reg
= arm_reg_parse_multi (&peek
);
4625 as_bad (_("register expected"));
4626 ignore_rest_of_line ();
4635 as_bad (_("FPA .unwind_save does not take a register list"));
4636 ignore_rest_of_line ();
4639 input_line_pointer
= peek
;
4640 s_arm_unwind_save_fpa (reg
->number
);
4644 s_arm_unwind_save_core ();
4649 s_arm_unwind_save_vfp_armv6 ();
4651 s_arm_unwind_save_vfp ();
4654 case REG_TYPE_MMXWR
:
4655 s_arm_unwind_save_mmxwr ();
4658 case REG_TYPE_MMXWCG
:
4659 s_arm_unwind_save_mmxwcg ();
4663 as_bad (_(".unwind_save does not support this kind of register"));
4664 ignore_rest_of_line ();
4669 /* Parse an unwind_movsp directive. */
4672 s_arm_unwind_movsp (int ignored ATTRIBUTE_UNUSED
)
4678 if (!unwind
.proc_start
)
4679 as_bad (MISSING_FNSTART
);
4681 reg
= arm_reg_parse (&input_line_pointer
, REG_TYPE_RN
);
4684 as_bad ("%s", _(reg_expected_msgs
[REG_TYPE_RN
]));
4685 ignore_rest_of_line ();
4689 /* Optional constant. */
4690 if (skip_past_comma (&input_line_pointer
) != FAIL
)
4692 if (immediate_for_directive (&offset
) == FAIL
)
4698 demand_empty_rest_of_line ();
4700 if (reg
== REG_SP
|| reg
== REG_PC
)
4702 as_bad (_("SP and PC not permitted in .unwind_movsp directive"));
4706 if (unwind
.fp_reg
!= REG_SP
)
4707 as_bad (_("unexpected .unwind_movsp directive"));
4709 /* Generate opcode to restore the value. */
4711 add_unwind_opcode (op
, 1);
4713 /* Record the information for later. */
4714 unwind
.fp_reg
= reg
;
4715 unwind
.fp_offset
= unwind
.frame_size
- offset
;
4716 unwind
.sp_restored
= 1;
4719 /* Parse an unwind_pad directive. */
4722 s_arm_unwind_pad (int ignored ATTRIBUTE_UNUSED
)
4726 if (!unwind
.proc_start
)
4727 as_bad (MISSING_FNSTART
);
4729 if (immediate_for_directive (&offset
) == FAIL
)
4734 as_bad (_("stack increment must be multiple of 4"));
4735 ignore_rest_of_line ();
4739 /* Don't generate any opcodes, just record the details for later. */
4740 unwind
.frame_size
+= offset
;
4741 unwind
.pending_offset
+= offset
;
4743 demand_empty_rest_of_line ();
4746 /* Parse an unwind_setfp directive. */
4749 s_arm_unwind_setfp (int ignored ATTRIBUTE_UNUSED
)
4755 if (!unwind
.proc_start
)
4756 as_bad (MISSING_FNSTART
);
4758 fp_reg
= arm_reg_parse (&input_line_pointer
, REG_TYPE_RN
);
4759 if (skip_past_comma (&input_line_pointer
) == FAIL
)
4762 sp_reg
= arm_reg_parse (&input_line_pointer
, REG_TYPE_RN
);
4764 if (fp_reg
== FAIL
|| sp_reg
== FAIL
)
4766 as_bad (_("expected <reg>, <reg>"));
4767 ignore_rest_of_line ();
4771 /* Optional constant. */
4772 if (skip_past_comma (&input_line_pointer
) != FAIL
)
4774 if (immediate_for_directive (&offset
) == FAIL
)
4780 demand_empty_rest_of_line ();
4782 if (sp_reg
!= REG_SP
&& sp_reg
!= unwind
.fp_reg
)
4784 as_bad (_("register must be either sp or set by a previous"
4785 "unwind_movsp directive"));
4789 /* Don't generate any opcodes, just record the information for later. */
4790 unwind
.fp_reg
= fp_reg
;
4792 if (sp_reg
== REG_SP
)
4793 unwind
.fp_offset
= unwind
.frame_size
- offset
;
4795 unwind
.fp_offset
-= offset
;
4798 /* Parse an unwind_raw directive. */
4801 s_arm_unwind_raw (int ignored ATTRIBUTE_UNUSED
)
4804 /* This is an arbitrary limit. */
4805 unsigned char op
[16];
4808 if (!unwind
.proc_start
)
4809 as_bad (MISSING_FNSTART
);
4812 if (exp
.X_op
== O_constant
4813 && skip_past_comma (&input_line_pointer
) != FAIL
)
4815 unwind
.frame_size
+= exp
.X_add_number
;
4819 exp
.X_op
= O_illegal
;
4821 if (exp
.X_op
!= O_constant
)
4823 as_bad (_("expected <offset>, <opcode>"));
4824 ignore_rest_of_line ();
4830 /* Parse the opcode. */
4835 as_bad (_("unwind opcode too long"));
4836 ignore_rest_of_line ();
4838 if (exp
.X_op
!= O_constant
|| exp
.X_add_number
& ~0xff)
4840 as_bad (_("invalid unwind opcode"));
4841 ignore_rest_of_line ();
4844 op
[count
++] = exp
.X_add_number
;
4846 /* Parse the next byte. */
4847 if (skip_past_comma (&input_line_pointer
) == FAIL
)
4853 /* Add the opcode bytes in reverse order. */
4855 add_unwind_opcode (op
[count
], 1);
4857 demand_empty_rest_of_line ();
4861 /* Parse a .eabi_attribute directive. */
4864 s_arm_eabi_attribute (int ignored ATTRIBUTE_UNUSED
)
4866 int tag
= obj_elf_vendor_attribute (OBJ_ATTR_PROC
);
4868 if (tag
>= 0 && tag
< NUM_KNOWN_OBJ_ATTRIBUTES
)
4869 attributes_set_explicitly
[tag
] = 1;
4872 /* Emit a tls fix for the symbol. */
4875 s_arm_tls_descseq (int ignored ATTRIBUTE_UNUSED
)
4879 #ifdef md_flush_pending_output
4880 md_flush_pending_output ();
4883 #ifdef md_cons_align
4887 /* Since we're just labelling the code, there's no need to define a
4890 p
= obstack_next_free (&frchain_now
->frch_obstack
);
4891 fix_new_arm (frag_now
, p
- frag_now
->fr_literal
, 4, &exp
, 0,
4892 thumb_mode
? BFD_RELOC_ARM_THM_TLS_DESCSEQ
4893 : BFD_RELOC_ARM_TLS_DESCSEQ
);
4895 #endif /* OBJ_ELF */
4897 static void s_arm_arch (int);
4898 static void s_arm_object_arch (int);
4899 static void s_arm_cpu (int);
4900 static void s_arm_fpu (int);
4901 static void s_arm_arch_extension (int);
4906 pe_directive_secrel (int dummy ATTRIBUTE_UNUSED
)
4913 if (exp
.X_op
== O_symbol
)
4914 exp
.X_op
= O_secrel
;
4916 emit_expr (&exp
, 4);
4918 while (*input_line_pointer
++ == ',');
4920 input_line_pointer
--;
4921 demand_empty_rest_of_line ();
4925 /* This table describes all the machine specific pseudo-ops the assembler
4926 has to support. The fields are:
4927 pseudo-op name without dot
4928 function to call to execute this pseudo-op
4929 Integer arg to pass to the function. */
4931 const pseudo_typeS md_pseudo_table
[] =
4933 /* Never called because '.req' does not start a line. */
4934 { "req", s_req
, 0 },
4935 /* Following two are likewise never called. */
4938 { "unreq", s_unreq
, 0 },
4939 { "bss", s_bss
, 0 },
4940 { "align", s_align_ptwo
, 2 },
4941 { "arm", s_arm
, 0 },
4942 { "thumb", s_thumb
, 0 },
4943 { "code", s_code
, 0 },
4944 { "force_thumb", s_force_thumb
, 0 },
4945 { "thumb_func", s_thumb_func
, 0 },
4946 { "thumb_set", s_thumb_set
, 0 },
4947 { "even", s_even
, 0 },
4948 { "ltorg", s_ltorg
, 0 },
4949 { "pool", s_ltorg
, 0 },
4950 { "syntax", s_syntax
, 0 },
4951 { "cpu", s_arm_cpu
, 0 },
4952 { "arch", s_arm_arch
, 0 },
4953 { "object_arch", s_arm_object_arch
, 0 },
4954 { "fpu", s_arm_fpu
, 0 },
4955 { "arch_extension", s_arm_arch_extension
, 0 },
4957 { "word", s_arm_elf_cons
, 4 },
4958 { "long", s_arm_elf_cons
, 4 },
4959 { "inst.n", s_arm_elf_inst
, 2 },
4960 { "inst.w", s_arm_elf_inst
, 4 },
4961 { "inst", s_arm_elf_inst
, 0 },
4962 { "rel31", s_arm_rel31
, 0 },
4963 { "fnstart", s_arm_unwind_fnstart
, 0 },
4964 { "fnend", s_arm_unwind_fnend
, 0 },
4965 { "cantunwind", s_arm_unwind_cantunwind
, 0 },
4966 { "personality", s_arm_unwind_personality
, 0 },
4967 { "personalityindex", s_arm_unwind_personalityindex
, 0 },
4968 { "handlerdata", s_arm_unwind_handlerdata
, 0 },
4969 { "save", s_arm_unwind_save
, 0 },
4970 { "vsave", s_arm_unwind_save
, 1 },
4971 { "movsp", s_arm_unwind_movsp
, 0 },
4972 { "pad", s_arm_unwind_pad
, 0 },
4973 { "setfp", s_arm_unwind_setfp
, 0 },
4974 { "unwind_raw", s_arm_unwind_raw
, 0 },
4975 { "eabi_attribute", s_arm_eabi_attribute
, 0 },
4976 { "tlsdescseq", s_arm_tls_descseq
, 0 },
4980 /* These are used for dwarf. */
4984 /* These are used for dwarf2. */
4985 { "file", dwarf2_directive_file
, 0 },
4986 { "loc", dwarf2_directive_loc
, 0 },
4987 { "loc_mark_labels", dwarf2_directive_loc_mark_labels
, 0 },
4989 { "extend", float_cons
, 'x' },
4990 { "ldouble", float_cons
, 'x' },
4991 { "packed", float_cons
, 'p' },
4993 {"secrel32", pe_directive_secrel
, 0},
4996 /* These are for compatibility with CodeComposer Studio. */
4997 {"ref", s_ccs_ref
, 0},
4998 {"def", s_ccs_def
, 0},
4999 {"asmfunc", s_ccs_asmfunc
, 0},
5000 {"endasmfunc", s_ccs_endasmfunc
, 0},
5005 /* Parser functions used exclusively in instruction operands. */
5007 /* Generic immediate-value read function for use in insn parsing.
5008 STR points to the beginning of the immediate (the leading #);
5009 VAL receives the value; if the value is outside [MIN, MAX]
5010 issue an error. PREFIX_OPT is true if the immediate prefix is
5014 parse_immediate (char **str
, int *val
, int min
, int max
,
5015 bfd_boolean prefix_opt
)
5019 my_get_expression (&exp
, str
, prefix_opt
? GE_OPT_PREFIX
: GE_IMM_PREFIX
);
5020 if (exp
.X_op
!= O_constant
)
5022 inst
.error
= _("constant expression required");
5026 if (exp
.X_add_number
< min
|| exp
.X_add_number
> max
)
5028 inst
.error
= _("immediate value out of range");
5032 *val
= exp
.X_add_number
;
5036 /* Less-generic immediate-value read function with the possibility of loading a
5037 big (64-bit) immediate, as required by Neon VMOV, VMVN and logic immediate
5038 instructions. Puts the result directly in inst.operands[i]. */
5041 parse_big_immediate (char **str
, int i
, expressionS
*in_exp
,
5042 bfd_boolean allow_symbol_p
)
5045 expressionS
*exp_p
= in_exp
? in_exp
: &exp
;
5048 my_get_expression (exp_p
, &ptr
, GE_OPT_PREFIX_BIG
);
5050 if (exp_p
->X_op
== O_constant
)
5052 inst
.operands
[i
].imm
= exp_p
->X_add_number
& 0xffffffff;
5053 /* If we're on a 64-bit host, then a 64-bit number can be returned using
5054 O_constant. We have to be careful not to break compilation for
5055 32-bit X_add_number, though. */
5056 if ((exp_p
->X_add_number
& ~(offsetT
)(0xffffffffU
)) != 0)
5058 /* X >> 32 is illegal if sizeof (exp_p->X_add_number) == 4. */
5059 inst
.operands
[i
].reg
= (((exp_p
->X_add_number
>> 16) >> 16)
5061 inst
.operands
[i
].regisimm
= 1;
5064 else if (exp_p
->X_op
== O_big
5065 && LITTLENUM_NUMBER_OF_BITS
* exp_p
->X_add_number
> 32)
5067 unsigned parts
= 32 / LITTLENUM_NUMBER_OF_BITS
, j
, idx
= 0;
5069 /* Bignums have their least significant bits in
5070 generic_bignum[0]. Make sure we put 32 bits in imm and
5071 32 bits in reg, in a (hopefully) portable way. */
5072 gas_assert (parts
!= 0);
5074 /* Make sure that the number is not too big.
5075 PR 11972: Bignums can now be sign-extended to the
5076 size of a .octa so check that the out of range bits
5077 are all zero or all one. */
5078 if (LITTLENUM_NUMBER_OF_BITS
* exp_p
->X_add_number
> 64)
5080 LITTLENUM_TYPE m
= -1;
5082 if (generic_bignum
[parts
* 2] != 0
5083 && generic_bignum
[parts
* 2] != m
)
5086 for (j
= parts
* 2 + 1; j
< (unsigned) exp_p
->X_add_number
; j
++)
5087 if (generic_bignum
[j
] != generic_bignum
[j
-1])
5091 inst
.operands
[i
].imm
= 0;
5092 for (j
= 0; j
< parts
; j
++, idx
++)
5093 inst
.operands
[i
].imm
|= generic_bignum
[idx
]
5094 << (LITTLENUM_NUMBER_OF_BITS
* j
);
5095 inst
.operands
[i
].reg
= 0;
5096 for (j
= 0; j
< parts
; j
++, idx
++)
5097 inst
.operands
[i
].reg
|= generic_bignum
[idx
]
5098 << (LITTLENUM_NUMBER_OF_BITS
* j
);
5099 inst
.operands
[i
].regisimm
= 1;
5101 else if (!(exp_p
->X_op
== O_symbol
&& allow_symbol_p
))
5109 /* Returns the pseudo-register number of an FPA immediate constant,
5110 or FAIL if there isn't a valid constant here. */
5113 parse_fpa_immediate (char ** str
)
5115 LITTLENUM_TYPE words
[MAX_LITTLENUMS
];
5121 /* First try and match exact strings, this is to guarantee
5122 that some formats will work even for cross assembly. */
5124 for (i
= 0; fp_const
[i
]; i
++)
5126 if (strncmp (*str
, fp_const
[i
], strlen (fp_const
[i
])) == 0)
5130 *str
+= strlen (fp_const
[i
]);
5131 if (is_end_of_line
[(unsigned char) **str
])
5137 /* Just because we didn't get a match doesn't mean that the constant
5138 isn't valid, just that it is in a format that we don't
5139 automatically recognize. Try parsing it with the standard
5140 expression routines. */
5142 memset (words
, 0, MAX_LITTLENUMS
* sizeof (LITTLENUM_TYPE
));
5144 /* Look for a raw floating point number. */
5145 if ((save_in
= atof_ieee (*str
, 'x', words
)) != NULL
5146 && is_end_of_line
[(unsigned char) *save_in
])
5148 for (i
= 0; i
< NUM_FLOAT_VALS
; i
++)
5150 for (j
= 0; j
< MAX_LITTLENUMS
; j
++)
5152 if (words
[j
] != fp_values
[i
][j
])
5156 if (j
== MAX_LITTLENUMS
)
5164 /* Try and parse a more complex expression, this will probably fail
5165 unless the code uses a floating point prefix (eg "0f"). */
5166 save_in
= input_line_pointer
;
5167 input_line_pointer
= *str
;
5168 if (expression (&exp
) == absolute_section
5169 && exp
.X_op
== O_big
5170 && exp
.X_add_number
< 0)
5172 /* FIXME: 5 = X_PRECISION, should be #define'd where we can use it.
5174 #define X_PRECISION 5
5175 #define E_PRECISION 15L
5176 if (gen_to_words (words
, X_PRECISION
, E_PRECISION
) == 0)
5178 for (i
= 0; i
< NUM_FLOAT_VALS
; i
++)
5180 for (j
= 0; j
< MAX_LITTLENUMS
; j
++)
5182 if (words
[j
] != fp_values
[i
][j
])
5186 if (j
== MAX_LITTLENUMS
)
5188 *str
= input_line_pointer
;
5189 input_line_pointer
= save_in
;
5196 *str
= input_line_pointer
;
5197 input_line_pointer
= save_in
;
5198 inst
.error
= _("invalid FPA immediate expression");
5202 /* Returns 1 if a number has "quarter-precision" float format
5203 0baBbbbbbc defgh000 00000000 00000000. */
5206 is_quarter_float (unsigned imm
)
5208 int bs
= (imm
& 0x20000000) ? 0x3e000000 : 0x40000000;
5209 return (imm
& 0x7ffff) == 0 && ((imm
& 0x7e000000) ^ bs
) == 0;
5213 /* Detect the presence of a floating point or integer zero constant,
5217 parse_ifimm_zero (char **in
)
5221 if (!is_immediate_prefix (**in
))
5223 /* In unified syntax, all prefixes are optional. */
5224 if (!unified_syntax
)
5230 /* Accept #0x0 as a synonym for #0. */
5231 if (strncmp (*in
, "0x", 2) == 0)
5234 if (parse_immediate (in
, &val
, 0, 0, TRUE
) == FAIL
)
5239 error_code
= atof_generic (in
, ".", EXP_CHARS
,
5240 &generic_floating_point_number
);
5243 && generic_floating_point_number
.sign
== '+'
5244 && (generic_floating_point_number
.low
5245 > generic_floating_point_number
.leader
))
5251 /* Parse an 8-bit "quarter-precision" floating point number of the form:
5252 0baBbbbbbc defgh000 00000000 00000000.
5253 The zero and minus-zero cases need special handling, since they can't be
5254 encoded in the "quarter-precision" float format, but can nonetheless be
5255 loaded as integer constants. */
5258 parse_qfloat_immediate (char **ccp
, int *immed
)
5262 LITTLENUM_TYPE words
[MAX_LITTLENUMS
];
5263 int found_fpchar
= 0;
5265 skip_past_char (&str
, '#');
5267 /* We must not accidentally parse an integer as a floating-point number. Make
5268 sure that the value we parse is not an integer by checking for special
5269 characters '.' or 'e'.
5270 FIXME: This is a horrible hack, but doing better is tricky because type
5271 information isn't in a very usable state at parse time. */
5273 skip_whitespace (fpnum
);
5275 if (strncmp (fpnum
, "0x", 2) == 0)
5279 for (; *fpnum
!= '\0' && *fpnum
!= ' ' && *fpnum
!= '\n'; fpnum
++)
5280 if (*fpnum
== '.' || *fpnum
== 'e' || *fpnum
== 'E')
5290 if ((str
= atof_ieee (str
, 's', words
)) != NULL
)
5292 unsigned fpword
= 0;
5295 /* Our FP word must be 32 bits (single-precision FP). */
5296 for (i
= 0; i
< 32 / LITTLENUM_NUMBER_OF_BITS
; i
++)
5298 fpword
<<= LITTLENUM_NUMBER_OF_BITS
;
5302 if (is_quarter_float (fpword
) || (fpword
& 0x7fffffff) == 0)
5315 /* Shift operands. */
5318 SHIFT_LSL
, SHIFT_LSR
, SHIFT_ASR
, SHIFT_ROR
, SHIFT_RRX
, SHIFT_UXTW
5321 struct asm_shift_name
5324 enum shift_kind kind
;
5327 /* Third argument to parse_shift. */
5328 enum parse_shift_mode
5330 NO_SHIFT_RESTRICT
, /* Any kind of shift is accepted. */
5331 SHIFT_IMMEDIATE
, /* Shift operand must be an immediate. */
5332 SHIFT_LSL_OR_ASR_IMMEDIATE
, /* Shift must be LSL or ASR immediate. */
5333 SHIFT_ASR_IMMEDIATE
, /* Shift must be ASR immediate. */
5334 SHIFT_LSL_IMMEDIATE
, /* Shift must be LSL immediate. */
5335 SHIFT_UXTW_IMMEDIATE
/* Shift must be UXTW immediate. */
5338 /* Parse a <shift> specifier on an ARM data processing instruction.
5339 This has three forms:
5341 (LSL|LSR|ASL|ASR|ROR) Rs
5342 (LSL|LSR|ASL|ASR|ROR) #imm
5345 Note that ASL is assimilated to LSL in the instruction encoding, and
5346 RRX to ROR #0 (which cannot be written as such). */
5349 parse_shift (char **str
, int i
, enum parse_shift_mode mode
)
5351 const struct asm_shift_name
*shift_name
;
5352 enum shift_kind shift
;
5357 for (p
= *str
; ISALPHA (*p
); p
++)
5362 inst
.error
= _("shift expression expected");
5366 shift_name
= (const struct asm_shift_name
*) hash_find_n (arm_shift_hsh
, *str
,
5369 if (shift_name
== NULL
)
5371 inst
.error
= _("shift expression expected");
5375 shift
= shift_name
->kind
;
5379 case NO_SHIFT_RESTRICT
:
5380 case SHIFT_IMMEDIATE
:
5381 if (shift
== SHIFT_UXTW
)
5383 inst
.error
= _("'UXTW' not allowed here");
5388 case SHIFT_LSL_OR_ASR_IMMEDIATE
:
5389 if (shift
!= SHIFT_LSL
&& shift
!= SHIFT_ASR
)
5391 inst
.error
= _("'LSL' or 'ASR' required");
5396 case SHIFT_LSL_IMMEDIATE
:
5397 if (shift
!= SHIFT_LSL
)
5399 inst
.error
= _("'LSL' required");
5404 case SHIFT_ASR_IMMEDIATE
:
5405 if (shift
!= SHIFT_ASR
)
5407 inst
.error
= _("'ASR' required");
5411 case SHIFT_UXTW_IMMEDIATE
:
5412 if (shift
!= SHIFT_UXTW
)
5414 inst
.error
= _("'UXTW' required");
5422 if (shift
!= SHIFT_RRX
)
5424 /* Whitespace can appear here if the next thing is a bare digit. */
5425 skip_whitespace (p
);
5427 if (mode
== NO_SHIFT_RESTRICT
5428 && (reg
= arm_reg_parse (&p
, REG_TYPE_RN
)) != FAIL
)
5430 inst
.operands
[i
].imm
= reg
;
5431 inst
.operands
[i
].immisreg
= 1;
5433 else if (my_get_expression (&inst
.relocs
[0].exp
, &p
, GE_IMM_PREFIX
))
5436 inst
.operands
[i
].shift_kind
= shift
;
5437 inst
.operands
[i
].shifted
= 1;
5442 /* Parse a <shifter_operand> for an ARM data processing instruction:
5445 #<immediate>, <rotate>
5449 where <shift> is defined by parse_shift above, and <rotate> is a
5450 multiple of 2 between 0 and 30. Validation of immediate operands
5451 is deferred to md_apply_fix. */
5454 parse_shifter_operand (char **str
, int i
)
5459 if ((value
= arm_reg_parse (str
, REG_TYPE_RN
)) != FAIL
)
5461 inst
.operands
[i
].reg
= value
;
5462 inst
.operands
[i
].isreg
= 1;
5464 /* parse_shift will override this if appropriate */
5465 inst
.relocs
[0].exp
.X_op
= O_constant
;
5466 inst
.relocs
[0].exp
.X_add_number
= 0;
5468 if (skip_past_comma (str
) == FAIL
)
5471 /* Shift operation on register. */
5472 return parse_shift (str
, i
, NO_SHIFT_RESTRICT
);
5475 if (my_get_expression (&inst
.relocs
[0].exp
, str
, GE_IMM_PREFIX
))
5478 if (skip_past_comma (str
) == SUCCESS
)
5480 /* #x, y -- ie explicit rotation by Y. */
5481 if (my_get_expression (&exp
, str
, GE_NO_PREFIX
))
5484 if (exp
.X_op
!= O_constant
|| inst
.relocs
[0].exp
.X_op
!= O_constant
)
5486 inst
.error
= _("constant expression expected");
5490 value
= exp
.X_add_number
;
5491 if (value
< 0 || value
> 30 || value
% 2 != 0)
5493 inst
.error
= _("invalid rotation");
5496 if (inst
.relocs
[0].exp
.X_add_number
< 0
5497 || inst
.relocs
[0].exp
.X_add_number
> 255)
5499 inst
.error
= _("invalid constant");
5503 /* Encode as specified. */
5504 inst
.operands
[i
].imm
= inst
.relocs
[0].exp
.X_add_number
| value
<< 7;
5508 inst
.relocs
[0].type
= BFD_RELOC_ARM_IMMEDIATE
;
5509 inst
.relocs
[0].pc_rel
= 0;
5513 /* Group relocation information. Each entry in the table contains the
5514 textual name of the relocation as may appear in assembler source
5515 and must end with a colon.
5516 Along with this textual name are the relocation codes to be used if
5517 the corresponding instruction is an ALU instruction (ADD or SUB only),
5518 an LDR, an LDRS, or an LDC. */
5520 struct group_reloc_table_entry
5531 /* Varieties of non-ALU group relocation. */
5539 static struct group_reloc_table_entry group_reloc_table
[] =
5540 { /* Program counter relative: */
5542 BFD_RELOC_ARM_ALU_PC_G0_NC
, /* ALU */
5547 BFD_RELOC_ARM_ALU_PC_G0
, /* ALU */
5548 BFD_RELOC_ARM_LDR_PC_G0
, /* LDR */
5549 BFD_RELOC_ARM_LDRS_PC_G0
, /* LDRS */
5550 BFD_RELOC_ARM_LDC_PC_G0
}, /* LDC */
5552 BFD_RELOC_ARM_ALU_PC_G1_NC
, /* ALU */
5557 BFD_RELOC_ARM_ALU_PC_G1
, /* ALU */
5558 BFD_RELOC_ARM_LDR_PC_G1
, /* LDR */
5559 BFD_RELOC_ARM_LDRS_PC_G1
, /* LDRS */
5560 BFD_RELOC_ARM_LDC_PC_G1
}, /* LDC */
5562 BFD_RELOC_ARM_ALU_PC_G2
, /* ALU */
5563 BFD_RELOC_ARM_LDR_PC_G2
, /* LDR */
5564 BFD_RELOC_ARM_LDRS_PC_G2
, /* LDRS */
5565 BFD_RELOC_ARM_LDC_PC_G2
}, /* LDC */
5566 /* Section base relative */
5568 BFD_RELOC_ARM_ALU_SB_G0_NC
, /* ALU */
5573 BFD_RELOC_ARM_ALU_SB_G0
, /* ALU */
5574 BFD_RELOC_ARM_LDR_SB_G0
, /* LDR */
5575 BFD_RELOC_ARM_LDRS_SB_G0
, /* LDRS */
5576 BFD_RELOC_ARM_LDC_SB_G0
}, /* LDC */
5578 BFD_RELOC_ARM_ALU_SB_G1_NC
, /* ALU */
5583 BFD_RELOC_ARM_ALU_SB_G1
, /* ALU */
5584 BFD_RELOC_ARM_LDR_SB_G1
, /* LDR */
5585 BFD_RELOC_ARM_LDRS_SB_G1
, /* LDRS */
5586 BFD_RELOC_ARM_LDC_SB_G1
}, /* LDC */
5588 BFD_RELOC_ARM_ALU_SB_G2
, /* ALU */
5589 BFD_RELOC_ARM_LDR_SB_G2
, /* LDR */
5590 BFD_RELOC_ARM_LDRS_SB_G2
, /* LDRS */
5591 BFD_RELOC_ARM_LDC_SB_G2
}, /* LDC */
5592 /* Absolute thumb alu relocations. */
5594 BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
,/* ALU. */
5599 BFD_RELOC_ARM_THUMB_ALU_ABS_G1_NC
,/* ALU. */
5604 BFD_RELOC_ARM_THUMB_ALU_ABS_G2_NC
,/* ALU. */
5609 BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC
,/* ALU. */
5614 /* Given the address of a pointer pointing to the textual name of a group
5615 relocation as may appear in assembler source, attempt to find its details
5616 in group_reloc_table. The pointer will be updated to the character after
5617 the trailing colon. On failure, FAIL will be returned; SUCCESS
5618 otherwise. On success, *entry will be updated to point at the relevant
5619 group_reloc_table entry. */
5622 find_group_reloc_table_entry (char **str
, struct group_reloc_table_entry
**out
)
5625 for (i
= 0; i
< ARRAY_SIZE (group_reloc_table
); i
++)
5627 int length
= strlen (group_reloc_table
[i
].name
);
5629 if (strncasecmp (group_reloc_table
[i
].name
, *str
, length
) == 0
5630 && (*str
)[length
] == ':')
5632 *out
= &group_reloc_table
[i
];
5633 *str
+= (length
+ 1);
5641 /* Parse a <shifter_operand> for an ARM data processing instruction
5642 (as for parse_shifter_operand) where group relocations are allowed:
5645 #<immediate>, <rotate>
5646 #:<group_reloc>:<expression>
5650 where <group_reloc> is one of the strings defined in group_reloc_table.
5651 The hashes are optional.
5653 Everything else is as for parse_shifter_operand. */
5655 static parse_operand_result
5656 parse_shifter_operand_group_reloc (char **str
, int i
)
5658 /* Determine if we have the sequence of characters #: or just :
5659 coming next. If we do, then we check for a group relocation.
5660 If we don't, punt the whole lot to parse_shifter_operand. */
5662 if (((*str
)[0] == '#' && (*str
)[1] == ':')
5663 || (*str
)[0] == ':')
5665 struct group_reloc_table_entry
*entry
;
5667 if ((*str
)[0] == '#')
5672 /* Try to parse a group relocation. Anything else is an error. */
5673 if (find_group_reloc_table_entry (str
, &entry
) == FAIL
)
5675 inst
.error
= _("unknown group relocation");
5676 return PARSE_OPERAND_FAIL_NO_BACKTRACK
;
5679 /* We now have the group relocation table entry corresponding to
5680 the name in the assembler source. Next, we parse the expression. */
5681 if (my_get_expression (&inst
.relocs
[0].exp
, str
, GE_NO_PREFIX
))
5682 return PARSE_OPERAND_FAIL_NO_BACKTRACK
;
5684 /* Record the relocation type (always the ALU variant here). */
5685 inst
.relocs
[0].type
= (bfd_reloc_code_real_type
) entry
->alu_code
;
5686 gas_assert (inst
.relocs
[0].type
!= 0);
5688 return PARSE_OPERAND_SUCCESS
;
5691 return parse_shifter_operand (str
, i
) == SUCCESS
5692 ? PARSE_OPERAND_SUCCESS
: PARSE_OPERAND_FAIL
;
5694 /* Never reached. */
5697 /* Parse a Neon alignment expression. Information is written to
5698 inst.operands[i]. We assume the initial ':' has been skipped.
5700 align .imm = align << 8, .immisalign=1, .preind=0 */
5701 static parse_operand_result
5702 parse_neon_alignment (char **str
, int i
)
5707 my_get_expression (&exp
, &p
, GE_NO_PREFIX
);
5709 if (exp
.X_op
!= O_constant
)
5711 inst
.error
= _("alignment must be constant");
5712 return PARSE_OPERAND_FAIL
;
5715 inst
.operands
[i
].imm
= exp
.X_add_number
<< 8;
5716 inst
.operands
[i
].immisalign
= 1;
5717 /* Alignments are not pre-indexes. */
5718 inst
.operands
[i
].preind
= 0;
5721 return PARSE_OPERAND_SUCCESS
;
5724 /* Parse all forms of an ARM address expression. Information is written
5725 to inst.operands[i] and/or inst.relocs[0].
5727 Preindexed addressing (.preind=1):
5729 [Rn, #offset] .reg=Rn .relocs[0].exp=offset
5730 [Rn, +/-Rm] .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
5731 [Rn, +/-Rm, shift] .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
5732 .shift_kind=shift .relocs[0].exp=shift_imm
5734 These three may have a trailing ! which causes .writeback to be set also.
5736 Postindexed addressing (.postind=1, .writeback=1):
5738 [Rn], #offset .reg=Rn .relocs[0].exp=offset
5739 [Rn], +/-Rm .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
5740 [Rn], +/-Rm, shift .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
5741 .shift_kind=shift .relocs[0].exp=shift_imm
5743 Unindexed addressing (.preind=0, .postind=0):
5745 [Rn], {option} .reg=Rn .imm=option .immisreg=0
5749 [Rn]{!} shorthand for [Rn,#0]{!}
5750 =immediate .isreg=0 .relocs[0].exp=immediate
5751 label .reg=PC .relocs[0].pc_rel=1 .relocs[0].exp=label
5753 It is the caller's responsibility to check for addressing modes not
5754 supported by the instruction, and to set inst.relocs[0].type. */
5756 static parse_operand_result
5757 parse_address_main (char **str
, int i
, int group_relocations
,
5758 group_reloc_type group_type
)
5763 if (skip_past_char (&p
, '[') == FAIL
)
5765 if (skip_past_char (&p
, '=') == FAIL
)
5767 /* Bare address - translate to PC-relative offset. */
5768 inst
.relocs
[0].pc_rel
= 1;
5769 inst
.operands
[i
].reg
= REG_PC
;
5770 inst
.operands
[i
].isreg
= 1;
5771 inst
.operands
[i
].preind
= 1;
5773 if (my_get_expression (&inst
.relocs
[0].exp
, &p
, GE_OPT_PREFIX_BIG
))
5774 return PARSE_OPERAND_FAIL
;
5776 else if (parse_big_immediate (&p
, i
, &inst
.relocs
[0].exp
,
5777 /*allow_symbol_p=*/TRUE
))
5778 return PARSE_OPERAND_FAIL
;
5781 return PARSE_OPERAND_SUCCESS
;
5784 /* PR gas/14887: Allow for whitespace after the opening bracket. */
5785 skip_whitespace (p
);
5787 if (group_type
== GROUP_MVE
)
5789 enum arm_reg_type rtype
= REG_TYPE_MQ
;
5790 struct neon_type_el et
;
5791 if ((reg
= arm_typed_reg_parse (&p
, rtype
, &rtype
, &et
)) != FAIL
)
5793 inst
.operands
[i
].isquad
= 1;
5795 else if ((reg
= arm_reg_parse (&p
, REG_TYPE_RN
)) == FAIL
)
5797 inst
.error
= BAD_ADDR_MODE
;
5798 return PARSE_OPERAND_FAIL
;
5801 else if ((reg
= arm_reg_parse (&p
, REG_TYPE_RN
)) == FAIL
)
5803 if (group_type
== GROUP_MVE
)
5804 inst
.error
= BAD_ADDR_MODE
;
5806 inst
.error
= _(reg_expected_msgs
[REG_TYPE_RN
]);
5807 return PARSE_OPERAND_FAIL
;
5809 inst
.operands
[i
].reg
= reg
;
5810 inst
.operands
[i
].isreg
= 1;
5812 if (skip_past_comma (&p
) == SUCCESS
)
5814 inst
.operands
[i
].preind
= 1;
5817 else if (*p
== '-') p
++, inst
.operands
[i
].negative
= 1;
5819 enum arm_reg_type rtype
= REG_TYPE_MQ
;
5820 struct neon_type_el et
;
5821 if (group_type
== GROUP_MVE
5822 && (reg
= arm_typed_reg_parse (&p
, rtype
, &rtype
, &et
)) != FAIL
)
5824 inst
.operands
[i
].immisreg
= 2;
5825 inst
.operands
[i
].imm
= reg
;
5827 if (skip_past_comma (&p
) == SUCCESS
)
5829 if (parse_shift (&p
, i
, SHIFT_UXTW_IMMEDIATE
) == SUCCESS
)
5831 inst
.operands
[i
].imm
|= inst
.relocs
[0].exp
.X_add_number
<< 5;
5832 inst
.relocs
[0].exp
.X_add_number
= 0;
5835 return PARSE_OPERAND_FAIL
;
5838 else if ((reg
= arm_reg_parse (&p
, REG_TYPE_RN
)) != FAIL
)
5840 inst
.operands
[i
].imm
= reg
;
5841 inst
.operands
[i
].immisreg
= 1;
5843 if (skip_past_comma (&p
) == SUCCESS
)
5844 if (parse_shift (&p
, i
, SHIFT_IMMEDIATE
) == FAIL
)
5845 return PARSE_OPERAND_FAIL
;
5847 else if (skip_past_char (&p
, ':') == SUCCESS
)
5849 /* FIXME: '@' should be used here, but it's filtered out by generic
5850 code before we get to see it here. This may be subject to
5852 parse_operand_result result
= parse_neon_alignment (&p
, i
);
5854 if (result
!= PARSE_OPERAND_SUCCESS
)
5859 if (inst
.operands
[i
].negative
)
5861 inst
.operands
[i
].negative
= 0;
5865 if (group_relocations
5866 && ((*p
== '#' && *(p
+ 1) == ':') || *p
== ':'))
5868 struct group_reloc_table_entry
*entry
;
5870 /* Skip over the #: or : sequence. */
5876 /* Try to parse a group relocation. Anything else is an
5878 if (find_group_reloc_table_entry (&p
, &entry
) == FAIL
)
5880 inst
.error
= _("unknown group relocation");
5881 return PARSE_OPERAND_FAIL_NO_BACKTRACK
;
5884 /* We now have the group relocation table entry corresponding to
5885 the name in the assembler source. Next, we parse the
5887 if (my_get_expression (&inst
.relocs
[0].exp
, &p
, GE_NO_PREFIX
))
5888 return PARSE_OPERAND_FAIL_NO_BACKTRACK
;
5890 /* Record the relocation type. */
5895 = (bfd_reloc_code_real_type
) entry
->ldr_code
;
5900 = (bfd_reloc_code_real_type
) entry
->ldrs_code
;
5905 = (bfd_reloc_code_real_type
) entry
->ldc_code
;
5912 if (inst
.relocs
[0].type
== 0)
5914 inst
.error
= _("this group relocation is not allowed on this instruction");
5915 return PARSE_OPERAND_FAIL_NO_BACKTRACK
;
5922 if (my_get_expression (&inst
.relocs
[0].exp
, &p
, GE_IMM_PREFIX
))
5923 return PARSE_OPERAND_FAIL
;
5924 /* If the offset is 0, find out if it's a +0 or -0. */
5925 if (inst
.relocs
[0].exp
.X_op
== O_constant
5926 && inst
.relocs
[0].exp
.X_add_number
== 0)
5928 skip_whitespace (q
);
5932 skip_whitespace (q
);
5935 inst
.operands
[i
].negative
= 1;
5940 else if (skip_past_char (&p
, ':') == SUCCESS
)
5942 /* FIXME: '@' should be used here, but it's filtered out by generic code
5943 before we get to see it here. This may be subject to change. */
5944 parse_operand_result result
= parse_neon_alignment (&p
, i
);
5946 if (result
!= PARSE_OPERAND_SUCCESS
)
5950 if (skip_past_char (&p
, ']') == FAIL
)
5952 inst
.error
= _("']' expected");
5953 return PARSE_OPERAND_FAIL
;
5956 if (skip_past_char (&p
, '!') == SUCCESS
)
5957 inst
.operands
[i
].writeback
= 1;
5959 else if (skip_past_comma (&p
) == SUCCESS
)
5961 if (skip_past_char (&p
, '{') == SUCCESS
)
5963 /* [Rn], {expr} - unindexed, with option */
5964 if (parse_immediate (&p
, &inst
.operands
[i
].imm
,
5965 0, 255, TRUE
) == FAIL
)
5966 return PARSE_OPERAND_FAIL
;
5968 if (skip_past_char (&p
, '}') == FAIL
)
5970 inst
.error
= _("'}' expected at end of 'option' field");
5971 return PARSE_OPERAND_FAIL
;
5973 if (inst
.operands
[i
].preind
)
5975 inst
.error
= _("cannot combine index with option");
5976 return PARSE_OPERAND_FAIL
;
5979 return PARSE_OPERAND_SUCCESS
;
5983 inst
.operands
[i
].postind
= 1;
5984 inst
.operands
[i
].writeback
= 1;
5986 if (inst
.operands
[i
].preind
)
5988 inst
.error
= _("cannot combine pre- and post-indexing");
5989 return PARSE_OPERAND_FAIL
;
5993 else if (*p
== '-') p
++, inst
.operands
[i
].negative
= 1;
5995 enum arm_reg_type rtype
= REG_TYPE_MQ
;
5996 struct neon_type_el et
;
5997 if (group_type
== GROUP_MVE
5998 && (reg
= arm_typed_reg_parse (&p
, rtype
, &rtype
, &et
)) != FAIL
)
6000 inst
.operands
[i
].immisreg
= 2;
6001 inst
.operands
[i
].imm
= reg
;
6003 else if ((reg
= arm_reg_parse (&p
, REG_TYPE_RN
)) != FAIL
)
6005 /* We might be using the immediate for alignment already. If we
6006 are, OR the register number into the low-order bits. */
6007 if (inst
.operands
[i
].immisalign
)
6008 inst
.operands
[i
].imm
|= reg
;
6010 inst
.operands
[i
].imm
= reg
;
6011 inst
.operands
[i
].immisreg
= 1;
6013 if (skip_past_comma (&p
) == SUCCESS
)
6014 if (parse_shift (&p
, i
, SHIFT_IMMEDIATE
) == FAIL
)
6015 return PARSE_OPERAND_FAIL
;
6021 if (inst
.operands
[i
].negative
)
6023 inst
.operands
[i
].negative
= 0;
6026 if (my_get_expression (&inst
.relocs
[0].exp
, &p
, GE_IMM_PREFIX
))
6027 return PARSE_OPERAND_FAIL
;
6028 /* If the offset is 0, find out if it's a +0 or -0. */
6029 if (inst
.relocs
[0].exp
.X_op
== O_constant
6030 && inst
.relocs
[0].exp
.X_add_number
== 0)
6032 skip_whitespace (q
);
6036 skip_whitespace (q
);
6039 inst
.operands
[i
].negative
= 1;
6045 /* If at this point neither .preind nor .postind is set, we have a
6046 bare [Rn]{!}, which is shorthand for [Rn,#0]{!}. */
6047 if (inst
.operands
[i
].preind
== 0 && inst
.operands
[i
].postind
== 0)
6049 inst
.operands
[i
].preind
= 1;
6050 inst
.relocs
[0].exp
.X_op
= O_constant
;
6051 inst
.relocs
[0].exp
.X_add_number
= 0;
6054 return PARSE_OPERAND_SUCCESS
;
6058 parse_address (char **str
, int i
)
6060 return parse_address_main (str
, i
, 0, GROUP_LDR
) == PARSE_OPERAND_SUCCESS
6064 static parse_operand_result
6065 parse_address_group_reloc (char **str
, int i
, group_reloc_type type
)
6067 return parse_address_main (str
, i
, 1, type
);
6070 /* Parse an operand for a MOVW or MOVT instruction. */
6072 parse_half (char **str
)
6077 skip_past_char (&p
, '#');
6078 if (strncasecmp (p
, ":lower16:", 9) == 0)
6079 inst
.relocs
[0].type
= BFD_RELOC_ARM_MOVW
;
6080 else if (strncasecmp (p
, ":upper16:", 9) == 0)
6081 inst
.relocs
[0].type
= BFD_RELOC_ARM_MOVT
;
6083 if (inst
.relocs
[0].type
!= BFD_RELOC_UNUSED
)
6086 skip_whitespace (p
);
6089 if (my_get_expression (&inst
.relocs
[0].exp
, &p
, GE_NO_PREFIX
))
6092 if (inst
.relocs
[0].type
== BFD_RELOC_UNUSED
)
6094 if (inst
.relocs
[0].exp
.X_op
!= O_constant
)
6096 inst
.error
= _("constant expression expected");
6099 if (inst
.relocs
[0].exp
.X_add_number
< 0
6100 || inst
.relocs
[0].exp
.X_add_number
> 0xffff)
6102 inst
.error
= _("immediate value out of range");
6110 /* Miscellaneous. */
6112 /* Parse a PSR flag operand. The value returned is FAIL on syntax error,
6113 or a bitmask suitable to be or-ed into the ARM msr instruction. */
6115 parse_psr (char **str
, bfd_boolean lhs
)
6118 unsigned long psr_field
;
6119 const struct asm_psr
*psr
;
6121 bfd_boolean is_apsr
= FALSE
;
6122 bfd_boolean m_profile
= ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_m
);
6124 /* PR gas/12698: If the user has specified -march=all then m_profile will
6125 be TRUE, but we want to ignore it in this case as we are building for any
6126 CPU type, including non-m variants. */
6127 if (ARM_FEATURE_CORE_EQUAL (selected_cpu
, arm_arch_any
))
6130 /* CPSR's and SPSR's can now be lowercase. This is just a convenience
6131 feature for ease of use and backwards compatibility. */
6133 if (strncasecmp (p
, "SPSR", 4) == 0)
6136 goto unsupported_psr
;
6138 psr_field
= SPSR_BIT
;
6140 else if (strncasecmp (p
, "CPSR", 4) == 0)
6143 goto unsupported_psr
;
6147 else if (strncasecmp (p
, "APSR", 4) == 0)
6149 /* APSR[_<bits>] can be used as a synonym for CPSR[_<flags>] on ARMv7-A
6150 and ARMv7-R architecture CPUs. */
6159 while (ISALNUM (*p
) || *p
== '_');
6161 if (strncasecmp (start
, "iapsr", 5) == 0
6162 || strncasecmp (start
, "eapsr", 5) == 0
6163 || strncasecmp (start
, "xpsr", 4) == 0
6164 || strncasecmp (start
, "psr", 3) == 0)
6165 p
= start
+ strcspn (start
, "rR") + 1;
6167 psr
= (const struct asm_psr
*) hash_find_n (arm_v7m_psr_hsh
, start
,
6173 /* If APSR is being written, a bitfield may be specified. Note that
6174 APSR itself is handled above. */
6175 if (psr
->field
<= 3)
6177 psr_field
= psr
->field
;
6183 /* M-profile MSR instructions have the mask field set to "10", except
6184 *PSR variants which modify APSR, which may use a different mask (and
6185 have been handled already). Do that by setting the PSR_f field
6187 return psr
->field
| (lhs
? PSR_f
: 0);
6190 goto unsupported_psr
;
6196 /* A suffix follows. */
6202 while (ISALNUM (*p
) || *p
== '_');
6206 /* APSR uses a notation for bits, rather than fields. */
6207 unsigned int nzcvq_bits
= 0;
6208 unsigned int g_bit
= 0;
6211 for (bit
= start
; bit
!= p
; bit
++)
6213 switch (TOLOWER (*bit
))
6216 nzcvq_bits
|= (nzcvq_bits
& 0x01) ? 0x20 : 0x01;
6220 nzcvq_bits
|= (nzcvq_bits
& 0x02) ? 0x20 : 0x02;
6224 nzcvq_bits
|= (nzcvq_bits
& 0x04) ? 0x20 : 0x04;
6228 nzcvq_bits
|= (nzcvq_bits
& 0x08) ? 0x20 : 0x08;
6232 nzcvq_bits
|= (nzcvq_bits
& 0x10) ? 0x20 : 0x10;
6236 g_bit
|= (g_bit
& 0x1) ? 0x2 : 0x1;
6240 inst
.error
= _("unexpected bit specified after APSR");
6245 if (nzcvq_bits
== 0x1f)
6250 if (!ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v6_dsp
))
6252 inst
.error
= _("selected processor does not "
6253 "support DSP extension");
6260 if ((nzcvq_bits
& 0x20) != 0
6261 || (nzcvq_bits
!= 0x1f && nzcvq_bits
!= 0)
6262 || (g_bit
& 0x2) != 0)
6264 inst
.error
= _("bad bitmask specified after APSR");
6270 psr
= (const struct asm_psr
*) hash_find_n (arm_psr_hsh
, start
,
6275 psr_field
|= psr
->field
;
6281 goto error
; /* Garbage after "[CS]PSR". */
6283 /* Unadorned APSR is equivalent to APSR_nzcvq/CPSR_f (for writes). This
6284 is deprecated, but allow it anyway. */
6288 as_tsktsk (_("writing to APSR without specifying a bitmask is "
6291 else if (!m_profile
)
6292 /* These bits are never right for M-profile devices: don't set them
6293 (only code paths which read/write APSR reach here). */
6294 psr_field
|= (PSR_c
| PSR_f
);
6300 inst
.error
= _("selected processor does not support requested special "
6301 "purpose register");
6305 inst
.error
= _("flag for {c}psr instruction expected");
6310 parse_sys_vldr_vstr (char **str
)
6319 {"FPSCR", 0x1, 0x0},
6320 {"FPSCR_nzcvqc", 0x2, 0x0},
6323 {"FPCXTNS", 0x6, 0x1},
6324 {"FPCXTS", 0x7, 0x1}
6326 char *op_end
= strchr (*str
, ',');
6327 size_t op_strlen
= op_end
- *str
;
6329 for (i
= 0; i
< sizeof (sysregs
) / sizeof (sysregs
[0]); i
++)
6331 if (!strncmp (*str
, sysregs
[i
].name
, op_strlen
))
6333 val
= sysregs
[i
].regl
| (sysregs
[i
].regh
<< 3);
6342 /* Parse the flags argument to CPSI[ED]. Returns FAIL on error, or a
6343 value suitable for splatting into the AIF field of the instruction. */
6346 parse_cps_flags (char **str
)
6355 case '\0': case ',':
6358 case 'a': case 'A': saw_a_flag
= 1; val
|= 0x4; break;
6359 case 'i': case 'I': saw_a_flag
= 1; val
|= 0x2; break;
6360 case 'f': case 'F': saw_a_flag
= 1; val
|= 0x1; break;
6363 inst
.error
= _("unrecognized CPS flag");
6368 if (saw_a_flag
== 0)
6370 inst
.error
= _("missing CPS flags");
6378 /* Parse an endian specifier ("BE" or "LE", case insensitive);
6379 returns 0 for big-endian, 1 for little-endian, FAIL for an error. */
6382 parse_endian_specifier (char **str
)
6387 if (strncasecmp (s
, "BE", 2))
6389 else if (strncasecmp (s
, "LE", 2))
6393 inst
.error
= _("valid endian specifiers are be or le");
6397 if (ISALNUM (s
[2]) || s
[2] == '_')
6399 inst
.error
= _("valid endian specifiers are be or le");
6404 return little_endian
;
6407 /* Parse a rotation specifier: ROR #0, #8, #16, #24. *val receives a
6408 value suitable for poking into the rotate field of an sxt or sxta
6409 instruction, or FAIL on error. */
6412 parse_ror (char **str
)
6417 if (strncasecmp (s
, "ROR", 3) == 0)
6421 inst
.error
= _("missing rotation field after comma");
6425 if (parse_immediate (&s
, &rot
, 0, 24, FALSE
) == FAIL
)
6430 case 0: *str
= s
; return 0x0;
6431 case 8: *str
= s
; return 0x1;
6432 case 16: *str
= s
; return 0x2;
6433 case 24: *str
= s
; return 0x3;
6436 inst
.error
= _("rotation can only be 0, 8, 16, or 24");
6441 /* Parse a conditional code (from conds[] below). The value returned is in the
6442 range 0 .. 14, or FAIL. */
6444 parse_cond (char **str
)
6447 const struct asm_cond
*c
;
6449 /* Condition codes are always 2 characters, so matching up to
6450 3 characters is sufficient. */
6455 while (ISALPHA (*q
) && n
< 3)
6457 cond
[n
] = TOLOWER (*q
);
6462 c
= (const struct asm_cond
*) hash_find_n (arm_cond_hsh
, cond
, n
);
6465 inst
.error
= _("condition required");
6473 /* Parse an option for a barrier instruction. Returns the encoding for the
6476 parse_barrier (char **str
)
6479 const struct asm_barrier_opt
*o
;
6482 while (ISALPHA (*q
))
6485 o
= (const struct asm_barrier_opt
*) hash_find_n (arm_barrier_opt_hsh
, p
,
6490 if (!mark_feature_used (&o
->arch
))
6497 /* Parse the operands of a table branch instruction. Similar to a memory
6500 parse_tb (char **str
)
6505 if (skip_past_char (&p
, '[') == FAIL
)
6507 inst
.error
= _("'[' expected");
6511 if ((reg
= arm_reg_parse (&p
, REG_TYPE_RN
)) == FAIL
)
6513 inst
.error
= _(reg_expected_msgs
[REG_TYPE_RN
]);
6516 inst
.operands
[0].reg
= reg
;
6518 if (skip_past_comma (&p
) == FAIL
)
6520 inst
.error
= _("',' expected");
6524 if ((reg
= arm_reg_parse (&p
, REG_TYPE_RN
)) == FAIL
)
6526 inst
.error
= _(reg_expected_msgs
[REG_TYPE_RN
]);
6529 inst
.operands
[0].imm
= reg
;
6531 if (skip_past_comma (&p
) == SUCCESS
)
6533 if (parse_shift (&p
, 0, SHIFT_LSL_IMMEDIATE
) == FAIL
)
6535 if (inst
.relocs
[0].exp
.X_add_number
!= 1)
6537 inst
.error
= _("invalid shift");
6540 inst
.operands
[0].shifted
= 1;
6543 if (skip_past_char (&p
, ']') == FAIL
)
6545 inst
.error
= _("']' expected");
6552 /* Parse the operands of a Neon VMOV instruction. See do_neon_mov for more
6553 information on the types the operands can take and how they are encoded.
6554 Up to four operands may be read; this function handles setting the
6555 ".present" field for each read operand itself.
6556 Updates STR and WHICH_OPERAND if parsing is successful and returns SUCCESS,
6557 else returns FAIL. */
6560 parse_neon_mov (char **str
, int *which_operand
)
6562 int i
= *which_operand
, val
;
6563 enum arm_reg_type rtype
;
6565 struct neon_type_el optype
;
6567 if ((val
= parse_scalar (&ptr
, 8, &optype
, REG_TYPE_MQ
)) != FAIL
)
6569 /* Cases 17 or 19. */
6570 inst
.operands
[i
].reg
= val
;
6571 inst
.operands
[i
].isvec
= 1;
6572 inst
.operands
[i
].isscalar
= 2;
6573 inst
.operands
[i
].vectype
= optype
;
6574 inst
.operands
[i
++].present
= 1;
6576 if (skip_past_comma (&ptr
) == FAIL
)
6579 if ((val
= arm_reg_parse (&ptr
, REG_TYPE_RN
)) != FAIL
)
6581 /* Case 17: VMOV<c>.<dt> <Qd[idx]>, <Rt> */
6582 inst
.operands
[i
].reg
= val
;
6583 inst
.operands
[i
].isreg
= 1;
6584 inst
.operands
[i
].present
= 1;
6586 else if ((val
= parse_scalar (&ptr
, 8, &optype
, REG_TYPE_MQ
)) != FAIL
)
6588 /* Case 19: VMOV<c> <Qd[idx]>, <Qd[idx2]>, <Rt>, <Rt2> */
6589 inst
.operands
[i
].reg
= val
;
6590 inst
.operands
[i
].isvec
= 1;
6591 inst
.operands
[i
].isscalar
= 2;
6592 inst
.operands
[i
].vectype
= optype
;
6593 inst
.operands
[i
++].present
= 1;
6595 if (skip_past_comma (&ptr
) == FAIL
)
6598 if ((val
= arm_reg_parse (&ptr
, REG_TYPE_RN
)) == FAIL
)
6601 inst
.operands
[i
].reg
= val
;
6602 inst
.operands
[i
].isreg
= 1;
6603 inst
.operands
[i
++].present
= 1;
6605 if (skip_past_comma (&ptr
) == FAIL
)
6608 if ((val
= arm_reg_parse (&ptr
, REG_TYPE_RN
)) == FAIL
)
6611 inst
.operands
[i
].reg
= val
;
6612 inst
.operands
[i
].isreg
= 1;
6613 inst
.operands
[i
].present
= 1;
6617 first_error (_("expected ARM or MVE vector register"));
6621 else if ((val
= parse_scalar (&ptr
, 8, &optype
, REG_TYPE_VFD
)) != FAIL
)
6623 /* Case 4: VMOV<c><q>.<size> <Dn[x]>, <Rd>. */
6624 inst
.operands
[i
].reg
= val
;
6625 inst
.operands
[i
].isscalar
= 1;
6626 inst
.operands
[i
].vectype
= optype
;
6627 inst
.operands
[i
++].present
= 1;
6629 if (skip_past_comma (&ptr
) == FAIL
)
6632 if ((val
= arm_reg_parse (&ptr
, REG_TYPE_RN
)) == FAIL
)
6635 inst
.operands
[i
].reg
= val
;
6636 inst
.operands
[i
].isreg
= 1;
6637 inst
.operands
[i
].present
= 1;
6639 else if (((val
= arm_typed_reg_parse (&ptr
, REG_TYPE_NSDQ
, &rtype
, &optype
))
6641 || ((val
= arm_typed_reg_parse (&ptr
, REG_TYPE_MQ
, &rtype
, &optype
))
6644 /* Cases 0, 1, 2, 3, 5 (D only). */
6645 if (skip_past_comma (&ptr
) == FAIL
)
6648 inst
.operands
[i
].reg
= val
;
6649 inst
.operands
[i
].isreg
= 1;
6650 inst
.operands
[i
].isquad
= (rtype
== REG_TYPE_NQ
);
6651 inst
.operands
[i
].issingle
= (rtype
== REG_TYPE_VFS
);
6652 inst
.operands
[i
].isvec
= 1;
6653 inst
.operands
[i
].vectype
= optype
;
6654 inst
.operands
[i
++].present
= 1;
6656 if ((val
= arm_reg_parse (&ptr
, REG_TYPE_RN
)) != FAIL
)
6658 /* Case 5: VMOV<c><q> <Dm>, <Rd>, <Rn>.
6659 Case 13: VMOV <Sd>, <Rm> */
6660 inst
.operands
[i
].reg
= val
;
6661 inst
.operands
[i
].isreg
= 1;
6662 inst
.operands
[i
].present
= 1;
6664 if (rtype
== REG_TYPE_NQ
)
6666 first_error (_("can't use Neon quad register here"));
6669 else if (rtype
!= REG_TYPE_VFS
)
6672 if (skip_past_comma (&ptr
) == FAIL
)
6674 if ((val
= arm_reg_parse (&ptr
, REG_TYPE_RN
)) == FAIL
)
6676 inst
.operands
[i
].reg
= val
;
6677 inst
.operands
[i
].isreg
= 1;
6678 inst
.operands
[i
].present
= 1;
6681 else if ((val
= arm_typed_reg_parse (&ptr
, REG_TYPE_NSDQ
, &rtype
,
6684 /* Case 0: VMOV<c><q> <Qd>, <Qm>
6685 Case 1: VMOV<c><q> <Dd>, <Dm>
6686 Case 8: VMOV.F32 <Sd>, <Sm>
6687 Case 15: VMOV <Sd>, <Se>, <Rn>, <Rm> */
6689 inst
.operands
[i
].reg
= val
;
6690 inst
.operands
[i
].isreg
= 1;
6691 inst
.operands
[i
].isquad
= (rtype
== REG_TYPE_NQ
);
6692 inst
.operands
[i
].issingle
= (rtype
== REG_TYPE_VFS
);
6693 inst
.operands
[i
].isvec
= 1;
6694 inst
.operands
[i
].vectype
= optype
;
6695 inst
.operands
[i
].present
= 1;
6697 if (skip_past_comma (&ptr
) == SUCCESS
)
6702 if ((val
= arm_reg_parse (&ptr
, REG_TYPE_RN
)) == FAIL
)
6705 inst
.operands
[i
].reg
= val
;
6706 inst
.operands
[i
].isreg
= 1;
6707 inst
.operands
[i
++].present
= 1;
6709 if (skip_past_comma (&ptr
) == FAIL
)
6712 if ((val
= arm_reg_parse (&ptr
, REG_TYPE_RN
)) == FAIL
)
6715 inst
.operands
[i
].reg
= val
;
6716 inst
.operands
[i
].isreg
= 1;
6717 inst
.operands
[i
].present
= 1;
6720 else if (parse_qfloat_immediate (&ptr
, &inst
.operands
[i
].imm
) == SUCCESS
)
6721 /* Case 2: VMOV<c><q>.<dt> <Qd>, #<float-imm>
6722 Case 3: VMOV<c><q>.<dt> <Dd>, #<float-imm>
6723 Case 10: VMOV.F32 <Sd>, #<imm>
6724 Case 11: VMOV.F64 <Dd>, #<imm> */
6725 inst
.operands
[i
].immisfloat
= 1;
6726 else if (parse_big_immediate (&ptr
, i
, NULL
, /*allow_symbol_p=*/FALSE
)
6728 /* Case 2: VMOV<c><q>.<dt> <Qd>, #<imm>
6729 Case 3: VMOV<c><q>.<dt> <Dd>, #<imm> */
6733 first_error (_("expected <Rm> or <Dm> or <Qm> operand"));
6737 else if ((val
= arm_reg_parse (&ptr
, REG_TYPE_RN
)) != FAIL
)
6739 /* Cases 6, 7, 16, 18. */
6740 inst
.operands
[i
].reg
= val
;
6741 inst
.operands
[i
].isreg
= 1;
6742 inst
.operands
[i
++].present
= 1;
6744 if (skip_past_comma (&ptr
) == FAIL
)
6747 if ((val
= parse_scalar (&ptr
, 8, &optype
, REG_TYPE_MQ
)) != FAIL
)
6749 /* Case 18: VMOV<c>.<dt> <Rt>, <Qn[idx]> */
6750 inst
.operands
[i
].reg
= val
;
6751 inst
.operands
[i
].isscalar
= 2;
6752 inst
.operands
[i
].present
= 1;
6753 inst
.operands
[i
].vectype
= optype
;
6755 else if ((val
= parse_scalar (&ptr
, 8, &optype
, REG_TYPE_VFD
)) != FAIL
)
6757 /* Case 6: VMOV<c><q>.<dt> <Rd>, <Dn[x]> */
6758 inst
.operands
[i
].reg
= val
;
6759 inst
.operands
[i
].isscalar
= 1;
6760 inst
.operands
[i
].present
= 1;
6761 inst
.operands
[i
].vectype
= optype
;
6763 else if ((val
= arm_reg_parse (&ptr
, REG_TYPE_RN
)) != FAIL
)
6765 inst
.operands
[i
].reg
= val
;
6766 inst
.operands
[i
].isreg
= 1;
6767 inst
.operands
[i
++].present
= 1;
6769 if (skip_past_comma (&ptr
) == FAIL
)
6772 if ((val
= arm_typed_reg_parse (&ptr
, REG_TYPE_VFSD
, &rtype
, &optype
))
6775 /* Case 7: VMOV<c><q> <Rd>, <Rn>, <Dm> */
6777 inst
.operands
[i
].reg
= val
;
6778 inst
.operands
[i
].isreg
= 1;
6779 inst
.operands
[i
].isvec
= 1;
6780 inst
.operands
[i
].issingle
= (rtype
== REG_TYPE_VFS
);
6781 inst
.operands
[i
].vectype
= optype
;
6782 inst
.operands
[i
].present
= 1;
6784 if (rtype
== REG_TYPE_VFS
)
6788 if (skip_past_comma (&ptr
) == FAIL
)
6790 if ((val
= arm_typed_reg_parse (&ptr
, REG_TYPE_VFS
, NULL
,
6793 first_error (_(reg_expected_msgs
[REG_TYPE_VFS
]));
6796 inst
.operands
[i
].reg
= val
;
6797 inst
.operands
[i
].isreg
= 1;
6798 inst
.operands
[i
].isvec
= 1;
6799 inst
.operands
[i
].issingle
= 1;
6800 inst
.operands
[i
].vectype
= optype
;
6801 inst
.operands
[i
].present
= 1;
6806 if ((val
= parse_scalar (&ptr
, 8, &optype
, REG_TYPE_MQ
))
6809 /* Case 16: VMOV<c> <Rt>, <Rt2>, <Qd[idx]>, <Qd[idx2]> */
6810 inst
.operands
[i
].reg
= val
;
6811 inst
.operands
[i
].isvec
= 1;
6812 inst
.operands
[i
].isscalar
= 2;
6813 inst
.operands
[i
].vectype
= optype
;
6814 inst
.operands
[i
++].present
= 1;
6816 if (skip_past_comma (&ptr
) == FAIL
)
6819 if ((val
= parse_scalar (&ptr
, 8, &optype
, REG_TYPE_MQ
))
6822 first_error (_(reg_expected_msgs
[REG_TYPE_MQ
]));
6825 inst
.operands
[i
].reg
= val
;
6826 inst
.operands
[i
].isvec
= 1;
6827 inst
.operands
[i
].isscalar
= 2;
6828 inst
.operands
[i
].vectype
= optype
;
6829 inst
.operands
[i
].present
= 1;
6833 first_error (_("VFP single, double or MVE vector register"
6839 else if ((val
= arm_typed_reg_parse (&ptr
, REG_TYPE_VFS
, NULL
, &optype
))
6843 inst
.operands
[i
].reg
= val
;
6844 inst
.operands
[i
].isreg
= 1;
6845 inst
.operands
[i
].isvec
= 1;
6846 inst
.operands
[i
].issingle
= 1;
6847 inst
.operands
[i
].vectype
= optype
;
6848 inst
.operands
[i
].present
= 1;
6853 first_error (_("parse error"));
6857 /* Successfully parsed the operands. Update args. */
6863 first_error (_("expected comma"));
6867 first_error (_(reg_expected_msgs
[REG_TYPE_RN
]));
6871 /* Use this macro when the operand constraints are different
6872 for ARM and THUMB (e.g. ldrd). */
6873 #define MIX_ARM_THUMB_OPERANDS(arm_operand, thumb_operand) \
6874 ((arm_operand) | ((thumb_operand) << 16))
6876 /* Matcher codes for parse_operands. */
6877 enum operand_parse_code
6879 OP_stop
, /* end of line */
6881 OP_RR
, /* ARM register */
6882 OP_RRnpc
, /* ARM register, not r15 */
6883 OP_RRnpcsp
, /* ARM register, neither r15 nor r13 (a.k.a. 'BadReg') */
6884 OP_RRnpcb
, /* ARM register, not r15, in square brackets */
6885 OP_RRnpctw
, /* ARM register, not r15 in Thumb-state or with writeback,
6886 optional trailing ! */
6887 OP_RRw
, /* ARM register, not r15, optional trailing ! */
6888 OP_RCP
, /* Coprocessor number */
6889 OP_RCN
, /* Coprocessor register */
6890 OP_RF
, /* FPA register */
6891 OP_RVS
, /* VFP single precision register */
6892 OP_RVD
, /* VFP double precision register (0..15) */
6893 OP_RND
, /* Neon double precision register (0..31) */
6894 OP_RNDMQ
, /* Neon double precision (0..31) or MVE vector register. */
6895 OP_RNDMQR
, /* Neon double precision (0..31), MVE vector or ARM register.
6897 OP_RNQ
, /* Neon quad precision register */
6898 OP_RNQMQ
, /* Neon quad or MVE vector register. */
6899 OP_RVSD
, /* VFP single or double precision register */
6900 OP_RVSD_COND
, /* VFP single, double precision register or condition code. */
6901 OP_RVSDMQ
, /* VFP single, double precision or MVE vector register. */
6902 OP_RNSD
, /* Neon single or double precision register */
6903 OP_RNDQ
, /* Neon double or quad precision register */
6904 OP_RNDQMQ
, /* Neon double, quad or MVE vector register. */
6905 OP_RNSDQ
, /* Neon single, double or quad precision register */
6906 OP_RNSC
, /* Neon scalar D[X] */
6907 OP_RVC
, /* VFP control register */
6908 OP_RMF
, /* Maverick F register */
6909 OP_RMD
, /* Maverick D register */
6910 OP_RMFX
, /* Maverick FX register */
6911 OP_RMDX
, /* Maverick DX register */
6912 OP_RMAX
, /* Maverick AX register */
6913 OP_RMDS
, /* Maverick DSPSC register */
6914 OP_RIWR
, /* iWMMXt wR register */
6915 OP_RIWC
, /* iWMMXt wC register */
6916 OP_RIWG
, /* iWMMXt wCG register */
6917 OP_RXA
, /* XScale accumulator register */
6919 OP_RNSDQMQ
, /* Neon single, double or quad register or MVE vector register
6921 OP_RNSDQMQR
, /* Neon single, double or quad register, MVE vector register or
6923 OP_RMQ
, /* MVE vector register. */
6924 OP_RMQRZ
, /* MVE vector or ARM register including ZR. */
6926 /* New operands for Armv8.1-M Mainline. */
6927 OP_LR
, /* ARM LR register */
6928 OP_RRe
, /* ARM register, only even numbered. */
6929 OP_RRo
, /* ARM register, only odd numbered, not r13 or r15. */
6930 OP_RRnpcsp_I32
, /* ARM register (no BadReg) or literal 1 .. 32 */
6932 OP_REGLST
, /* ARM register list */
6933 OP_CLRMLST
, /* CLRM register list */
6934 OP_VRSLST
, /* VFP single-precision register list */
6935 OP_VRDLST
, /* VFP double-precision register list */
6936 OP_VRSDLST
, /* VFP single or double-precision register list (& quad) */
6937 OP_NRDLST
, /* Neon double-precision register list (d0-d31, qN aliases) */
6938 OP_NSTRLST
, /* Neon element/structure list */
6939 OP_VRSDVLST
, /* VFP single or double-precision register list and VPR */
6940 OP_MSTRLST2
, /* MVE vector list with two elements. */
6941 OP_MSTRLST4
, /* MVE vector list with four elements. */
6943 OP_RNDQ_I0
, /* Neon D or Q reg, or immediate zero. */
6944 OP_RVSD_I0
, /* VFP S or D reg, or immediate zero. */
6945 OP_RSVD_FI0
, /* VFP S or D reg, or floating point immediate zero. */
6946 OP_RSVDMQ_FI0
, /* VFP S, D, MVE vector register or floating point immediate
6948 OP_RR_RNSC
, /* ARM reg or Neon scalar. */
6949 OP_RNSD_RNSC
, /* Neon S or D reg, or Neon scalar. */
6950 OP_RNSDQ_RNSC
, /* Vector S, D or Q reg, or Neon scalar. */
6951 OP_RNSDQ_RNSC_MQ
, /* Vector S, D or Q reg, Neon scalar or MVE vector register.
6953 OP_RNDQ_RNSC
, /* Neon D or Q reg, or Neon scalar. */
6954 OP_RNDQMQ_RNSC
, /* Neon D, Q or MVE vector reg, or Neon scalar. */
6955 OP_RND_RNSC
, /* Neon D reg, or Neon scalar. */
6956 OP_VMOV
, /* Neon VMOV operands. */
6957 OP_RNDQ_Ibig
, /* Neon D or Q reg, or big immediate for logic and VMVN. */
6958 /* Neon D, Q or MVE vector register, or big immediate for logic and VMVN. */
6960 OP_RNDQ_I63b
, /* Neon D or Q reg, or immediate for shift. */
6961 OP_RIWR_I32z
, /* iWMMXt wR register, or immediate 0 .. 32 for iWMMXt2. */
6962 OP_VLDR
, /* VLDR operand. */
6964 OP_I0
, /* immediate zero */
6965 OP_I7
, /* immediate value 0 .. 7 */
6966 OP_I15
, /* 0 .. 15 */
6967 OP_I16
, /* 1 .. 16 */
6968 OP_I16z
, /* 0 .. 16 */
6969 OP_I31
, /* 0 .. 31 */
6970 OP_I31w
, /* 0 .. 31, optional trailing ! */
6971 OP_I32
, /* 1 .. 32 */
6972 OP_I32z
, /* 0 .. 32 */
6973 OP_I63
, /* 0 .. 63 */
6974 OP_I63s
, /* -64 .. 63 */
6975 OP_I64
, /* 1 .. 64 */
6976 OP_I64z
, /* 0 .. 64 */
6977 OP_I255
, /* 0 .. 255 */
6979 OP_I4b
, /* immediate, prefix optional, 1 .. 4 */
6980 OP_I7b
, /* 0 .. 7 */
6981 OP_I15b
, /* 0 .. 15 */
6982 OP_I31b
, /* 0 .. 31 */
6984 OP_SH
, /* shifter operand */
6985 OP_SHG
, /* shifter operand with possible group relocation */
6986 OP_ADDR
, /* Memory address expression (any mode) */
6987 OP_ADDRMVE
, /* Memory address expression for MVE's VSTR/VLDR. */
6988 OP_ADDRGLDR
, /* Mem addr expr (any mode) with possible LDR group reloc */
6989 OP_ADDRGLDRS
, /* Mem addr expr (any mode) with possible LDRS group reloc */
6990 OP_ADDRGLDC
, /* Mem addr expr (any mode) with possible LDC group reloc */
6991 OP_EXP
, /* arbitrary expression */
6992 OP_EXPi
, /* same, with optional immediate prefix */
6993 OP_EXPr
, /* same, with optional relocation suffix */
6994 OP_EXPs
, /* same, with optional non-first operand relocation suffix */
6995 OP_HALF
, /* 0 .. 65535 or low/high reloc. */
6996 OP_IROT1
, /* VCADD rotate immediate: 90, 270. */
6997 OP_IROT2
, /* VCMLA rotate immediate: 0, 90, 180, 270. */
6999 OP_CPSF
, /* CPS flags */
7000 OP_ENDI
, /* Endianness specifier */
7001 OP_wPSR
, /* CPSR/SPSR/APSR mask for msr (writing). */
7002 OP_rPSR
, /* CPSR/SPSR/APSR mask for msr (reading). */
7003 OP_COND
, /* conditional code */
7004 OP_TB
, /* Table branch. */
7006 OP_APSR_RR
, /* ARM register or "APSR_nzcv". */
7008 OP_RRnpc_I0
, /* ARM register or literal 0 */
7009 OP_RR_EXr
, /* ARM register or expression with opt. reloc stuff. */
7010 OP_RR_EXi
, /* ARM register or expression with imm prefix */
7011 OP_RF_IF
, /* FPA register or immediate */
7012 OP_RIWR_RIWC
, /* iWMMXt R or C reg */
7013 OP_RIWC_RIWG
, /* iWMMXt wC or wCG reg */
7015 /* Optional operands. */
7016 OP_oI7b
, /* immediate, prefix optional, 0 .. 7 */
7017 OP_oI31b
, /* 0 .. 31 */
7018 OP_oI32b
, /* 1 .. 32 */
7019 OP_oI32z
, /* 0 .. 32 */
7020 OP_oIffffb
, /* 0 .. 65535 */
7021 OP_oI255c
, /* curly-brace enclosed, 0 .. 255 */
7023 OP_oRR
, /* ARM register */
7024 OP_oLR
, /* ARM LR register */
7025 OP_oRRnpc
, /* ARM register, not the PC */
7026 OP_oRRnpcsp
, /* ARM register, neither the PC nor the SP (a.k.a. BadReg) */
7027 OP_oRRw
, /* ARM register, not r15, optional trailing ! */
7028 OP_oRND
, /* Optional Neon double precision register */
7029 OP_oRNQ
, /* Optional Neon quad precision register */
7030 OP_oRNDQMQ
, /* Optional Neon double, quad or MVE vector register. */
7031 OP_oRNDQ
, /* Optional Neon double or quad precision register */
7032 OP_oRNSDQ
, /* Optional single, double or quad precision vector register */
7033 OP_oRNSDQMQ
, /* Optional single, double or quad register or MVE vector
7035 OP_oSHll
, /* LSL immediate */
7036 OP_oSHar
, /* ASR immediate */
7037 OP_oSHllar
, /* LSL or ASR immediate */
7038 OP_oROR
, /* ROR 0/8/16/24 */
7039 OP_oBARRIER_I15
, /* Option argument for a barrier instruction. */
7041 OP_oRMQRZ
, /* optional MVE vector or ARM register including ZR. */
7043 /* Some pre-defined mixed (ARM/THUMB) operands. */
7044 OP_RR_npcsp
= MIX_ARM_THUMB_OPERANDS (OP_RR
, OP_RRnpcsp
),
7045 OP_RRnpc_npcsp
= MIX_ARM_THUMB_OPERANDS (OP_RRnpc
, OP_RRnpcsp
),
7046 OP_oRRnpc_npcsp
= MIX_ARM_THUMB_OPERANDS (OP_oRRnpc
, OP_oRRnpcsp
),
7048 OP_FIRST_OPTIONAL
= OP_oI7b
7051 /* Generic instruction operand parser. This does no encoding and no
7052 semantic validation; it merely squirrels values away in the inst
7053 structure. Returns SUCCESS or FAIL depending on whether the
7054 specified grammar matched. */
7056 parse_operands (char *str
, const unsigned int *pattern
, bfd_boolean thumb
)
7058 unsigned const int *upat
= pattern
;
7059 char *backtrack_pos
= 0;
7060 const char *backtrack_error
= 0;
7061 int i
, val
= 0, backtrack_index
= 0;
7062 enum arm_reg_type rtype
;
7063 parse_operand_result result
;
7064 unsigned int op_parse_code
;
7065 bfd_boolean partial_match
;
7067 #define po_char_or_fail(chr) \
7070 if (skip_past_char (&str, chr) == FAIL) \
7075 #define po_reg_or_fail(regtype) \
7078 val = arm_typed_reg_parse (& str, regtype, & rtype, \
7079 & inst.operands[i].vectype); \
7082 first_error (_(reg_expected_msgs[regtype])); \
7085 inst.operands[i].reg = val; \
7086 inst.operands[i].isreg = 1; \
7087 inst.operands[i].isquad = (rtype == REG_TYPE_NQ); \
7088 inst.operands[i].issingle = (rtype == REG_TYPE_VFS); \
7089 inst.operands[i].isvec = (rtype == REG_TYPE_VFS \
7090 || rtype == REG_TYPE_VFD \
7091 || rtype == REG_TYPE_NQ); \
7092 inst.operands[i].iszr = (rtype == REG_TYPE_ZR); \
7096 #define po_reg_or_goto(regtype, label) \
7099 val = arm_typed_reg_parse (& str, regtype, & rtype, \
7100 & inst.operands[i].vectype); \
7104 inst.operands[i].reg = val; \
7105 inst.operands[i].isreg = 1; \
7106 inst.operands[i].isquad = (rtype == REG_TYPE_NQ); \
7107 inst.operands[i].issingle = (rtype == REG_TYPE_VFS); \
7108 inst.operands[i].isvec = (rtype == REG_TYPE_VFS \
7109 || rtype == REG_TYPE_VFD \
7110 || rtype == REG_TYPE_NQ); \
7111 inst.operands[i].iszr = (rtype == REG_TYPE_ZR); \
7115 #define po_imm_or_fail(min, max, popt) \
7118 if (parse_immediate (&str, &val, min, max, popt) == FAIL) \
7120 inst.operands[i].imm = val; \
7124 #define po_scalar_or_goto(elsz, label, reg_type) \
7127 val = parse_scalar (& str, elsz, & inst.operands[i].vectype, \
7131 inst.operands[i].reg = val; \
7132 inst.operands[i].isscalar = 1; \
7136 #define po_misc_or_fail(expr) \
7144 #define po_misc_or_fail_no_backtrack(expr) \
7148 if (result == PARSE_OPERAND_FAIL_NO_BACKTRACK) \
7149 backtrack_pos = 0; \
7150 if (result != PARSE_OPERAND_SUCCESS) \
7155 #define po_barrier_or_imm(str) \
7158 val = parse_barrier (&str); \
7159 if (val == FAIL && ! ISALPHA (*str)) \
7162 /* ISB can only take SY as an option. */ \
7163 || ((inst.instruction & 0xf0) == 0x60 \
7166 inst.error = _("invalid barrier type"); \
7167 backtrack_pos = 0; \
7173 skip_whitespace (str
);
7175 for (i
= 0; upat
[i
] != OP_stop
; i
++)
7177 op_parse_code
= upat
[i
];
7178 if (op_parse_code
>= 1<<16)
7179 op_parse_code
= thumb
? (op_parse_code
>> 16)
7180 : (op_parse_code
& ((1<<16)-1));
7182 if (op_parse_code
>= OP_FIRST_OPTIONAL
)
7184 /* Remember where we are in case we need to backtrack. */
7185 backtrack_pos
= str
;
7186 backtrack_error
= inst
.error
;
7187 backtrack_index
= i
;
7190 if (i
> 0 && (i
> 1 || inst
.operands
[0].present
))
7191 po_char_or_fail (',');
7193 switch (op_parse_code
)
7205 case OP_RR
: po_reg_or_fail (REG_TYPE_RN
); break;
7206 case OP_RCP
: po_reg_or_fail (REG_TYPE_CP
); break;
7207 case OP_RCN
: po_reg_or_fail (REG_TYPE_CN
); break;
7208 case OP_RF
: po_reg_or_fail (REG_TYPE_FN
); break;
7209 case OP_RVS
: po_reg_or_fail (REG_TYPE_VFS
); break;
7210 case OP_RVD
: po_reg_or_fail (REG_TYPE_VFD
); break;
7213 po_reg_or_goto (REG_TYPE_RN
, try_rndmq
);
7217 po_reg_or_goto (REG_TYPE_MQ
, try_rnd
);
7220 case OP_RND
: po_reg_or_fail (REG_TYPE_VFD
); break;
7222 po_reg_or_goto (REG_TYPE_VFC
, coproc_reg
);
7224 /* Also accept generic coprocessor regs for unknown registers. */
7226 po_reg_or_fail (REG_TYPE_CN
);
7228 case OP_RMF
: po_reg_or_fail (REG_TYPE_MVF
); break;
7229 case OP_RMD
: po_reg_or_fail (REG_TYPE_MVD
); break;
7230 case OP_RMFX
: po_reg_or_fail (REG_TYPE_MVFX
); break;
7231 case OP_RMDX
: po_reg_or_fail (REG_TYPE_MVDX
); break;
7232 case OP_RMAX
: po_reg_or_fail (REG_TYPE_MVAX
); break;
7233 case OP_RMDS
: po_reg_or_fail (REG_TYPE_DSPSC
); break;
7234 case OP_RIWR
: po_reg_or_fail (REG_TYPE_MMXWR
); break;
7235 case OP_RIWC
: po_reg_or_fail (REG_TYPE_MMXWC
); break;
7236 case OP_RIWG
: po_reg_or_fail (REG_TYPE_MMXWCG
); break;
7237 case OP_RXA
: po_reg_or_fail (REG_TYPE_XSCALE
); break;
7240 po_reg_or_goto (REG_TYPE_MQ
, try_nq
);
7243 case OP_RNQ
: po_reg_or_fail (REG_TYPE_NQ
); break;
7244 case OP_RNSD
: po_reg_or_fail (REG_TYPE_NSD
); break;
7247 po_reg_or_goto (REG_TYPE_MQ
, try_rndq
);
7251 case OP_RNDQ
: po_reg_or_fail (REG_TYPE_NDQ
); break;
7253 po_reg_or_goto (REG_TYPE_MQ
, try_rvsd
);
7256 case OP_RVSD
: po_reg_or_fail (REG_TYPE_VFSD
); break;
7258 po_reg_or_goto (REG_TYPE_VFSD
, try_cond
);
7261 case OP_RNSDQ
: po_reg_or_fail (REG_TYPE_NSDQ
); break;
7263 po_reg_or_goto (REG_TYPE_RN
, try_mq
);
7268 po_reg_or_goto (REG_TYPE_MQ
, try_nsdq2
);
7271 po_reg_or_fail (REG_TYPE_NSDQ
);
7275 po_reg_or_fail (REG_TYPE_MQ
);
7277 /* Neon scalar. Using an element size of 8 means that some invalid
7278 scalars are accepted here, so deal with those in later code. */
7279 case OP_RNSC
: po_scalar_or_goto (8, failure
, REG_TYPE_VFD
); break;
7283 po_reg_or_goto (REG_TYPE_NDQ
, try_imm0
);
7286 po_imm_or_fail (0, 0, TRUE
);
7291 po_reg_or_goto (REG_TYPE_VFSD
, try_imm0
);
7295 po_reg_or_goto (REG_TYPE_MQ
, try_rsvd_fi0
);
7300 po_reg_or_goto (REG_TYPE_VFSD
, try_ifimm0
);
7303 if (parse_ifimm_zero (&str
))
7304 inst
.operands
[i
].imm
= 0;
7308 = _("only floating point zero is allowed as immediate value");
7316 po_scalar_or_goto (8, try_rr
, REG_TYPE_VFD
);
7319 po_reg_or_fail (REG_TYPE_RN
);
7323 case OP_RNSDQ_RNSC_MQ
:
7324 po_reg_or_goto (REG_TYPE_MQ
, try_rnsdq_rnsc
);
7329 po_scalar_or_goto (8, try_nsdq
, REG_TYPE_VFD
);
7333 po_reg_or_fail (REG_TYPE_NSDQ
);
7340 po_scalar_or_goto (8, try_s_scalar
, REG_TYPE_VFD
);
7343 po_scalar_or_goto (4, try_nsd
, REG_TYPE_VFS
);
7346 po_reg_or_fail (REG_TYPE_NSD
);
7350 case OP_RNDQMQ_RNSC
:
7351 po_reg_or_goto (REG_TYPE_MQ
, try_rndq_rnsc
);
7356 po_scalar_or_goto (8, try_ndq
, REG_TYPE_VFD
);
7359 po_reg_or_fail (REG_TYPE_NDQ
);
7365 po_scalar_or_goto (8, try_vfd
, REG_TYPE_VFD
);
7368 po_reg_or_fail (REG_TYPE_VFD
);
7373 /* WARNING: parse_neon_mov can move the operand counter, i. If we're
7374 not careful then bad things might happen. */
7375 po_misc_or_fail (parse_neon_mov (&str
, &i
) == FAIL
);
7378 case OP_RNDQMQ_Ibig
:
7379 po_reg_or_goto (REG_TYPE_MQ
, try_rndq_ibig
);
7384 po_reg_or_goto (REG_TYPE_NDQ
, try_immbig
);
7387 /* There's a possibility of getting a 64-bit immediate here, so
7388 we need special handling. */
7389 if (parse_big_immediate (&str
, i
, NULL
, /*allow_symbol_p=*/FALSE
)
7392 inst
.error
= _("immediate value is out of range");
7400 po_reg_or_goto (REG_TYPE_NDQ
, try_shimm
);
7403 po_imm_or_fail (0, 63, TRUE
);
7408 po_char_or_fail ('[');
7409 po_reg_or_fail (REG_TYPE_RN
);
7410 po_char_or_fail (']');
7416 po_reg_or_fail (REG_TYPE_RN
);
7417 if (skip_past_char (&str
, '!') == SUCCESS
)
7418 inst
.operands
[i
].writeback
= 1;
7422 case OP_I7
: po_imm_or_fail ( 0, 7, FALSE
); break;
7423 case OP_I15
: po_imm_or_fail ( 0, 15, FALSE
); break;
7424 case OP_I16
: po_imm_or_fail ( 1, 16, FALSE
); break;
7425 case OP_I16z
: po_imm_or_fail ( 0, 16, FALSE
); break;
7426 case OP_I31
: po_imm_or_fail ( 0, 31, FALSE
); break;
7427 case OP_I32
: po_imm_or_fail ( 1, 32, FALSE
); break;
7428 case OP_I32z
: po_imm_or_fail ( 0, 32, FALSE
); break;
7429 case OP_I63s
: po_imm_or_fail (-64, 63, FALSE
); break;
7430 case OP_I63
: po_imm_or_fail ( 0, 63, FALSE
); break;
7431 case OP_I64
: po_imm_or_fail ( 1, 64, FALSE
); break;
7432 case OP_I64z
: po_imm_or_fail ( 0, 64, FALSE
); break;
7433 case OP_I255
: po_imm_or_fail ( 0, 255, FALSE
); break;
7435 case OP_I4b
: po_imm_or_fail ( 1, 4, TRUE
); break;
7437 case OP_I7b
: po_imm_or_fail ( 0, 7, TRUE
); break;
7438 case OP_I15b
: po_imm_or_fail ( 0, 15, TRUE
); break;
7440 case OP_I31b
: po_imm_or_fail ( 0, 31, TRUE
); break;
7441 case OP_oI32b
: po_imm_or_fail ( 1, 32, TRUE
); break;
7442 case OP_oI32z
: po_imm_or_fail ( 0, 32, TRUE
); break;
7443 case OP_oIffffb
: po_imm_or_fail ( 0, 0xffff, TRUE
); break;
7445 /* Immediate variants */
7447 po_char_or_fail ('{');
7448 po_imm_or_fail (0, 255, TRUE
);
7449 po_char_or_fail ('}');
7453 /* The expression parser chokes on a trailing !, so we have
7454 to find it first and zap it. */
7457 while (*s
&& *s
!= ',')
7462 inst
.operands
[i
].writeback
= 1;
7464 po_imm_or_fail (0, 31, TRUE
);
7472 po_misc_or_fail (my_get_expression (&inst
.relocs
[0].exp
, &str
,
7477 po_misc_or_fail (my_get_expression (&inst
.relocs
[0].exp
, &str
,
7482 po_misc_or_fail (my_get_expression (&inst
.relocs
[0].exp
, &str
,
7484 if (inst
.relocs
[0].exp
.X_op
== O_symbol
)
7486 val
= parse_reloc (&str
);
7489 inst
.error
= _("unrecognized relocation suffix");
7492 else if (val
!= BFD_RELOC_UNUSED
)
7494 inst
.operands
[i
].imm
= val
;
7495 inst
.operands
[i
].hasreloc
= 1;
7501 po_misc_or_fail (my_get_expression (&inst
.relocs
[i
].exp
, &str
,
7503 if (inst
.relocs
[i
].exp
.X_op
== O_symbol
)
7505 inst
.operands
[i
].hasreloc
= 1;
7507 else if (inst
.relocs
[i
].exp
.X_op
== O_constant
)
7509 inst
.operands
[i
].imm
= inst
.relocs
[i
].exp
.X_add_number
;
7510 inst
.operands
[i
].hasreloc
= 0;
7514 /* Operand for MOVW or MOVT. */
7516 po_misc_or_fail (parse_half (&str
));
7519 /* Register or expression. */
7520 case OP_RR_EXr
: po_reg_or_goto (REG_TYPE_RN
, EXPr
); break;
7521 case OP_RR_EXi
: po_reg_or_goto (REG_TYPE_RN
, EXPi
); break;
7523 /* Register or immediate. */
7524 case OP_RRnpc_I0
: po_reg_or_goto (REG_TYPE_RN
, I0
); break;
7525 I0
: po_imm_or_fail (0, 0, FALSE
); break;
7527 case OP_RF_IF
: po_reg_or_goto (REG_TYPE_FN
, IF
); break;
7529 if (!is_immediate_prefix (*str
))
7532 val
= parse_fpa_immediate (&str
);
7535 /* FPA immediates are encoded as registers 8-15.
7536 parse_fpa_immediate has already applied the offset. */
7537 inst
.operands
[i
].reg
= val
;
7538 inst
.operands
[i
].isreg
= 1;
7541 case OP_RIWR_I32z
: po_reg_or_goto (REG_TYPE_MMXWR
, I32z
); break;
7542 I32z
: po_imm_or_fail (0, 32, FALSE
); break;
7544 /* Two kinds of register. */
7547 struct reg_entry
*rege
= arm_reg_parse_multi (&str
);
7549 || (rege
->type
!= REG_TYPE_MMXWR
7550 && rege
->type
!= REG_TYPE_MMXWC
7551 && rege
->type
!= REG_TYPE_MMXWCG
))
7553 inst
.error
= _("iWMMXt data or control register expected");
7556 inst
.operands
[i
].reg
= rege
->number
;
7557 inst
.operands
[i
].isreg
= (rege
->type
== REG_TYPE_MMXWR
);
7563 struct reg_entry
*rege
= arm_reg_parse_multi (&str
);
7565 || (rege
->type
!= REG_TYPE_MMXWC
7566 && rege
->type
!= REG_TYPE_MMXWCG
))
7568 inst
.error
= _("iWMMXt control register expected");
7571 inst
.operands
[i
].reg
= rege
->number
;
7572 inst
.operands
[i
].isreg
= 1;
7577 case OP_CPSF
: val
= parse_cps_flags (&str
); break;
7578 case OP_ENDI
: val
= parse_endian_specifier (&str
); break;
7579 case OP_oROR
: val
= parse_ror (&str
); break;
7581 case OP_COND
: val
= parse_cond (&str
); break;
7582 case OP_oBARRIER_I15
:
7583 po_barrier_or_imm (str
); break;
7585 if (parse_immediate (&str
, &val
, 0, 15, TRUE
) == FAIL
)
7591 po_reg_or_goto (REG_TYPE_RNB
, try_psr
);
7592 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_virt
))
7594 inst
.error
= _("Banked registers are not available with this "
7600 val
= parse_psr (&str
, op_parse_code
== OP_wPSR
);
7604 po_reg_or_goto (REG_TYPE_VFSD
, try_sysreg
);
7607 val
= parse_sys_vldr_vstr (&str
);
7611 po_reg_or_goto (REG_TYPE_RN
, try_apsr
);
7614 /* Parse "APSR_nvzc" operand (for FMSTAT-equivalent MRS
7616 if (strncasecmp (str
, "APSR_", 5) == 0)
7623 case 'c': found
= (found
& 1) ? 16 : found
| 1; break;
7624 case 'n': found
= (found
& 2) ? 16 : found
| 2; break;
7625 case 'z': found
= (found
& 4) ? 16 : found
| 4; break;
7626 case 'v': found
= (found
& 8) ? 16 : found
| 8; break;
7627 default: found
= 16;
7631 inst
.operands
[i
].isvec
= 1;
7632 /* APSR_nzcv is encoded in instructions as if it were the REG_PC. */
7633 inst
.operands
[i
].reg
= REG_PC
;
7640 po_misc_or_fail (parse_tb (&str
));
7643 /* Register lists. */
7645 val
= parse_reg_list (&str
, REGLIST_RN
);
7648 inst
.operands
[i
].writeback
= 1;
7654 val
= parse_reg_list (&str
, REGLIST_CLRM
);
7658 val
= parse_vfp_reg_list (&str
, &inst
.operands
[i
].reg
, REGLIST_VFP_S
,
7663 val
= parse_vfp_reg_list (&str
, &inst
.operands
[i
].reg
, REGLIST_VFP_D
,
7668 /* Allow Q registers too. */
7669 val
= parse_vfp_reg_list (&str
, &inst
.operands
[i
].reg
,
7670 REGLIST_NEON_D
, &partial_match
);
7674 val
= parse_vfp_reg_list (&str
, &inst
.operands
[i
].reg
,
7675 REGLIST_VFP_S
, &partial_match
);
7676 inst
.operands
[i
].issingle
= 1;
7681 val
= parse_vfp_reg_list (&str
, &inst
.operands
[i
].reg
,
7682 REGLIST_VFP_D_VPR
, &partial_match
);
7683 if (val
== FAIL
&& !partial_match
)
7686 val
= parse_vfp_reg_list (&str
, &inst
.operands
[i
].reg
,
7687 REGLIST_VFP_S_VPR
, &partial_match
);
7688 inst
.operands
[i
].issingle
= 1;
7693 val
= parse_vfp_reg_list (&str
, &inst
.operands
[i
].reg
,
7694 REGLIST_NEON_D
, &partial_match
);
7699 val
= parse_neon_el_struct_list (&str
, &inst
.operands
[i
].reg
,
7700 1, &inst
.operands
[i
].vectype
);
7701 if (val
!= (((op_parse_code
== OP_MSTRLST2
) ? 3 : 7) << 5 | 0xe))
7705 val
= parse_neon_el_struct_list (&str
, &inst
.operands
[i
].reg
,
7706 0, &inst
.operands
[i
].vectype
);
7709 /* Addressing modes */
7711 po_misc_or_fail (parse_address_group_reloc (&str
, i
, GROUP_MVE
));
7715 po_misc_or_fail (parse_address (&str
, i
));
7719 po_misc_or_fail_no_backtrack (
7720 parse_address_group_reloc (&str
, i
, GROUP_LDR
));
7724 po_misc_or_fail_no_backtrack (
7725 parse_address_group_reloc (&str
, i
, GROUP_LDRS
));
7729 po_misc_or_fail_no_backtrack (
7730 parse_address_group_reloc (&str
, i
, GROUP_LDC
));
7734 po_misc_or_fail (parse_shifter_operand (&str
, i
));
7738 po_misc_or_fail_no_backtrack (
7739 parse_shifter_operand_group_reloc (&str
, i
));
7743 po_misc_or_fail (parse_shift (&str
, i
, SHIFT_LSL_IMMEDIATE
));
7747 po_misc_or_fail (parse_shift (&str
, i
, SHIFT_ASR_IMMEDIATE
));
7751 po_misc_or_fail (parse_shift (&str
, i
, SHIFT_LSL_OR_ASR_IMMEDIATE
));
7756 po_reg_or_goto (REG_TYPE_MQ
, try_rr_zr
);
7759 po_reg_or_goto (REG_TYPE_RN
, ZR
);
7762 po_reg_or_fail (REG_TYPE_ZR
);
7766 as_fatal (_("unhandled operand code %d"), op_parse_code
);
7769 /* Various value-based sanity checks and shared operations. We
7770 do not signal immediate failures for the register constraints;
7771 this allows a syntax error to take precedence. */
7772 switch (op_parse_code
)
7780 if (inst
.operands
[i
].isreg
&& inst
.operands
[i
].reg
== REG_PC
)
7781 inst
.error
= BAD_PC
;
7786 if (inst
.operands
[i
].isreg
)
7788 if (inst
.operands
[i
].reg
== REG_PC
)
7789 inst
.error
= BAD_PC
;
7790 else if (inst
.operands
[i
].reg
== REG_SP
7791 /* The restriction on Rd/Rt/Rt2 on Thumb mode has been
7792 relaxed since ARMv8-A. */
7793 && !ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v8
))
7796 inst
.error
= BAD_SP
;
7802 if (inst
.operands
[i
].isreg
7803 && inst
.operands
[i
].reg
== REG_PC
7804 && (inst
.operands
[i
].writeback
|| thumb
))
7805 inst
.error
= BAD_PC
;
7810 if (inst
.operands
[i
].isreg
)
7820 case OP_oBARRIER_I15
:
7833 inst
.operands
[i
].imm
= val
;
7838 if (inst
.operands
[i
].reg
!= REG_LR
)
7839 inst
.error
= _("operand must be LR register");
7844 if (!inst
.operands
[i
].iszr
&& inst
.operands
[i
].reg
== REG_PC
)
7845 inst
.error
= BAD_PC
;
7849 if (inst
.operands
[i
].isreg
7850 && (inst
.operands
[i
].reg
& 0x00000001) != 0)
7851 inst
.error
= BAD_ODD
;
7855 if (inst
.operands
[i
].isreg
)
7857 if ((inst
.operands
[i
].reg
& 0x00000001) != 1)
7858 inst
.error
= BAD_EVEN
;
7859 else if (inst
.operands
[i
].reg
== REG_SP
)
7860 as_tsktsk (MVE_BAD_SP
);
7861 else if (inst
.operands
[i
].reg
== REG_PC
)
7862 inst
.error
= BAD_PC
;
7870 /* If we get here, this operand was successfully parsed. */
7871 inst
.operands
[i
].present
= 1;
7875 inst
.error
= BAD_ARGS
;
7880 /* The parse routine should already have set inst.error, but set a
7881 default here just in case. */
7883 inst
.error
= BAD_SYNTAX
;
7887 /* Do not backtrack over a trailing optional argument that
7888 absorbed some text. We will only fail again, with the
7889 'garbage following instruction' error message, which is
7890 probably less helpful than the current one. */
7891 if (backtrack_index
== i
&& backtrack_pos
!= str
7892 && upat
[i
+1] == OP_stop
)
7895 inst
.error
= BAD_SYNTAX
;
7899 /* Try again, skipping the optional argument at backtrack_pos. */
7900 str
= backtrack_pos
;
7901 inst
.error
= backtrack_error
;
7902 inst
.operands
[backtrack_index
].present
= 0;
7903 i
= backtrack_index
;
7907 /* Check that we have parsed all the arguments. */
7908 if (*str
!= '\0' && !inst
.error
)
7909 inst
.error
= _("garbage following instruction");
7911 return inst
.error
? FAIL
: SUCCESS
;
7914 #undef po_char_or_fail
7915 #undef po_reg_or_fail
7916 #undef po_reg_or_goto
7917 #undef po_imm_or_fail
7918 #undef po_scalar_or_fail
7919 #undef po_barrier_or_imm
7921 /* Shorthand macro for instruction encoding functions issuing errors. */
7922 #define constraint(expr, err) \
7933 /* Reject "bad registers" for Thumb-2 instructions. Many Thumb-2
7934 instructions are unpredictable if these registers are used. This
7935 is the BadReg predicate in ARM's Thumb-2 documentation.
7937 Before ARMv8-A, REG_PC and REG_SP were not allowed in quite a few
7938 places, while the restriction on REG_SP was relaxed since ARMv8-A. */
7939 #define reject_bad_reg(reg) \
7941 if (reg == REG_PC) \
7943 inst.error = BAD_PC; \
7946 else if (reg == REG_SP \
7947 && !ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v8)) \
7949 inst.error = BAD_SP; \
7954 /* If REG is R13 (the stack pointer), warn that its use is
7956 #define warn_deprecated_sp(reg) \
7958 if (warn_on_deprecated && reg == REG_SP) \
7959 as_tsktsk (_("use of r13 is deprecated")); \
7962 /* Functions for operand encoding. ARM, then Thumb. */
7964 #define rotate_left(v, n) (v << (n & 31) | v >> ((32 - n) & 31))
7966 /* If the current inst is scalar ARMv8.2 fp16 instruction, do special encoding.
7968 The only binary encoding difference is the Coprocessor number. Coprocessor
7969 9 is used for half-precision calculations or conversions. The format of the
7970 instruction is the same as the equivalent Coprocessor 10 instruction that
7971 exists for Single-Precision operation. */
7974 do_scalar_fp16_v82_encode (void)
7976 if (inst
.cond
< COND_ALWAYS
)
7977 as_warn (_("ARMv8.2 scalar fp16 instruction cannot be conditional,"
7978 " the behaviour is UNPREDICTABLE"));
7979 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_fp16
),
7982 inst
.instruction
= (inst
.instruction
& 0xfffff0ff) | 0x900;
7983 mark_feature_used (&arm_ext_fp16
);
7986 /* If VAL can be encoded in the immediate field of an ARM instruction,
7987 return the encoded form. Otherwise, return FAIL. */
7990 encode_arm_immediate (unsigned int val
)
7997 for (i
= 2; i
< 32; i
+= 2)
7998 if ((a
= rotate_left (val
, i
)) <= 0xff)
7999 return a
| (i
<< 7); /* 12-bit pack: [shift-cnt,const]. */
8004 /* If VAL can be encoded in the immediate field of a Thumb32 instruction,
8005 return the encoded form. Otherwise, return FAIL. */
8007 encode_thumb32_immediate (unsigned int val
)
8014 for (i
= 1; i
<= 24; i
++)
8017 if ((val
& ~(0xff << i
)) == 0)
8018 return ((val
>> i
) & 0x7f) | ((32 - i
) << 7);
8022 if (val
== ((a
<< 16) | a
))
8024 if (val
== ((a
<< 24) | (a
<< 16) | (a
<< 8) | a
))
8028 if (val
== ((a
<< 16) | a
))
8029 return 0x200 | (a
>> 8);
8033 /* Encode a VFP SP or DP register number into inst.instruction. */
8036 encode_arm_vfp_reg (int reg
, enum vfp_reg_pos pos
)
8038 if ((pos
== VFP_REG_Dd
|| pos
== VFP_REG_Dn
|| pos
== VFP_REG_Dm
)
8041 if (ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_d32
))
8044 ARM_MERGE_FEATURE_SETS (thumb_arch_used
, thumb_arch_used
,
8047 ARM_MERGE_FEATURE_SETS (arm_arch_used
, arm_arch_used
,
8052 first_error (_("D register out of range for selected VFP version"));
8060 inst
.instruction
|= ((reg
>> 1) << 12) | ((reg
& 1) << 22);
8064 inst
.instruction
|= ((reg
>> 1) << 16) | ((reg
& 1) << 7);
8068 inst
.instruction
|= ((reg
>> 1) << 0) | ((reg
& 1) << 5);
8072 inst
.instruction
|= ((reg
& 15) << 12) | ((reg
>> 4) << 22);
8076 inst
.instruction
|= ((reg
& 15) << 16) | ((reg
>> 4) << 7);
8080 inst
.instruction
|= (reg
& 15) | ((reg
>> 4) << 5);
8088 /* Encode a <shift> in an ARM-format instruction. The immediate,
8089 if any, is handled by md_apply_fix. */
8091 encode_arm_shift (int i
)
8093 /* register-shifted register. */
8094 if (inst
.operands
[i
].immisreg
)
8097 for (op_index
= 0; op_index
<= i
; ++op_index
)
8099 /* Check the operand only when it's presented. In pre-UAL syntax,
8100 if the destination register is the same as the first operand, two
8101 register form of the instruction can be used. */
8102 if (inst
.operands
[op_index
].present
&& inst
.operands
[op_index
].isreg
8103 && inst
.operands
[op_index
].reg
== REG_PC
)
8104 as_warn (UNPRED_REG ("r15"));
8107 if (inst
.operands
[i
].imm
== REG_PC
)
8108 as_warn (UNPRED_REG ("r15"));
8111 if (inst
.operands
[i
].shift_kind
== SHIFT_RRX
)
8112 inst
.instruction
|= SHIFT_ROR
<< 5;
8115 inst
.instruction
|= inst
.operands
[i
].shift_kind
<< 5;
8116 if (inst
.operands
[i
].immisreg
)
8118 inst
.instruction
|= SHIFT_BY_REG
;
8119 inst
.instruction
|= inst
.operands
[i
].imm
<< 8;
8122 inst
.relocs
[0].type
= BFD_RELOC_ARM_SHIFT_IMM
;
8127 encode_arm_shifter_operand (int i
)
8129 if (inst
.operands
[i
].isreg
)
8131 inst
.instruction
|= inst
.operands
[i
].reg
;
8132 encode_arm_shift (i
);
8136 inst
.instruction
|= INST_IMMEDIATE
;
8137 if (inst
.relocs
[0].type
!= BFD_RELOC_ARM_IMMEDIATE
)
8138 inst
.instruction
|= inst
.operands
[i
].imm
;
8142 /* Subroutine of encode_arm_addr_mode_2 and encode_arm_addr_mode_3. */
8144 encode_arm_addr_mode_common (int i
, bfd_boolean is_t
)
8147 Generate an error if the operand is not a register. */
8148 constraint (!inst
.operands
[i
].isreg
,
8149 _("Instruction does not support =N addresses"));
8151 inst
.instruction
|= inst
.operands
[i
].reg
<< 16;
8153 if (inst
.operands
[i
].preind
)
8157 inst
.error
= _("instruction does not accept preindexed addressing");
8160 inst
.instruction
|= PRE_INDEX
;
8161 if (inst
.operands
[i
].writeback
)
8162 inst
.instruction
|= WRITE_BACK
;
8165 else if (inst
.operands
[i
].postind
)
8167 gas_assert (inst
.operands
[i
].writeback
);
8169 inst
.instruction
|= WRITE_BACK
;
8171 else /* unindexed - only for coprocessor */
8173 inst
.error
= _("instruction does not accept unindexed addressing");
8177 if (((inst
.instruction
& WRITE_BACK
) || !(inst
.instruction
& PRE_INDEX
))
8178 && (((inst
.instruction
& 0x000f0000) >> 16)
8179 == ((inst
.instruction
& 0x0000f000) >> 12)))
8180 as_warn ((inst
.instruction
& LOAD_BIT
)
8181 ? _("destination register same as write-back base")
8182 : _("source register same as write-back base"));
8185 /* inst.operands[i] was set up by parse_address. Encode it into an
8186 ARM-format mode 2 load or store instruction. If is_t is true,
8187 reject forms that cannot be used with a T instruction (i.e. not
8190 encode_arm_addr_mode_2 (int i
, bfd_boolean is_t
)
8192 const bfd_boolean is_pc
= (inst
.operands
[i
].reg
== REG_PC
);
8194 encode_arm_addr_mode_common (i
, is_t
);
8196 if (inst
.operands
[i
].immisreg
)
8198 constraint ((inst
.operands
[i
].imm
== REG_PC
8199 || (is_pc
&& inst
.operands
[i
].writeback
)),
8201 inst
.instruction
|= INST_IMMEDIATE
; /* yes, this is backwards */
8202 inst
.instruction
|= inst
.operands
[i
].imm
;
8203 if (!inst
.operands
[i
].negative
)
8204 inst
.instruction
|= INDEX_UP
;
8205 if (inst
.operands
[i
].shifted
)
8207 if (inst
.operands
[i
].shift_kind
== SHIFT_RRX
)
8208 inst
.instruction
|= SHIFT_ROR
<< 5;
8211 inst
.instruction
|= inst
.operands
[i
].shift_kind
<< 5;
8212 inst
.relocs
[0].type
= BFD_RELOC_ARM_SHIFT_IMM
;
8216 else /* immediate offset in inst.relocs[0] */
8218 if (is_pc
&& !inst
.relocs
[0].pc_rel
)
8220 const bfd_boolean is_load
= ((inst
.instruction
& LOAD_BIT
) != 0);
8222 /* If is_t is TRUE, it's called from do_ldstt. ldrt/strt
8223 cannot use PC in addressing.
8224 PC cannot be used in writeback addressing, either. */
8225 constraint ((is_t
|| inst
.operands
[i
].writeback
),
8228 /* Use of PC in str is deprecated for ARMv7. */
8229 if (warn_on_deprecated
8231 && ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v7
))
8232 as_tsktsk (_("use of PC in this instruction is deprecated"));
8235 if (inst
.relocs
[0].type
== BFD_RELOC_UNUSED
)
8237 /* Prefer + for zero encoded value. */
8238 if (!inst
.operands
[i
].negative
)
8239 inst
.instruction
|= INDEX_UP
;
8240 inst
.relocs
[0].type
= BFD_RELOC_ARM_OFFSET_IMM
;
8245 /* inst.operands[i] was set up by parse_address. Encode it into an
8246 ARM-format mode 3 load or store instruction. Reject forms that
8247 cannot be used with such instructions. If is_t is true, reject
8248 forms that cannot be used with a T instruction (i.e. not
8251 encode_arm_addr_mode_3 (int i
, bfd_boolean is_t
)
8253 if (inst
.operands
[i
].immisreg
&& inst
.operands
[i
].shifted
)
8255 inst
.error
= _("instruction does not accept scaled register index");
8259 encode_arm_addr_mode_common (i
, is_t
);
8261 if (inst
.operands
[i
].immisreg
)
8263 constraint ((inst
.operands
[i
].imm
== REG_PC
8264 || (is_t
&& inst
.operands
[i
].reg
== REG_PC
)),
8266 constraint (inst
.operands
[i
].reg
== REG_PC
&& inst
.operands
[i
].writeback
,
8268 inst
.instruction
|= inst
.operands
[i
].imm
;
8269 if (!inst
.operands
[i
].negative
)
8270 inst
.instruction
|= INDEX_UP
;
8272 else /* immediate offset in inst.relocs[0] */
8274 constraint ((inst
.operands
[i
].reg
== REG_PC
&& !inst
.relocs
[0].pc_rel
8275 && inst
.operands
[i
].writeback
),
8277 inst
.instruction
|= HWOFFSET_IMM
;
8278 if (inst
.relocs
[0].type
== BFD_RELOC_UNUSED
)
8280 /* Prefer + for zero encoded value. */
8281 if (!inst
.operands
[i
].negative
)
8282 inst
.instruction
|= INDEX_UP
;
8284 inst
.relocs
[0].type
= BFD_RELOC_ARM_OFFSET_IMM8
;
8289 /* Write immediate bits [7:0] to the following locations:
8291 |28/24|23 19|18 16|15 4|3 0|
8292 | a |x x x x x|b c d|x x x x x x x x x x x x|e f g h|
8294 This function is used by VMOV/VMVN/VORR/VBIC. */
8297 neon_write_immbits (unsigned immbits
)
8299 inst
.instruction
|= immbits
& 0xf;
8300 inst
.instruction
|= ((immbits
>> 4) & 0x7) << 16;
8301 inst
.instruction
|= ((immbits
>> 7) & 0x1) << (thumb_mode
? 28 : 24);
8304 /* Invert low-order SIZE bits of XHI:XLO. */
8307 neon_invert_size (unsigned *xlo
, unsigned *xhi
, int size
)
8309 unsigned immlo
= xlo
? *xlo
: 0;
8310 unsigned immhi
= xhi
? *xhi
: 0;
8315 immlo
= (~immlo
) & 0xff;
8319 immlo
= (~immlo
) & 0xffff;
8323 immhi
= (~immhi
) & 0xffffffff;
8327 immlo
= (~immlo
) & 0xffffffff;
8341 /* True if IMM has form 0bAAAAAAAABBBBBBBBCCCCCCCCDDDDDDDD for bits
8345 neon_bits_same_in_bytes (unsigned imm
)
8347 return ((imm
& 0x000000ff) == 0 || (imm
& 0x000000ff) == 0x000000ff)
8348 && ((imm
& 0x0000ff00) == 0 || (imm
& 0x0000ff00) == 0x0000ff00)
8349 && ((imm
& 0x00ff0000) == 0 || (imm
& 0x00ff0000) == 0x00ff0000)
8350 && ((imm
& 0xff000000) == 0 || (imm
& 0xff000000) == 0xff000000);
8353 /* For immediate of above form, return 0bABCD. */
8356 neon_squash_bits (unsigned imm
)
8358 return (imm
& 0x01) | ((imm
& 0x0100) >> 7) | ((imm
& 0x010000) >> 14)
8359 | ((imm
& 0x01000000) >> 21);
8362 /* Compress quarter-float representation to 0b...000 abcdefgh. */
8365 neon_qfloat_bits (unsigned imm
)
8367 return ((imm
>> 19) & 0x7f) | ((imm
>> 24) & 0x80);
8370 /* Returns CMODE. IMMBITS [7:0] is set to bits suitable for inserting into
8371 the instruction. *OP is passed as the initial value of the op field, and
8372 may be set to a different value depending on the constant (i.e.
8373 "MOV I64, 0bAAAAAAAABBBB..." which uses OP = 1 despite being MOV not
8374 MVN). If the immediate looks like a repeated pattern then also
8375 try smaller element sizes. */
8378 neon_cmode_for_move_imm (unsigned immlo
, unsigned immhi
, int float_p
,
8379 unsigned *immbits
, int *op
, int size
,
8380 enum neon_el_type type
)
8382 /* Only permit float immediates (including 0.0/-0.0) if the operand type is
8384 if (type
== NT_float
&& !float_p
)
8387 if (type
== NT_float
&& is_quarter_float (immlo
) && immhi
== 0)
8389 if (size
!= 32 || *op
== 1)
8391 *immbits
= neon_qfloat_bits (immlo
);
8397 if (neon_bits_same_in_bytes (immhi
)
8398 && neon_bits_same_in_bytes (immlo
))
8402 *immbits
= (neon_squash_bits (immhi
) << 4)
8403 | neon_squash_bits (immlo
);
8414 if (immlo
== (immlo
& 0x000000ff))
8419 else if (immlo
== (immlo
& 0x0000ff00))
8421 *immbits
= immlo
>> 8;
8424 else if (immlo
== (immlo
& 0x00ff0000))
8426 *immbits
= immlo
>> 16;
8429 else if (immlo
== (immlo
& 0xff000000))
8431 *immbits
= immlo
>> 24;
8434 else if (immlo
== ((immlo
& 0x0000ff00) | 0x000000ff))
8436 *immbits
= (immlo
>> 8) & 0xff;
8439 else if (immlo
== ((immlo
& 0x00ff0000) | 0x0000ffff))
8441 *immbits
= (immlo
>> 16) & 0xff;
8445 if ((immlo
& 0xffff) != (immlo
>> 16))
8452 if (immlo
== (immlo
& 0x000000ff))
8457 else if (immlo
== (immlo
& 0x0000ff00))
8459 *immbits
= immlo
>> 8;
8463 if ((immlo
& 0xff) != (immlo
>> 8))
8468 if (immlo
== (immlo
& 0x000000ff))
8470 /* Don't allow MVN with 8-bit immediate. */
8480 #if defined BFD_HOST_64_BIT
8481 /* Returns TRUE if double precision value V may be cast
8482 to single precision without loss of accuracy. */
8485 is_double_a_single (bfd_int64_t v
)
8487 int exp
= (int)((v
>> 52) & 0x7FF);
8488 bfd_int64_t mantissa
= (v
& (bfd_int64_t
)0xFFFFFFFFFFFFFULL
);
8490 return (exp
== 0 || exp
== 0x7FF
8491 || (exp
>= 1023 - 126 && exp
<= 1023 + 127))
8492 && (mantissa
& 0x1FFFFFFFl
) == 0;
8495 /* Returns a double precision value casted to single precision
8496 (ignoring the least significant bits in exponent and mantissa). */
8499 double_to_single (bfd_int64_t v
)
8501 int sign
= (int) ((v
>> 63) & 1l);
8502 int exp
= (int) ((v
>> 52) & 0x7FF);
8503 bfd_int64_t mantissa
= (v
& (bfd_int64_t
)0xFFFFFFFFFFFFFULL
);
8509 exp
= exp
- 1023 + 127;
8518 /* No denormalized numbers. */
8524 return (sign
<< 31) | (exp
<< 23) | mantissa
;
8526 #endif /* BFD_HOST_64_BIT */
8535 static void do_vfp_nsyn_opcode (const char *);
8537 /* inst.relocs[0].exp describes an "=expr" load pseudo-operation.
8538 Determine whether it can be performed with a move instruction; if
8539 it can, convert inst.instruction to that move instruction and
8540 return TRUE; if it can't, convert inst.instruction to a literal-pool
8541 load and return FALSE. If this is not a valid thing to do in the
8542 current context, set inst.error and return TRUE.
8544 inst.operands[i] describes the destination register. */
8547 move_or_literal_pool (int i
, enum lit_type t
, bfd_boolean mode_3
)
8550 bfd_boolean thumb_p
= (t
== CONST_THUMB
);
8551 bfd_boolean arm_p
= (t
== CONST_ARM
);
8554 tbit
= (inst
.instruction
> 0xffff) ? THUMB2_LOAD_BIT
: THUMB_LOAD_BIT
;
8558 if ((inst
.instruction
& tbit
) == 0)
8560 inst
.error
= _("invalid pseudo operation");
8564 if (inst
.relocs
[0].exp
.X_op
!= O_constant
8565 && inst
.relocs
[0].exp
.X_op
!= O_symbol
8566 && inst
.relocs
[0].exp
.X_op
!= O_big
)
8568 inst
.error
= _("constant expression expected");
8572 if (inst
.relocs
[0].exp
.X_op
== O_constant
8573 || inst
.relocs
[0].exp
.X_op
== O_big
)
8575 #if defined BFD_HOST_64_BIT
8580 if (inst
.relocs
[0].exp
.X_op
== O_big
)
8582 LITTLENUM_TYPE w
[X_PRECISION
];
8585 if (inst
.relocs
[0].exp
.X_add_number
== -1)
8587 gen_to_words (w
, X_PRECISION
, E_PRECISION
);
8589 /* FIXME: Should we check words w[2..5] ? */
8594 #if defined BFD_HOST_64_BIT
8596 ((((((((bfd_int64_t
) l
[3] & LITTLENUM_MASK
)
8597 << LITTLENUM_NUMBER_OF_BITS
)
8598 | ((bfd_int64_t
) l
[2] & LITTLENUM_MASK
))
8599 << LITTLENUM_NUMBER_OF_BITS
)
8600 | ((bfd_int64_t
) l
[1] & LITTLENUM_MASK
))
8601 << LITTLENUM_NUMBER_OF_BITS
)
8602 | ((bfd_int64_t
) l
[0] & LITTLENUM_MASK
));
8604 v
= ((l
[1] & LITTLENUM_MASK
) << LITTLENUM_NUMBER_OF_BITS
)
8605 | (l
[0] & LITTLENUM_MASK
);
8609 v
= inst
.relocs
[0].exp
.X_add_number
;
8611 if (!inst
.operands
[i
].issingle
)
8615 /* LDR should not use lead in a flag-setting instruction being
8616 chosen so we do not check whether movs can be used. */
8618 if ((ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v6t2
)
8619 || ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v6t2_v8m
))
8620 && inst
.operands
[i
].reg
!= 13
8621 && inst
.operands
[i
].reg
!= 15)
8623 /* Check if on thumb2 it can be done with a mov.w, mvn or
8624 movw instruction. */
8625 unsigned int newimm
;
8626 bfd_boolean isNegated
;
8628 newimm
= encode_thumb32_immediate (v
);
8629 if (newimm
!= (unsigned int) FAIL
)
8633 newimm
= encode_thumb32_immediate (~v
);
8634 if (newimm
!= (unsigned int) FAIL
)
8638 /* The number can be loaded with a mov.w or mvn
8640 if (newimm
!= (unsigned int) FAIL
8641 && ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v6t2
))
8643 inst
.instruction
= (0xf04f0000 /* MOV.W. */
8644 | (inst
.operands
[i
].reg
<< 8));
8645 /* Change to MOVN. */
8646 inst
.instruction
|= (isNegated
? 0x200000 : 0);
8647 inst
.instruction
|= (newimm
& 0x800) << 15;
8648 inst
.instruction
|= (newimm
& 0x700) << 4;
8649 inst
.instruction
|= (newimm
& 0x0ff);
8652 /* The number can be loaded with a movw instruction. */
8653 else if ((v
& ~0xFFFF) == 0
8654 && ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v6t2_v8m
))
8656 int imm
= v
& 0xFFFF;
8658 inst
.instruction
= 0xf2400000; /* MOVW. */
8659 inst
.instruction
|= (inst
.operands
[i
].reg
<< 8);
8660 inst
.instruction
|= (imm
& 0xf000) << 4;
8661 inst
.instruction
|= (imm
& 0x0800) << 15;
8662 inst
.instruction
|= (imm
& 0x0700) << 4;
8663 inst
.instruction
|= (imm
& 0x00ff);
8670 int value
= encode_arm_immediate (v
);
8674 /* This can be done with a mov instruction. */
8675 inst
.instruction
&= LITERAL_MASK
;
8676 inst
.instruction
|= INST_IMMEDIATE
| (OPCODE_MOV
<< DATA_OP_SHIFT
);
8677 inst
.instruction
|= value
& 0xfff;
8681 value
= encode_arm_immediate (~ v
);
8684 /* This can be done with a mvn instruction. */
8685 inst
.instruction
&= LITERAL_MASK
;
8686 inst
.instruction
|= INST_IMMEDIATE
| (OPCODE_MVN
<< DATA_OP_SHIFT
);
8687 inst
.instruction
|= value
& 0xfff;
8691 else if (t
== CONST_VEC
&& ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_neon_ext_v1
))
8694 unsigned immbits
= 0;
8695 unsigned immlo
= inst
.operands
[1].imm
;
8696 unsigned immhi
= inst
.operands
[1].regisimm
8697 ? inst
.operands
[1].reg
8698 : inst
.relocs
[0].exp
.X_unsigned
8700 : ((bfd_int64_t
)((int) immlo
)) >> 32;
8701 int cmode
= neon_cmode_for_move_imm (immlo
, immhi
, FALSE
, &immbits
,
8702 &op
, 64, NT_invtype
);
8706 neon_invert_size (&immlo
, &immhi
, 64);
8708 cmode
= neon_cmode_for_move_imm (immlo
, immhi
, FALSE
, &immbits
,
8709 &op
, 64, NT_invtype
);
8714 inst
.instruction
= (inst
.instruction
& VLDR_VMOV_SAME
)
8720 /* Fill other bits in vmov encoding for both thumb and arm. */
8722 inst
.instruction
|= (0x7U
<< 29) | (0xF << 24);
8724 inst
.instruction
|= (0xFU
<< 28) | (0x1 << 25);
8725 neon_write_immbits (immbits
);
8733 /* Check if vldr Rx, =constant could be optimized to vmov Rx, #constant. */
8734 if (inst
.operands
[i
].issingle
8735 && is_quarter_float (inst
.operands
[1].imm
)
8736 && ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_v3xd
))
8738 inst
.operands
[1].imm
=
8739 neon_qfloat_bits (v
);
8740 do_vfp_nsyn_opcode ("fconsts");
8744 /* If our host does not support a 64-bit type then we cannot perform
8745 the following optimization. This mean that there will be a
8746 discrepancy between the output produced by an assembler built for
8747 a 32-bit-only host and the output produced from a 64-bit host, but
8748 this cannot be helped. */
8749 #if defined BFD_HOST_64_BIT
8750 else if (!inst
.operands
[1].issingle
8751 && ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_v3
))
8753 if (is_double_a_single (v
)
8754 && is_quarter_float (double_to_single (v
)))
8756 inst
.operands
[1].imm
=
8757 neon_qfloat_bits (double_to_single (v
));
8758 do_vfp_nsyn_opcode ("fconstd");
8766 if (add_to_lit_pool ((!inst
.operands
[i
].isvec
8767 || inst
.operands
[i
].issingle
) ? 4 : 8) == FAIL
)
8770 inst
.operands
[1].reg
= REG_PC
;
8771 inst
.operands
[1].isreg
= 1;
8772 inst
.operands
[1].preind
= 1;
8773 inst
.relocs
[0].pc_rel
= 1;
8774 inst
.relocs
[0].type
= (thumb_p
8775 ? BFD_RELOC_ARM_THUMB_OFFSET
8777 ? BFD_RELOC_ARM_HWLITERAL
8778 : BFD_RELOC_ARM_LITERAL
));
8782 /* inst.operands[i] was set up by parse_address. Encode it into an
8783 ARM-format instruction. Reject all forms which cannot be encoded
8784 into a coprocessor load/store instruction. If wb_ok is false,
8785 reject use of writeback; if unind_ok is false, reject use of
8786 unindexed addressing. If reloc_override is not 0, use it instead
8787 of BFD_ARM_CP_OFF_IMM, unless the initial relocation is a group one
8788 (in which case it is preserved). */
8791 encode_arm_cp_address (int i
, int wb_ok
, int unind_ok
, int reloc_override
)
8793 if (!inst
.operands
[i
].isreg
)
8796 if (! inst
.operands
[0].isvec
)
8798 inst
.error
= _("invalid co-processor operand");
8801 if (move_or_literal_pool (0, CONST_VEC
, /*mode_3=*/FALSE
))
8805 inst
.instruction
|= inst
.operands
[i
].reg
<< 16;
8807 gas_assert (!(inst
.operands
[i
].preind
&& inst
.operands
[i
].postind
));
8809 if (!inst
.operands
[i
].preind
&& !inst
.operands
[i
].postind
) /* unindexed */
8811 gas_assert (!inst
.operands
[i
].writeback
);
8814 inst
.error
= _("instruction does not support unindexed addressing");
8817 inst
.instruction
|= inst
.operands
[i
].imm
;
8818 inst
.instruction
|= INDEX_UP
;
8822 if (inst
.operands
[i
].preind
)
8823 inst
.instruction
|= PRE_INDEX
;
8825 if (inst
.operands
[i
].writeback
)
8827 if (inst
.operands
[i
].reg
== REG_PC
)
8829 inst
.error
= _("pc may not be used with write-back");
8834 inst
.error
= _("instruction does not support writeback");
8837 inst
.instruction
|= WRITE_BACK
;
8841 inst
.relocs
[0].type
= (bfd_reloc_code_real_type
) reloc_override
;
8842 else if ((inst
.relocs
[0].type
< BFD_RELOC_ARM_ALU_PC_G0_NC
8843 || inst
.relocs
[0].type
> BFD_RELOC_ARM_LDC_SB_G2
)
8844 && inst
.relocs
[0].type
!= BFD_RELOC_ARM_LDR_PC_G0
)
8847 inst
.relocs
[0].type
= BFD_RELOC_ARM_T32_CP_OFF_IMM
;
8849 inst
.relocs
[0].type
= BFD_RELOC_ARM_CP_OFF_IMM
;
8852 /* Prefer + for zero encoded value. */
8853 if (!inst
.operands
[i
].negative
)
8854 inst
.instruction
|= INDEX_UP
;
8859 /* Functions for instruction encoding, sorted by sub-architecture.
8860 First some generics; their names are taken from the conventional
8861 bit positions for register arguments in ARM format instructions. */
8871 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
8877 inst
.instruction
|= inst
.operands
[0].reg
<< 16;
8883 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
8884 inst
.instruction
|= inst
.operands
[1].reg
;
8890 inst
.instruction
|= inst
.operands
[0].reg
;
8891 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
8897 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
8898 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
8904 inst
.instruction
|= inst
.operands
[0].reg
<< 16;
8905 inst
.instruction
|= inst
.operands
[1].reg
<< 12;
8911 inst
.instruction
|= inst
.operands
[0].reg
<< 8;
8912 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
8916 check_obsolete (const arm_feature_set
*feature
, const char *msg
)
8918 if (ARM_CPU_IS_ANY (cpu_variant
))
8920 as_tsktsk ("%s", msg
);
8923 else if (ARM_CPU_HAS_FEATURE (cpu_variant
, *feature
))
8935 unsigned Rn
= inst
.operands
[2].reg
;
8936 /* Enforce restrictions on SWP instruction. */
8937 if ((inst
.instruction
& 0x0fbfffff) == 0x01000090)
8939 constraint (Rn
== inst
.operands
[0].reg
|| Rn
== inst
.operands
[1].reg
,
8940 _("Rn must not overlap other operands"));
8942 /* SWP{b} is obsolete for ARMv8-A, and deprecated for ARMv6* and ARMv7.
8944 if (!check_obsolete (&arm_ext_v8
,
8945 _("swp{b} use is obsoleted for ARMv8 and later"))
8946 && warn_on_deprecated
8947 && ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v6
))
8948 as_tsktsk (_("swp{b} use is deprecated for ARMv6 and ARMv7"));
8951 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
8952 inst
.instruction
|= inst
.operands
[1].reg
;
8953 inst
.instruction
|= Rn
<< 16;
8959 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
8960 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
8961 inst
.instruction
|= inst
.operands
[2].reg
;
8967 constraint ((inst
.operands
[2].reg
== REG_PC
), BAD_PC
);
8968 constraint (((inst
.relocs
[0].exp
.X_op
!= O_constant
8969 && inst
.relocs
[0].exp
.X_op
!= O_illegal
)
8970 || inst
.relocs
[0].exp
.X_add_number
!= 0),
8972 inst
.instruction
|= inst
.operands
[0].reg
;
8973 inst
.instruction
|= inst
.operands
[1].reg
<< 12;
8974 inst
.instruction
|= inst
.operands
[2].reg
<< 16;
8980 inst
.instruction
|= inst
.operands
[0].imm
;
8986 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
8987 encode_arm_cp_address (1, TRUE
, TRUE
, 0);
8990 /* ARM instructions, in alphabetical order by function name (except
8991 that wrapper functions appear immediately after the function they
8994 /* This is a pseudo-op of the form "adr rd, label" to be converted
8995 into a relative address of the form "add rd, pc, #label-.-8". */
9000 inst
.instruction
|= (inst
.operands
[0].reg
<< 12); /* Rd */
9002 /* Frag hacking will turn this into a sub instruction if the offset turns
9003 out to be negative. */
9004 inst
.relocs
[0].type
= BFD_RELOC_ARM_IMMEDIATE
;
9005 inst
.relocs
[0].pc_rel
= 1;
9006 inst
.relocs
[0].exp
.X_add_number
-= 8;
9008 if (support_interwork
9009 && inst
.relocs
[0].exp
.X_op
== O_symbol
9010 && inst
.relocs
[0].exp
.X_add_symbol
!= NULL
9011 && S_IS_DEFINED (inst
.relocs
[0].exp
.X_add_symbol
)
9012 && THUMB_IS_FUNC (inst
.relocs
[0].exp
.X_add_symbol
))
9013 inst
.relocs
[0].exp
.X_add_number
|= 1;
9016 /* This is a pseudo-op of the form "adrl rd, label" to be converted
9017 into a relative address of the form:
9018 add rd, pc, #low(label-.-8)"
9019 add rd, rd, #high(label-.-8)" */
9024 inst
.instruction
|= (inst
.operands
[0].reg
<< 12); /* Rd */
9026 /* Frag hacking will turn this into a sub instruction if the offset turns
9027 out to be negative. */
9028 inst
.relocs
[0].type
= BFD_RELOC_ARM_ADRL_IMMEDIATE
;
9029 inst
.relocs
[0].pc_rel
= 1;
9030 inst
.size
= INSN_SIZE
* 2;
9031 inst
.relocs
[0].exp
.X_add_number
-= 8;
9033 if (support_interwork
9034 && inst
.relocs
[0].exp
.X_op
== O_symbol
9035 && inst
.relocs
[0].exp
.X_add_symbol
!= NULL
9036 && S_IS_DEFINED (inst
.relocs
[0].exp
.X_add_symbol
)
9037 && THUMB_IS_FUNC (inst
.relocs
[0].exp
.X_add_symbol
))
9038 inst
.relocs
[0].exp
.X_add_number
|= 1;
9044 constraint (inst
.relocs
[0].type
>= BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
9045 && inst
.relocs
[0].type
<= BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC
,
9047 if (!inst
.operands
[1].present
)
9048 inst
.operands
[1].reg
= inst
.operands
[0].reg
;
9049 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
9050 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
9051 encode_arm_shifter_operand (2);
9057 if (inst
.operands
[0].present
)
9058 inst
.instruction
|= inst
.operands
[0].imm
;
9060 inst
.instruction
|= 0xf;
9066 unsigned int msb
= inst
.operands
[1].imm
+ inst
.operands
[2].imm
;
9067 constraint (msb
> 32, _("bit-field extends past end of register"));
9068 /* The instruction encoding stores the LSB and MSB,
9069 not the LSB and width. */
9070 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
9071 inst
.instruction
|= inst
.operands
[1].imm
<< 7;
9072 inst
.instruction
|= (msb
- 1) << 16;
9080 /* #0 in second position is alternative syntax for bfc, which is
9081 the same instruction but with REG_PC in the Rm field. */
9082 if (!inst
.operands
[1].isreg
)
9083 inst
.operands
[1].reg
= REG_PC
;
9085 msb
= inst
.operands
[2].imm
+ inst
.operands
[3].imm
;
9086 constraint (msb
> 32, _("bit-field extends past end of register"));
9087 /* The instruction encoding stores the LSB and MSB,
9088 not the LSB and width. */
9089 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
9090 inst
.instruction
|= inst
.operands
[1].reg
;
9091 inst
.instruction
|= inst
.operands
[2].imm
<< 7;
9092 inst
.instruction
|= (msb
- 1) << 16;
9098 constraint (inst
.operands
[2].imm
+ inst
.operands
[3].imm
> 32,
9099 _("bit-field extends past end of register"));
9100 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
9101 inst
.instruction
|= inst
.operands
[1].reg
;
9102 inst
.instruction
|= inst
.operands
[2].imm
<< 7;
9103 inst
.instruction
|= (inst
.operands
[3].imm
- 1) << 16;
9106 /* ARM V5 breakpoint instruction (argument parse)
9107 BKPT <16 bit unsigned immediate>
9108 Instruction is not conditional.
9109 The bit pattern given in insns[] has the COND_ALWAYS condition,
9110 and it is an error if the caller tried to override that. */
9115 /* Top 12 of 16 bits to bits 19:8. */
9116 inst
.instruction
|= (inst
.operands
[0].imm
& 0xfff0) << 4;
9118 /* Bottom 4 of 16 bits to bits 3:0. */
9119 inst
.instruction
|= inst
.operands
[0].imm
& 0xf;
9123 encode_branch (int default_reloc
)
9125 if (inst
.operands
[0].hasreloc
)
9127 constraint (inst
.operands
[0].imm
!= BFD_RELOC_ARM_PLT32
9128 && inst
.operands
[0].imm
!= BFD_RELOC_ARM_TLS_CALL
,
9129 _("the only valid suffixes here are '(plt)' and '(tlscall)'"));
9130 inst
.relocs
[0].type
= inst
.operands
[0].imm
== BFD_RELOC_ARM_PLT32
9131 ? BFD_RELOC_ARM_PLT32
9132 : thumb_mode
? BFD_RELOC_ARM_THM_TLS_CALL
: BFD_RELOC_ARM_TLS_CALL
;
9135 inst
.relocs
[0].type
= (bfd_reloc_code_real_type
) default_reloc
;
9136 inst
.relocs
[0].pc_rel
= 1;
9143 if (EF_ARM_EABI_VERSION (meabi_flags
) >= EF_ARM_EABI_VER4
)
9144 encode_branch (BFD_RELOC_ARM_PCREL_JUMP
);
9147 encode_branch (BFD_RELOC_ARM_PCREL_BRANCH
);
9154 if (EF_ARM_EABI_VERSION (meabi_flags
) >= EF_ARM_EABI_VER4
)
9156 if (inst
.cond
== COND_ALWAYS
)
9157 encode_branch (BFD_RELOC_ARM_PCREL_CALL
);
9159 encode_branch (BFD_RELOC_ARM_PCREL_JUMP
);
9163 encode_branch (BFD_RELOC_ARM_PCREL_BRANCH
);
9166 /* ARM V5 branch-link-exchange instruction (argument parse)
9167 BLX <target_addr> ie BLX(1)
9168 BLX{<condition>} <Rm> ie BLX(2)
9169 Unfortunately, there are two different opcodes for this mnemonic.
9170 So, the insns[].value is not used, and the code here zaps values
9171 into inst.instruction.
9172 Also, the <target_addr> can be 25 bits, hence has its own reloc. */
9177 if (inst
.operands
[0].isreg
)
9179 /* Arg is a register; the opcode provided by insns[] is correct.
9180 It is not illegal to do "blx pc", just useless. */
9181 if (inst
.operands
[0].reg
== REG_PC
)
9182 as_tsktsk (_("use of r15 in blx in ARM mode is not really useful"));
9184 inst
.instruction
|= inst
.operands
[0].reg
;
9188 /* Arg is an address; this instruction cannot be executed
9189 conditionally, and the opcode must be adjusted.
9190 We retain the BFD_RELOC_ARM_PCREL_BLX till the very end
9191 where we generate out a BFD_RELOC_ARM_PCREL_CALL instead. */
9192 constraint (inst
.cond
!= COND_ALWAYS
, BAD_COND
);
9193 inst
.instruction
= 0xfa000000;
9194 encode_branch (BFD_RELOC_ARM_PCREL_BLX
);
9201 bfd_boolean want_reloc
;
9203 if (inst
.operands
[0].reg
== REG_PC
)
9204 as_tsktsk (_("use of r15 in bx in ARM mode is not really useful"));
9206 inst
.instruction
|= inst
.operands
[0].reg
;
9207 /* Output R_ARM_V4BX relocations if is an EABI object that looks like
9208 it is for ARMv4t or earlier. */
9209 want_reloc
= !ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v5
);
9210 if (!ARM_FEATURE_ZERO (selected_object_arch
)
9211 && !ARM_CPU_HAS_FEATURE (selected_object_arch
, arm_ext_v5
))
9215 if (EF_ARM_EABI_VERSION (meabi_flags
) < EF_ARM_EABI_VER4
)
9220 inst
.relocs
[0].type
= BFD_RELOC_ARM_V4BX
;
9224 /* ARM v5TEJ. Jump to Jazelle code. */
9229 if (inst
.operands
[0].reg
== REG_PC
)
9230 as_tsktsk (_("use of r15 in bxj is not really useful"));
9232 inst
.instruction
|= inst
.operands
[0].reg
;
9235 /* Co-processor data operation:
9236 CDP{cond} <coproc>, <opcode_1>, <CRd>, <CRn>, <CRm>{, <opcode_2>}
9237 CDP2 <coproc>, <opcode_1>, <CRd>, <CRn>, <CRm>{, <opcode_2>} */
9241 inst
.instruction
|= inst
.operands
[0].reg
<< 8;
9242 inst
.instruction
|= inst
.operands
[1].imm
<< 20;
9243 inst
.instruction
|= inst
.operands
[2].reg
<< 12;
9244 inst
.instruction
|= inst
.operands
[3].reg
<< 16;
9245 inst
.instruction
|= inst
.operands
[4].reg
;
9246 inst
.instruction
|= inst
.operands
[5].imm
<< 5;
9252 inst
.instruction
|= inst
.operands
[0].reg
<< 16;
9253 encode_arm_shifter_operand (1);
9256 /* Transfer between coprocessor and ARM registers.
9257 MRC{cond} <coproc>, <opcode_1>, <Rd>, <CRn>, <CRm>{, <opcode_2>}
9262 No special properties. */
9264 struct deprecated_coproc_regs_s
9271 arm_feature_set deprecated
;
9272 arm_feature_set obsoleted
;
9273 const char *dep_msg
;
9274 const char *obs_msg
;
9277 #define DEPR_ACCESS_V8 \
9278 N_("This coprocessor register access is deprecated in ARMv8")
9280 /* Table of all deprecated coprocessor registers. */
9281 static struct deprecated_coproc_regs_s deprecated_coproc_regs
[] =
9283 {15, 0, 7, 10, 5, /* CP15DMB. */
9284 ARM_FEATURE_CORE_LOW (ARM_EXT_V8
), ARM_ARCH_NONE
,
9285 DEPR_ACCESS_V8
, NULL
},
9286 {15, 0, 7, 10, 4, /* CP15DSB. */
9287 ARM_FEATURE_CORE_LOW (ARM_EXT_V8
), ARM_ARCH_NONE
,
9288 DEPR_ACCESS_V8
, NULL
},
9289 {15, 0, 7, 5, 4, /* CP15ISB. */
9290 ARM_FEATURE_CORE_LOW (ARM_EXT_V8
), ARM_ARCH_NONE
,
9291 DEPR_ACCESS_V8
, NULL
},
9292 {14, 6, 1, 0, 0, /* TEEHBR. */
9293 ARM_FEATURE_CORE_LOW (ARM_EXT_V8
), ARM_ARCH_NONE
,
9294 DEPR_ACCESS_V8
, NULL
},
9295 {14, 6, 0, 0, 0, /* TEECR. */
9296 ARM_FEATURE_CORE_LOW (ARM_EXT_V8
), ARM_ARCH_NONE
,
9297 DEPR_ACCESS_V8
, NULL
},
9300 #undef DEPR_ACCESS_V8
9302 static const size_t deprecated_coproc_reg_count
=
9303 sizeof (deprecated_coproc_regs
) / sizeof (deprecated_coproc_regs
[0]);
9311 Rd
= inst
.operands
[2].reg
;
9314 if (inst
.instruction
== 0xee000010
9315 || inst
.instruction
== 0xfe000010)
9317 reject_bad_reg (Rd
);
9318 else if (!ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v8
))
9320 constraint (Rd
== REG_SP
, BAD_SP
);
9325 if (inst
.instruction
== 0xe000010)
9326 constraint (Rd
== REG_PC
, BAD_PC
);
9329 for (i
= 0; i
< deprecated_coproc_reg_count
; ++i
)
9331 const struct deprecated_coproc_regs_s
*r
=
9332 deprecated_coproc_regs
+ i
;
9334 if (inst
.operands
[0].reg
== r
->cp
9335 && inst
.operands
[1].imm
== r
->opc1
9336 && inst
.operands
[3].reg
== r
->crn
9337 && inst
.operands
[4].reg
== r
->crm
9338 && inst
.operands
[5].imm
== r
->opc2
)
9340 if (! ARM_CPU_IS_ANY (cpu_variant
)
9341 && warn_on_deprecated
9342 && ARM_CPU_HAS_FEATURE (cpu_variant
, r
->deprecated
))
9343 as_tsktsk ("%s", r
->dep_msg
);
9347 inst
.instruction
|= inst
.operands
[0].reg
<< 8;
9348 inst
.instruction
|= inst
.operands
[1].imm
<< 21;
9349 inst
.instruction
|= Rd
<< 12;
9350 inst
.instruction
|= inst
.operands
[3].reg
<< 16;
9351 inst
.instruction
|= inst
.operands
[4].reg
;
9352 inst
.instruction
|= inst
.operands
[5].imm
<< 5;
9355 /* Transfer between coprocessor register and pair of ARM registers.
9356 MCRR{cond} <coproc>, <opcode>, <Rd>, <Rn>, <CRm>.
9361 Two XScale instructions are special cases of these:
9363 MAR{cond} acc0, <RdLo>, <RdHi> == MCRR{cond} p0, #0, <RdLo>, <RdHi>, c0
9364 MRA{cond} acc0, <RdLo>, <RdHi> == MRRC{cond} p0, #0, <RdLo>, <RdHi>, c0
9366 Result unpredictable if Rd or Rn is R15. */
9373 Rd
= inst
.operands
[2].reg
;
9374 Rn
= inst
.operands
[3].reg
;
9378 reject_bad_reg (Rd
);
9379 reject_bad_reg (Rn
);
9383 constraint (Rd
== REG_PC
, BAD_PC
);
9384 constraint (Rn
== REG_PC
, BAD_PC
);
9387 /* Only check the MRRC{2} variants. */
9388 if ((inst
.instruction
& 0x0FF00000) == 0x0C500000)
9390 /* If Rd == Rn, error that the operation is
9391 unpredictable (example MRRC p3,#1,r1,r1,c4). */
9392 constraint (Rd
== Rn
, BAD_OVERLAP
);
9395 inst
.instruction
|= inst
.operands
[0].reg
<< 8;
9396 inst
.instruction
|= inst
.operands
[1].imm
<< 4;
9397 inst
.instruction
|= Rd
<< 12;
9398 inst
.instruction
|= Rn
<< 16;
9399 inst
.instruction
|= inst
.operands
[4].reg
;
9405 inst
.instruction
|= inst
.operands
[0].imm
<< 6;
9406 if (inst
.operands
[1].present
)
9408 inst
.instruction
|= CPSI_MMOD
;
9409 inst
.instruction
|= inst
.operands
[1].imm
;
9416 inst
.instruction
|= inst
.operands
[0].imm
;
9422 unsigned Rd
, Rn
, Rm
;
9424 Rd
= inst
.operands
[0].reg
;
9425 Rn
= (inst
.operands
[1].present
9426 ? inst
.operands
[1].reg
: Rd
);
9427 Rm
= inst
.operands
[2].reg
;
9429 constraint ((Rd
== REG_PC
), BAD_PC
);
9430 constraint ((Rn
== REG_PC
), BAD_PC
);
9431 constraint ((Rm
== REG_PC
), BAD_PC
);
9433 inst
.instruction
|= Rd
<< 16;
9434 inst
.instruction
|= Rn
<< 0;
9435 inst
.instruction
|= Rm
<< 8;
9441 /* There is no IT instruction in ARM mode. We
9442 process it to do the validation as if in
9443 thumb mode, just in case the code gets
9444 assembled for thumb using the unified syntax. */
9449 set_pred_insn_type (IT_INSN
);
9450 now_pred
.mask
= (inst
.instruction
& 0xf) | 0x10;
9451 now_pred
.cc
= inst
.operands
[0].imm
;
9455 /* If there is only one register in the register list,
9456 then return its register number. Otherwise return -1. */
9458 only_one_reg_in_list (int range
)
9460 int i
= ffs (range
) - 1;
9461 return (i
> 15 || range
!= (1 << i
)) ? -1 : i
;
9465 encode_ldmstm(int from_push_pop_mnem
)
9467 int base_reg
= inst
.operands
[0].reg
;
9468 int range
= inst
.operands
[1].imm
;
9471 inst
.instruction
|= base_reg
<< 16;
9472 inst
.instruction
|= range
;
9474 if (inst
.operands
[1].writeback
)
9475 inst
.instruction
|= LDM_TYPE_2_OR_3
;
9477 if (inst
.operands
[0].writeback
)
9479 inst
.instruction
|= WRITE_BACK
;
9480 /* Check for unpredictable uses of writeback. */
9481 if (inst
.instruction
& LOAD_BIT
)
9483 /* Not allowed in LDM type 2. */
9484 if ((inst
.instruction
& LDM_TYPE_2_OR_3
)
9485 && ((range
& (1 << REG_PC
)) == 0))
9486 as_warn (_("writeback of base register is UNPREDICTABLE"));
9487 /* Only allowed if base reg not in list for other types. */
9488 else if (range
& (1 << base_reg
))
9489 as_warn (_("writeback of base register when in register list is UNPREDICTABLE"));
9493 /* Not allowed for type 2. */
9494 if (inst
.instruction
& LDM_TYPE_2_OR_3
)
9495 as_warn (_("writeback of base register is UNPREDICTABLE"));
9496 /* Only allowed if base reg not in list, or first in list. */
9497 else if ((range
& (1 << base_reg
))
9498 && (range
& ((1 << base_reg
) - 1)))
9499 as_warn (_("if writeback register is in list, it must be the lowest reg in the list"));
9503 /* If PUSH/POP has only one register, then use the A2 encoding. */
9504 one_reg
= only_one_reg_in_list (range
);
9505 if (from_push_pop_mnem
&& one_reg
>= 0)
9507 int is_push
= (inst
.instruction
& A_PUSH_POP_OP_MASK
) == A1_OPCODE_PUSH
;
9509 if (is_push
&& one_reg
== 13 /* SP */)
9510 /* PR 22483: The A2 encoding cannot be used when
9511 pushing the stack pointer as this is UNPREDICTABLE. */
9514 inst
.instruction
&= A_COND_MASK
;
9515 inst
.instruction
|= is_push
? A2_OPCODE_PUSH
: A2_OPCODE_POP
;
9516 inst
.instruction
|= one_reg
<< 12;
9523 encode_ldmstm (/*from_push_pop_mnem=*/FALSE
);
9526 /* ARMv5TE load-consecutive (argument parse)
9535 constraint (inst
.operands
[0].reg
% 2 != 0,
9536 _("first transfer register must be even"));
9537 constraint (inst
.operands
[1].present
9538 && inst
.operands
[1].reg
!= inst
.operands
[0].reg
+ 1,
9539 _("can only transfer two consecutive registers"));
9540 constraint (inst
.operands
[0].reg
== REG_LR
, _("r14 not allowed here"));
9541 constraint (!inst
.operands
[2].isreg
, _("'[' expected"));
9543 if (!inst
.operands
[1].present
)
9544 inst
.operands
[1].reg
= inst
.operands
[0].reg
+ 1;
9546 /* encode_arm_addr_mode_3 will diagnose overlap between the base
9547 register and the first register written; we have to diagnose
9548 overlap between the base and the second register written here. */
9550 if (inst
.operands
[2].reg
== inst
.operands
[1].reg
9551 && (inst
.operands
[2].writeback
|| inst
.operands
[2].postind
))
9552 as_warn (_("base register written back, and overlaps "
9553 "second transfer register"));
9555 if (!(inst
.instruction
& V4_STR_BIT
))
9557 /* For an index-register load, the index register must not overlap the
9558 destination (even if not write-back). */
9559 if (inst
.operands
[2].immisreg
9560 && ((unsigned) inst
.operands
[2].imm
== inst
.operands
[0].reg
9561 || (unsigned) inst
.operands
[2].imm
== inst
.operands
[1].reg
))
9562 as_warn (_("index register overlaps transfer register"));
9564 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
9565 encode_arm_addr_mode_3 (2, /*is_t=*/FALSE
);
9571 constraint (!inst
.operands
[1].isreg
|| !inst
.operands
[1].preind
9572 || inst
.operands
[1].postind
|| inst
.operands
[1].writeback
9573 || inst
.operands
[1].immisreg
|| inst
.operands
[1].shifted
9574 || inst
.operands
[1].negative
9575 /* This can arise if the programmer has written
9577 or if they have mistakenly used a register name as the last
9580 It is very difficult to distinguish between these two cases
9581 because "rX" might actually be a label. ie the register
9582 name has been occluded by a symbol of the same name. So we
9583 just generate a general 'bad addressing mode' type error
9584 message and leave it up to the programmer to discover the
9585 true cause and fix their mistake. */
9586 || (inst
.operands
[1].reg
== REG_PC
),
9589 constraint (inst
.relocs
[0].exp
.X_op
!= O_constant
9590 || inst
.relocs
[0].exp
.X_add_number
!= 0,
9591 _("offset must be zero in ARM encoding"));
9593 constraint ((inst
.operands
[1].reg
== REG_PC
), BAD_PC
);
9595 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
9596 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
9597 inst
.relocs
[0].type
= BFD_RELOC_UNUSED
;
9603 constraint (inst
.operands
[0].reg
% 2 != 0,
9604 _("even register required"));
9605 constraint (inst
.operands
[1].present
9606 && inst
.operands
[1].reg
!= inst
.operands
[0].reg
+ 1,
9607 _("can only load two consecutive registers"));
9608 /* If op 1 were present and equal to PC, this function wouldn't
9609 have been called in the first place. */
9610 constraint (inst
.operands
[0].reg
== REG_LR
, _("r14 not allowed here"));
9612 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
9613 inst
.instruction
|= inst
.operands
[2].reg
<< 16;
9616 /* In both ARM and thumb state 'ldr pc, #imm' with an immediate
9617 which is not a multiple of four is UNPREDICTABLE. */
9619 check_ldr_r15_aligned (void)
9621 constraint (!(inst
.operands
[1].immisreg
)
9622 && (inst
.operands
[0].reg
== REG_PC
9623 && inst
.operands
[1].reg
== REG_PC
9624 && (inst
.relocs
[0].exp
.X_add_number
& 0x3)),
9625 _("ldr to register 15 must be 4-byte aligned"));
9631 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
9632 if (!inst
.operands
[1].isreg
)
9633 if (move_or_literal_pool (0, CONST_ARM
, /*mode_3=*/FALSE
))
9635 encode_arm_addr_mode_2 (1, /*is_t=*/FALSE
);
9636 check_ldr_r15_aligned ();
9642 /* ldrt/strt always use post-indexed addressing. Turn [Rn] into [Rn]! and
9644 if (inst
.operands
[1].preind
)
9646 constraint (inst
.relocs
[0].exp
.X_op
!= O_constant
9647 || inst
.relocs
[0].exp
.X_add_number
!= 0,
9648 _("this instruction requires a post-indexed address"));
9650 inst
.operands
[1].preind
= 0;
9651 inst
.operands
[1].postind
= 1;
9652 inst
.operands
[1].writeback
= 1;
9654 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
9655 encode_arm_addr_mode_2 (1, /*is_t=*/TRUE
);
9658 /* Halfword and signed-byte load/store operations. */
9663 constraint (inst
.operands
[0].reg
== REG_PC
, BAD_PC
);
9664 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
9665 if (!inst
.operands
[1].isreg
)
9666 if (move_or_literal_pool (0, CONST_ARM
, /*mode_3=*/TRUE
))
9668 encode_arm_addr_mode_3 (1, /*is_t=*/FALSE
);
9674 /* ldrt/strt always use post-indexed addressing. Turn [Rn] into [Rn]! and
9676 if (inst
.operands
[1].preind
)
9678 constraint (inst
.relocs
[0].exp
.X_op
!= O_constant
9679 || inst
.relocs
[0].exp
.X_add_number
!= 0,
9680 _("this instruction requires a post-indexed address"));
9682 inst
.operands
[1].preind
= 0;
9683 inst
.operands
[1].postind
= 1;
9684 inst
.operands
[1].writeback
= 1;
9686 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
9687 encode_arm_addr_mode_3 (1, /*is_t=*/TRUE
);
9690 /* Co-processor register load/store.
9691 Format: <LDC|STC>{cond}[L] CP#,CRd,<address> */
9695 inst
.instruction
|= inst
.operands
[0].reg
<< 8;
9696 inst
.instruction
|= inst
.operands
[1].reg
<< 12;
9697 encode_arm_cp_address (2, TRUE
, TRUE
, 0);
9703 /* This restriction does not apply to mls (nor to mla in v6 or later). */
9704 if (inst
.operands
[0].reg
== inst
.operands
[1].reg
9705 && !ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v6
)
9706 && !(inst
.instruction
& 0x00400000))
9707 as_tsktsk (_("Rd and Rm should be different in mla"));
9709 inst
.instruction
|= inst
.operands
[0].reg
<< 16;
9710 inst
.instruction
|= inst
.operands
[1].reg
;
9711 inst
.instruction
|= inst
.operands
[2].reg
<< 8;
9712 inst
.instruction
|= inst
.operands
[3].reg
<< 12;
9718 constraint (inst
.relocs
[0].type
>= BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
9719 && inst
.relocs
[0].type
<= BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC
,
9721 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
9722 encode_arm_shifter_operand (1);
9725 /* ARM V6T2 16-bit immediate register load: MOV[WT]{cond} Rd, #<imm16>. */
9732 top
= (inst
.instruction
& 0x00400000) != 0;
9733 constraint (top
&& inst
.relocs
[0].type
== BFD_RELOC_ARM_MOVW
,
9734 _(":lower16: not allowed in this instruction"));
9735 constraint (!top
&& inst
.relocs
[0].type
== BFD_RELOC_ARM_MOVT
,
9736 _(":upper16: not allowed in this instruction"));
9737 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
9738 if (inst
.relocs
[0].type
== BFD_RELOC_UNUSED
)
9740 imm
= inst
.relocs
[0].exp
.X_add_number
;
9741 /* The value is in two pieces: 0:11, 16:19. */
9742 inst
.instruction
|= (imm
& 0x00000fff);
9743 inst
.instruction
|= (imm
& 0x0000f000) << 4;
9748 do_vfp_nsyn_mrs (void)
9750 if (inst
.operands
[0].isvec
)
9752 if (inst
.operands
[1].reg
!= 1)
9753 first_error (_("operand 1 must be FPSCR"));
9754 memset (&inst
.operands
[0], '\0', sizeof (inst
.operands
[0]));
9755 memset (&inst
.operands
[1], '\0', sizeof (inst
.operands
[1]));
9756 do_vfp_nsyn_opcode ("fmstat");
9758 else if (inst
.operands
[1].isvec
)
9759 do_vfp_nsyn_opcode ("fmrx");
9767 do_vfp_nsyn_msr (void)
9769 if (inst
.operands
[0].isvec
)
9770 do_vfp_nsyn_opcode ("fmxr");
9780 unsigned Rt
= inst
.operands
[0].reg
;
9782 if (thumb_mode
&& Rt
== REG_SP
)
9784 inst
.error
= BAD_SP
;
9788 /* MVFR2 is only valid at ARMv8-A. */
9789 if (inst
.operands
[1].reg
== 5)
9790 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_armv8
),
9793 /* APSR_ sets isvec. All other refs to PC are illegal. */
9794 if (!inst
.operands
[0].isvec
&& Rt
== REG_PC
)
9796 inst
.error
= BAD_PC
;
9800 /* If we get through parsing the register name, we just insert the number
9801 generated into the instruction without further validation. */
9802 inst
.instruction
|= (inst
.operands
[1].reg
<< 16);
9803 inst
.instruction
|= (Rt
<< 12);
9809 unsigned Rt
= inst
.operands
[1].reg
;
9812 reject_bad_reg (Rt
);
9813 else if (Rt
== REG_PC
)
9815 inst
.error
= BAD_PC
;
9819 /* MVFR2 is only valid for ARMv8-A. */
9820 if (inst
.operands
[0].reg
== 5)
9821 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_armv8
),
9824 /* If we get through parsing the register name, we just insert the number
9825 generated into the instruction without further validation. */
9826 inst
.instruction
|= (inst
.operands
[0].reg
<< 16);
9827 inst
.instruction
|= (Rt
<< 12);
9835 if (do_vfp_nsyn_mrs () == SUCCESS
)
9838 constraint (inst
.operands
[0].reg
== REG_PC
, BAD_PC
);
9839 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
9841 if (inst
.operands
[1].isreg
)
9843 br
= inst
.operands
[1].reg
;
9844 if (((br
& 0x200) == 0) && ((br
& 0xf0000) != 0xf0000))
9845 as_bad (_("bad register for mrs"));
9849 /* mrs only accepts CPSR/SPSR/CPSR_all/SPSR_all. */
9850 constraint ((inst
.operands
[1].imm
& (PSR_c
|PSR_x
|PSR_s
|PSR_f
))
9852 _("'APSR', 'CPSR' or 'SPSR' expected"));
9853 br
= (15<<16) | (inst
.operands
[1].imm
& SPSR_BIT
);
9856 inst
.instruction
|= br
;
9859 /* Two possible forms:
9860 "{C|S}PSR_<field>, Rm",
9861 "{C|S}PSR_f, #expression". */
9866 if (do_vfp_nsyn_msr () == SUCCESS
)
9869 inst
.instruction
|= inst
.operands
[0].imm
;
9870 if (inst
.operands
[1].isreg
)
9871 inst
.instruction
|= inst
.operands
[1].reg
;
9874 inst
.instruction
|= INST_IMMEDIATE
;
9875 inst
.relocs
[0].type
= BFD_RELOC_ARM_IMMEDIATE
;
9876 inst
.relocs
[0].pc_rel
= 0;
9883 constraint (inst
.operands
[2].reg
== REG_PC
, BAD_PC
);
9885 if (!inst
.operands
[2].present
)
9886 inst
.operands
[2].reg
= inst
.operands
[0].reg
;
9887 inst
.instruction
|= inst
.operands
[0].reg
<< 16;
9888 inst
.instruction
|= inst
.operands
[1].reg
;
9889 inst
.instruction
|= inst
.operands
[2].reg
<< 8;
9891 if (inst
.operands
[0].reg
== inst
.operands
[1].reg
9892 && !ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v6
))
9893 as_tsktsk (_("Rd and Rm should be different in mul"));
9896 /* Long Multiply Parser
9897 UMULL RdLo, RdHi, Rm, Rs
9898 SMULL RdLo, RdHi, Rm, Rs
9899 UMLAL RdLo, RdHi, Rm, Rs
9900 SMLAL RdLo, RdHi, Rm, Rs. */
9905 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
9906 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
9907 inst
.instruction
|= inst
.operands
[2].reg
;
9908 inst
.instruction
|= inst
.operands
[3].reg
<< 8;
9910 /* rdhi and rdlo must be different. */
9911 if (inst
.operands
[0].reg
== inst
.operands
[1].reg
)
9912 as_tsktsk (_("rdhi and rdlo must be different"));
9914 /* rdhi, rdlo and rm must all be different before armv6. */
9915 if ((inst
.operands
[0].reg
== inst
.operands
[2].reg
9916 || inst
.operands
[1].reg
== inst
.operands
[2].reg
)
9917 && !ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v6
))
9918 as_tsktsk (_("rdhi, rdlo and rm must all be different"));
9924 if (inst
.operands
[0].present
9925 || ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v6k
))
9927 /* Architectural NOP hints are CPSR sets with no bits selected. */
9928 inst
.instruction
&= 0xf0000000;
9929 inst
.instruction
|= 0x0320f000;
9930 if (inst
.operands
[0].present
)
9931 inst
.instruction
|= inst
.operands
[0].imm
;
9935 /* ARM V6 Pack Halfword Bottom Top instruction (argument parse).
9936 PKHBT {<cond>} <Rd>, <Rn>, <Rm> {, LSL #<shift_imm>}
9937 Condition defaults to COND_ALWAYS.
9938 Error if Rd, Rn or Rm are R15. */
9943 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
9944 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
9945 inst
.instruction
|= inst
.operands
[2].reg
;
9946 if (inst
.operands
[3].present
)
9947 encode_arm_shift (3);
9950 /* ARM V6 PKHTB (Argument Parse). */
9955 if (!inst
.operands
[3].present
)
9957 /* If the shift specifier is omitted, turn the instruction
9958 into pkhbt rd, rm, rn. */
9959 inst
.instruction
&= 0xfff00010;
9960 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
9961 inst
.instruction
|= inst
.operands
[1].reg
;
9962 inst
.instruction
|= inst
.operands
[2].reg
<< 16;
9966 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
9967 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
9968 inst
.instruction
|= inst
.operands
[2].reg
;
9969 encode_arm_shift (3);
9973 /* ARMv5TE: Preload-Cache
9974 MP Extensions: Preload for write
9978 Syntactically, like LDR with B=1, W=0, L=1. */
9983 constraint (!inst
.operands
[0].isreg
,
9984 _("'[' expected after PLD mnemonic"));
9985 constraint (inst
.operands
[0].postind
,
9986 _("post-indexed expression used in preload instruction"));
9987 constraint (inst
.operands
[0].writeback
,
9988 _("writeback used in preload instruction"));
9989 constraint (!inst
.operands
[0].preind
,
9990 _("unindexed addressing used in preload instruction"));
9991 encode_arm_addr_mode_2 (0, /*is_t=*/FALSE
);
9994 /* ARMv7: PLI <addr_mode> */
9998 constraint (!inst
.operands
[0].isreg
,
9999 _("'[' expected after PLI mnemonic"));
10000 constraint (inst
.operands
[0].postind
,
10001 _("post-indexed expression used in preload instruction"));
10002 constraint (inst
.operands
[0].writeback
,
10003 _("writeback used in preload instruction"));
10004 constraint (!inst
.operands
[0].preind
,
10005 _("unindexed addressing used in preload instruction"));
10006 encode_arm_addr_mode_2 (0, /*is_t=*/FALSE
);
10007 inst
.instruction
&= ~PRE_INDEX
;
10013 constraint (inst
.operands
[0].writeback
,
10014 _("push/pop do not support {reglist}^"));
10015 inst
.operands
[1] = inst
.operands
[0];
10016 memset (&inst
.operands
[0], 0, sizeof inst
.operands
[0]);
10017 inst
.operands
[0].isreg
= 1;
10018 inst
.operands
[0].writeback
= 1;
10019 inst
.operands
[0].reg
= REG_SP
;
10020 encode_ldmstm (/*from_push_pop_mnem=*/TRUE
);
10023 /* ARM V6 RFE (Return from Exception) loads the PC and CPSR from the
10024 word at the specified address and the following word
10026 Unconditionally executed.
10027 Error if Rn is R15. */
10032 inst
.instruction
|= inst
.operands
[0].reg
<< 16;
10033 if (inst
.operands
[0].writeback
)
10034 inst
.instruction
|= WRITE_BACK
;
10037 /* ARM V6 ssat (argument parse). */
10042 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10043 inst
.instruction
|= (inst
.operands
[1].imm
- 1) << 16;
10044 inst
.instruction
|= inst
.operands
[2].reg
;
10046 if (inst
.operands
[3].present
)
10047 encode_arm_shift (3);
10050 /* ARM V6 usat (argument parse). */
10055 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10056 inst
.instruction
|= inst
.operands
[1].imm
<< 16;
10057 inst
.instruction
|= inst
.operands
[2].reg
;
10059 if (inst
.operands
[3].present
)
10060 encode_arm_shift (3);
10063 /* ARM V6 ssat16 (argument parse). */
10068 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10069 inst
.instruction
|= ((inst
.operands
[1].imm
- 1) << 16);
10070 inst
.instruction
|= inst
.operands
[2].reg
;
10076 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10077 inst
.instruction
|= inst
.operands
[1].imm
<< 16;
10078 inst
.instruction
|= inst
.operands
[2].reg
;
10081 /* ARM V6 SETEND (argument parse). Sets the E bit in the CPSR while
10082 preserving the other bits.
10084 setend <endian_specifier>, where <endian_specifier> is either
10090 if (warn_on_deprecated
10091 && ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v8
))
10092 as_tsktsk (_("setend use is deprecated for ARMv8"));
10094 if (inst
.operands
[0].imm
)
10095 inst
.instruction
|= 0x200;
10101 unsigned int Rm
= (inst
.operands
[1].present
10102 ? inst
.operands
[1].reg
10103 : inst
.operands
[0].reg
);
10105 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10106 inst
.instruction
|= Rm
;
10107 if (inst
.operands
[2].isreg
) /* Rd, {Rm,} Rs */
10109 inst
.instruction
|= inst
.operands
[2].reg
<< 8;
10110 inst
.instruction
|= SHIFT_BY_REG
;
10111 /* PR 12854: Error on extraneous shifts. */
10112 constraint (inst
.operands
[2].shifted
,
10113 _("extraneous shift as part of operand to shift insn"));
10116 inst
.relocs
[0].type
= BFD_RELOC_ARM_SHIFT_IMM
;
10122 inst
.relocs
[0].type
= BFD_RELOC_ARM_SMC
;
10123 inst
.relocs
[0].pc_rel
= 0;
10129 inst
.relocs
[0].type
= BFD_RELOC_ARM_HVC
;
10130 inst
.relocs
[0].pc_rel
= 0;
10136 inst
.relocs
[0].type
= BFD_RELOC_ARM_SWI
;
10137 inst
.relocs
[0].pc_rel
= 0;
10143 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_pan
),
10144 _("selected processor does not support SETPAN instruction"));
10146 inst
.instruction
|= ((inst
.operands
[0].imm
& 1) << 9);
10152 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_pan
),
10153 _("selected processor does not support SETPAN instruction"));
10155 inst
.instruction
|= (inst
.operands
[0].imm
<< 3);
10158 /* ARM V5E (El Segundo) signed-multiply-accumulate (argument parse)
10159 SMLAxy{cond} Rd,Rm,Rs,Rn
10160 SMLAWy{cond} Rd,Rm,Rs,Rn
10161 Error if any register is R15. */
10166 inst
.instruction
|= inst
.operands
[0].reg
<< 16;
10167 inst
.instruction
|= inst
.operands
[1].reg
;
10168 inst
.instruction
|= inst
.operands
[2].reg
<< 8;
10169 inst
.instruction
|= inst
.operands
[3].reg
<< 12;
10172 /* ARM V5E (El Segundo) signed-multiply-accumulate-long (argument parse)
10173 SMLALxy{cond} Rdlo,Rdhi,Rm,Rs
10174 Error if any register is R15.
10175 Warning if Rdlo == Rdhi. */
10180 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10181 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
10182 inst
.instruction
|= inst
.operands
[2].reg
;
10183 inst
.instruction
|= inst
.operands
[3].reg
<< 8;
10185 if (inst
.operands
[0].reg
== inst
.operands
[1].reg
)
10186 as_tsktsk (_("rdhi and rdlo must be different"));
10189 /* ARM V5E (El Segundo) signed-multiply (argument parse)
10190 SMULxy{cond} Rd,Rm,Rs
10191 Error if any register is R15. */
10196 inst
.instruction
|= inst
.operands
[0].reg
<< 16;
10197 inst
.instruction
|= inst
.operands
[1].reg
;
10198 inst
.instruction
|= inst
.operands
[2].reg
<< 8;
10201 /* ARM V6 srs (argument parse). The variable fields in the encoding are
10202 the same for both ARM and Thumb-2. */
10209 if (inst
.operands
[0].present
)
10211 reg
= inst
.operands
[0].reg
;
10212 constraint (reg
!= REG_SP
, _("SRS base register must be r13"));
10217 inst
.instruction
|= reg
<< 16;
10218 inst
.instruction
|= inst
.operands
[1].imm
;
10219 if (inst
.operands
[0].writeback
|| inst
.operands
[1].writeback
)
10220 inst
.instruction
|= WRITE_BACK
;
10223 /* ARM V6 strex (argument parse). */
10228 constraint (!inst
.operands
[2].isreg
|| !inst
.operands
[2].preind
10229 || inst
.operands
[2].postind
|| inst
.operands
[2].writeback
10230 || inst
.operands
[2].immisreg
|| inst
.operands
[2].shifted
10231 || inst
.operands
[2].negative
10232 /* See comment in do_ldrex(). */
10233 || (inst
.operands
[2].reg
== REG_PC
),
10236 constraint (inst
.operands
[0].reg
== inst
.operands
[1].reg
10237 || inst
.operands
[0].reg
== inst
.operands
[2].reg
, BAD_OVERLAP
);
10239 constraint (inst
.relocs
[0].exp
.X_op
!= O_constant
10240 || inst
.relocs
[0].exp
.X_add_number
!= 0,
10241 _("offset must be zero in ARM encoding"));
10243 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10244 inst
.instruction
|= inst
.operands
[1].reg
;
10245 inst
.instruction
|= inst
.operands
[2].reg
<< 16;
10246 inst
.relocs
[0].type
= BFD_RELOC_UNUSED
;
10250 do_t_strexbh (void)
10252 constraint (!inst
.operands
[2].isreg
|| !inst
.operands
[2].preind
10253 || inst
.operands
[2].postind
|| inst
.operands
[2].writeback
10254 || inst
.operands
[2].immisreg
|| inst
.operands
[2].shifted
10255 || inst
.operands
[2].negative
,
10258 constraint (inst
.operands
[0].reg
== inst
.operands
[1].reg
10259 || inst
.operands
[0].reg
== inst
.operands
[2].reg
, BAD_OVERLAP
);
10267 constraint (inst
.operands
[1].reg
% 2 != 0,
10268 _("even register required"));
10269 constraint (inst
.operands
[2].present
10270 && inst
.operands
[2].reg
!= inst
.operands
[1].reg
+ 1,
10271 _("can only store two consecutive registers"));
10272 /* If op 2 were present and equal to PC, this function wouldn't
10273 have been called in the first place. */
10274 constraint (inst
.operands
[1].reg
== REG_LR
, _("r14 not allowed here"));
10276 constraint (inst
.operands
[0].reg
== inst
.operands
[1].reg
10277 || inst
.operands
[0].reg
== inst
.operands
[1].reg
+ 1
10278 || inst
.operands
[0].reg
== inst
.operands
[3].reg
,
10281 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10282 inst
.instruction
|= inst
.operands
[1].reg
;
10283 inst
.instruction
|= inst
.operands
[3].reg
<< 16;
10290 constraint (inst
.operands
[0].reg
== inst
.operands
[1].reg
10291 || inst
.operands
[0].reg
== inst
.operands
[2].reg
, BAD_OVERLAP
);
10299 constraint (inst
.operands
[0].reg
== inst
.operands
[1].reg
10300 || inst
.operands
[0].reg
== inst
.operands
[2].reg
, BAD_OVERLAP
);
10305 /* ARM V6 SXTAH extracts a 16-bit value from a register, sign
10306 extends it to 32-bits, and adds the result to a value in another
10307 register. You can specify a rotation by 0, 8, 16, or 24 bits
10308 before extracting the 16-bit value.
10309 SXTAH{<cond>} <Rd>, <Rn>, <Rm>{, <rotation>}
10310 Condition defaults to COND_ALWAYS.
10311 Error if any register uses R15. */
10316 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10317 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
10318 inst
.instruction
|= inst
.operands
[2].reg
;
10319 inst
.instruction
|= inst
.operands
[3].imm
<< 10;
10324 SXTH {<cond>} <Rd>, <Rm>{, <rotation>}
10325 Condition defaults to COND_ALWAYS.
10326 Error if any register uses R15. */
10331 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10332 inst
.instruction
|= inst
.operands
[1].reg
;
10333 inst
.instruction
|= inst
.operands
[2].imm
<< 10;
10336 /* VFP instructions. In a logical order: SP variant first, monad
10337 before dyad, arithmetic then move then load/store. */
10340 do_vfp_sp_monadic (void)
10342 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_v1xd
)
10343 && !ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
),
10346 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Sd
);
10347 encode_arm_vfp_reg (inst
.operands
[1].reg
, VFP_REG_Sm
);
10351 do_vfp_sp_dyadic (void)
10353 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Sd
);
10354 encode_arm_vfp_reg (inst
.operands
[1].reg
, VFP_REG_Sn
);
10355 encode_arm_vfp_reg (inst
.operands
[2].reg
, VFP_REG_Sm
);
10359 do_vfp_sp_compare_z (void)
10361 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Sd
);
10365 do_vfp_dp_sp_cvt (void)
10367 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Dd
);
10368 encode_arm_vfp_reg (inst
.operands
[1].reg
, VFP_REG_Sm
);
10372 do_vfp_sp_dp_cvt (void)
10374 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Sd
);
10375 encode_arm_vfp_reg (inst
.operands
[1].reg
, VFP_REG_Dm
);
10379 do_vfp_reg_from_sp (void)
10381 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_v1xd
)
10382 && !ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
),
10385 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10386 encode_arm_vfp_reg (inst
.operands
[1].reg
, VFP_REG_Sn
);
10390 do_vfp_reg2_from_sp2 (void)
10392 constraint (inst
.operands
[2].imm
!= 2,
10393 _("only two consecutive VFP SP registers allowed here"));
10394 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10395 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
10396 encode_arm_vfp_reg (inst
.operands
[2].reg
, VFP_REG_Sm
);
10400 do_vfp_sp_from_reg (void)
10402 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_v1xd
)
10403 && !ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
),
10406 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Sn
);
10407 inst
.instruction
|= inst
.operands
[1].reg
<< 12;
10411 do_vfp_sp2_from_reg2 (void)
10413 constraint (inst
.operands
[0].imm
!= 2,
10414 _("only two consecutive VFP SP registers allowed here"));
10415 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Sm
);
10416 inst
.instruction
|= inst
.operands
[1].reg
<< 12;
10417 inst
.instruction
|= inst
.operands
[2].reg
<< 16;
10421 do_vfp_sp_ldst (void)
10423 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Sd
);
10424 encode_arm_cp_address (1, FALSE
, TRUE
, 0);
10428 do_vfp_dp_ldst (void)
10430 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Dd
);
10431 encode_arm_cp_address (1, FALSE
, TRUE
, 0);
10436 vfp_sp_ldstm (enum vfp_ldstm_type ldstm_type
)
10438 if (inst
.operands
[0].writeback
)
10439 inst
.instruction
|= WRITE_BACK
;
10441 constraint (ldstm_type
!= VFP_LDSTMIA
,
10442 _("this addressing mode requires base-register writeback"));
10443 inst
.instruction
|= inst
.operands
[0].reg
<< 16;
10444 encode_arm_vfp_reg (inst
.operands
[1].reg
, VFP_REG_Sd
);
10445 inst
.instruction
|= inst
.operands
[1].imm
;
10449 vfp_dp_ldstm (enum vfp_ldstm_type ldstm_type
)
10453 if (inst
.operands
[0].writeback
)
10454 inst
.instruction
|= WRITE_BACK
;
10456 constraint (ldstm_type
!= VFP_LDSTMIA
&& ldstm_type
!= VFP_LDSTMIAX
,
10457 _("this addressing mode requires base-register writeback"));
10459 inst
.instruction
|= inst
.operands
[0].reg
<< 16;
10460 encode_arm_vfp_reg (inst
.operands
[1].reg
, VFP_REG_Dd
);
10462 count
= inst
.operands
[1].imm
<< 1;
10463 if (ldstm_type
== VFP_LDSTMIAX
|| ldstm_type
== VFP_LDSTMDBX
)
10466 inst
.instruction
|= count
;
10470 do_vfp_sp_ldstmia (void)
10472 vfp_sp_ldstm (VFP_LDSTMIA
);
10476 do_vfp_sp_ldstmdb (void)
10478 vfp_sp_ldstm (VFP_LDSTMDB
);
10482 do_vfp_dp_ldstmia (void)
10484 vfp_dp_ldstm (VFP_LDSTMIA
);
10488 do_vfp_dp_ldstmdb (void)
10490 vfp_dp_ldstm (VFP_LDSTMDB
);
10494 do_vfp_xp_ldstmia (void)
10496 vfp_dp_ldstm (VFP_LDSTMIAX
);
10500 do_vfp_xp_ldstmdb (void)
10502 vfp_dp_ldstm (VFP_LDSTMDBX
);
10506 do_vfp_dp_rd_rm (void)
10508 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_v1
)
10509 && !ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
),
10512 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Dd
);
10513 encode_arm_vfp_reg (inst
.operands
[1].reg
, VFP_REG_Dm
);
10517 do_vfp_dp_rn_rd (void)
10519 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Dn
);
10520 encode_arm_vfp_reg (inst
.operands
[1].reg
, VFP_REG_Dd
);
10524 do_vfp_dp_rd_rn (void)
10526 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Dd
);
10527 encode_arm_vfp_reg (inst
.operands
[1].reg
, VFP_REG_Dn
);
10531 do_vfp_dp_rd_rn_rm (void)
10533 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_v2
)
10534 && !ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
),
10537 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Dd
);
10538 encode_arm_vfp_reg (inst
.operands
[1].reg
, VFP_REG_Dn
);
10539 encode_arm_vfp_reg (inst
.operands
[2].reg
, VFP_REG_Dm
);
10543 do_vfp_dp_rd (void)
10545 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Dd
);
10549 do_vfp_dp_rm_rd_rn (void)
10551 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_v2
)
10552 && !ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
),
10555 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Dm
);
10556 encode_arm_vfp_reg (inst
.operands
[1].reg
, VFP_REG_Dd
);
10557 encode_arm_vfp_reg (inst
.operands
[2].reg
, VFP_REG_Dn
);
10560 /* VFPv3 instructions. */
10562 do_vfp_sp_const (void)
10564 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Sd
);
10565 inst
.instruction
|= (inst
.operands
[1].imm
& 0xf0) << 12;
10566 inst
.instruction
|= (inst
.operands
[1].imm
& 0x0f);
10570 do_vfp_dp_const (void)
10572 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Dd
);
10573 inst
.instruction
|= (inst
.operands
[1].imm
& 0xf0) << 12;
10574 inst
.instruction
|= (inst
.operands
[1].imm
& 0x0f);
10578 vfp_conv (int srcsize
)
10580 int immbits
= srcsize
- inst
.operands
[1].imm
;
10582 if (srcsize
== 16 && !(immbits
>= 0 && immbits
<= srcsize
))
10584 /* If srcsize is 16, inst.operands[1].imm must be in the range 0-16.
10585 i.e. immbits must be in range 0 - 16. */
10586 inst
.error
= _("immediate value out of range, expected range [0, 16]");
10589 else if (srcsize
== 32 && !(immbits
>= 0 && immbits
< srcsize
))
10591 /* If srcsize is 32, inst.operands[1].imm must be in the range 1-32.
10592 i.e. immbits must be in range 0 - 31. */
10593 inst
.error
= _("immediate value out of range, expected range [1, 32]");
10597 inst
.instruction
|= (immbits
& 1) << 5;
10598 inst
.instruction
|= (immbits
>> 1);
10602 do_vfp_sp_conv_16 (void)
10604 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Sd
);
10609 do_vfp_dp_conv_16 (void)
10611 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Dd
);
10616 do_vfp_sp_conv_32 (void)
10618 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Sd
);
10623 do_vfp_dp_conv_32 (void)
10625 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Dd
);
10629 /* FPA instructions. Also in a logical order. */
10634 inst
.instruction
|= inst
.operands
[0].reg
<< 16;
10635 inst
.instruction
|= inst
.operands
[1].reg
;
10639 do_fpa_ldmstm (void)
10641 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10642 switch (inst
.operands
[1].imm
)
10644 case 1: inst
.instruction
|= CP_T_X
; break;
10645 case 2: inst
.instruction
|= CP_T_Y
; break;
10646 case 3: inst
.instruction
|= CP_T_Y
| CP_T_X
; break;
10651 if (inst
.instruction
& (PRE_INDEX
| INDEX_UP
))
10653 /* The instruction specified "ea" or "fd", so we can only accept
10654 [Rn]{!}. The instruction does not really support stacking or
10655 unstacking, so we have to emulate these by setting appropriate
10656 bits and offsets. */
10657 constraint (inst
.relocs
[0].exp
.X_op
!= O_constant
10658 || inst
.relocs
[0].exp
.X_add_number
!= 0,
10659 _("this instruction does not support indexing"));
10661 if ((inst
.instruction
& PRE_INDEX
) || inst
.operands
[2].writeback
)
10662 inst
.relocs
[0].exp
.X_add_number
= 12 * inst
.operands
[1].imm
;
10664 if (!(inst
.instruction
& INDEX_UP
))
10665 inst
.relocs
[0].exp
.X_add_number
= -inst
.relocs
[0].exp
.X_add_number
;
10667 if (!(inst
.instruction
& PRE_INDEX
) && inst
.operands
[2].writeback
)
10669 inst
.operands
[2].preind
= 0;
10670 inst
.operands
[2].postind
= 1;
10674 encode_arm_cp_address (2, TRUE
, TRUE
, 0);
10677 /* iWMMXt instructions: strictly in alphabetical order. */
10680 do_iwmmxt_tandorc (void)
10682 constraint (inst
.operands
[0].reg
!= REG_PC
, _("only r15 allowed here"));
10686 do_iwmmxt_textrc (void)
10688 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10689 inst
.instruction
|= inst
.operands
[1].imm
;
10693 do_iwmmxt_textrm (void)
10695 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10696 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
10697 inst
.instruction
|= inst
.operands
[2].imm
;
10701 do_iwmmxt_tinsr (void)
10703 inst
.instruction
|= inst
.operands
[0].reg
<< 16;
10704 inst
.instruction
|= inst
.operands
[1].reg
<< 12;
10705 inst
.instruction
|= inst
.operands
[2].imm
;
10709 do_iwmmxt_tmia (void)
10711 inst
.instruction
|= inst
.operands
[0].reg
<< 5;
10712 inst
.instruction
|= inst
.operands
[1].reg
;
10713 inst
.instruction
|= inst
.operands
[2].reg
<< 12;
10717 do_iwmmxt_waligni (void)
10719 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10720 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
10721 inst
.instruction
|= inst
.operands
[2].reg
;
10722 inst
.instruction
|= inst
.operands
[3].imm
<< 20;
10726 do_iwmmxt_wmerge (void)
10728 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10729 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
10730 inst
.instruction
|= inst
.operands
[2].reg
;
10731 inst
.instruction
|= inst
.operands
[3].imm
<< 21;
10735 do_iwmmxt_wmov (void)
10737 /* WMOV rD, rN is an alias for WOR rD, rN, rN. */
10738 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10739 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
10740 inst
.instruction
|= inst
.operands
[1].reg
;
10744 do_iwmmxt_wldstbh (void)
10747 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10749 reloc
= BFD_RELOC_ARM_T32_CP_OFF_IMM_S2
;
10751 reloc
= BFD_RELOC_ARM_CP_OFF_IMM_S2
;
10752 encode_arm_cp_address (1, TRUE
, FALSE
, reloc
);
10756 do_iwmmxt_wldstw (void)
10758 /* RIWR_RIWC clears .isreg for a control register. */
10759 if (!inst
.operands
[0].isreg
)
10761 constraint (inst
.cond
!= COND_ALWAYS
, BAD_COND
);
10762 inst
.instruction
|= 0xf0000000;
10765 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10766 encode_arm_cp_address (1, TRUE
, TRUE
, 0);
10770 do_iwmmxt_wldstd (void)
10772 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10773 if (ARM_CPU_HAS_FEATURE (cpu_variant
, arm_cext_iwmmxt2
)
10774 && inst
.operands
[1].immisreg
)
10776 inst
.instruction
&= ~0x1a000ff;
10777 inst
.instruction
|= (0xfU
<< 28);
10778 if (inst
.operands
[1].preind
)
10779 inst
.instruction
|= PRE_INDEX
;
10780 if (!inst
.operands
[1].negative
)
10781 inst
.instruction
|= INDEX_UP
;
10782 if (inst
.operands
[1].writeback
)
10783 inst
.instruction
|= WRITE_BACK
;
10784 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
10785 inst
.instruction
|= inst
.relocs
[0].exp
.X_add_number
<< 4;
10786 inst
.instruction
|= inst
.operands
[1].imm
;
10789 encode_arm_cp_address (1, TRUE
, FALSE
, 0);
10793 do_iwmmxt_wshufh (void)
10795 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10796 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
10797 inst
.instruction
|= ((inst
.operands
[2].imm
& 0xf0) << 16);
10798 inst
.instruction
|= (inst
.operands
[2].imm
& 0x0f);
10802 do_iwmmxt_wzero (void)
10804 /* WZERO reg is an alias for WANDN reg, reg, reg. */
10805 inst
.instruction
|= inst
.operands
[0].reg
;
10806 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10807 inst
.instruction
|= inst
.operands
[0].reg
<< 16;
10811 do_iwmmxt_wrwrwr_or_imm5 (void)
10813 if (inst
.operands
[2].isreg
)
10816 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, arm_cext_iwmmxt2
),
10817 _("immediate operand requires iWMMXt2"));
10819 if (inst
.operands
[2].imm
== 0)
10821 switch ((inst
.instruction
>> 20) & 0xf)
10827 /* w...h wrd, wrn, #0 -> wrorh wrd, wrn, #16. */
10828 inst
.operands
[2].imm
= 16;
10829 inst
.instruction
= (inst
.instruction
& 0xff0fffff) | (0x7 << 20);
10835 /* w...w wrd, wrn, #0 -> wrorw wrd, wrn, #32. */
10836 inst
.operands
[2].imm
= 32;
10837 inst
.instruction
= (inst
.instruction
& 0xff0fffff) | (0xb << 20);
10844 /* w...d wrd, wrn, #0 -> wor wrd, wrn, wrn. */
10846 wrn
= (inst
.instruction
>> 16) & 0xf;
10847 inst
.instruction
&= 0xff0fff0f;
10848 inst
.instruction
|= wrn
;
10849 /* Bail out here; the instruction is now assembled. */
10854 /* Map 32 -> 0, etc. */
10855 inst
.operands
[2].imm
&= 0x1f;
10856 inst
.instruction
|= (0xfU
<< 28) | ((inst
.operands
[2].imm
& 0x10) << 4) | (inst
.operands
[2].imm
& 0xf);
10860 /* Cirrus Maverick instructions. Simple 2-, 3-, and 4-register
10861 operations first, then control, shift, and load/store. */
10863 /* Insns like "foo X,Y,Z". */
10866 do_mav_triple (void)
10868 inst
.instruction
|= inst
.operands
[0].reg
<< 16;
10869 inst
.instruction
|= inst
.operands
[1].reg
;
10870 inst
.instruction
|= inst
.operands
[2].reg
<< 12;
10873 /* Insns like "foo W,X,Y,Z".
10874 where W=MVAX[0:3] and X,Y,Z=MVFX[0:15]. */
10879 inst
.instruction
|= inst
.operands
[0].reg
<< 5;
10880 inst
.instruction
|= inst
.operands
[1].reg
<< 12;
10881 inst
.instruction
|= inst
.operands
[2].reg
<< 16;
10882 inst
.instruction
|= inst
.operands
[3].reg
;
10885 /* cfmvsc32<cond> DSPSC,MVDX[15:0]. */
10887 do_mav_dspsc (void)
10889 inst
.instruction
|= inst
.operands
[1].reg
<< 12;
10892 /* Maverick shift immediate instructions.
10893 cfsh32<cond> MVFX[15:0],MVFX[15:0],Shift[6:0].
10894 cfsh64<cond> MVDX[15:0],MVDX[15:0],Shift[6:0]. */
10897 do_mav_shift (void)
10899 int imm
= inst
.operands
[2].imm
;
10901 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10902 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
10904 /* Bits 0-3 of the insn should have bits 0-3 of the immediate.
10905 Bits 5-7 of the insn should have bits 4-6 of the immediate.
10906 Bit 4 should be 0. */
10907 imm
= (imm
& 0xf) | ((imm
& 0x70) << 1);
10909 inst
.instruction
|= imm
;
10912 /* XScale instructions. Also sorted arithmetic before move. */
10914 /* Xscale multiply-accumulate (argument parse)
10917 MIAxycc acc0,Rm,Rs. */
10922 inst
.instruction
|= inst
.operands
[1].reg
;
10923 inst
.instruction
|= inst
.operands
[2].reg
<< 12;
10926 /* Xscale move-accumulator-register (argument parse)
10928 MARcc acc0,RdLo,RdHi. */
10933 inst
.instruction
|= inst
.operands
[1].reg
<< 12;
10934 inst
.instruction
|= inst
.operands
[2].reg
<< 16;
10937 /* Xscale move-register-accumulator (argument parse)
10939 MRAcc RdLo,RdHi,acc0. */
10944 constraint (inst
.operands
[0].reg
== inst
.operands
[1].reg
, BAD_OVERLAP
);
10945 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
10946 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
10949 /* Encoding functions relevant only to Thumb. */
10951 /* inst.operands[i] is a shifted-register operand; encode
10952 it into inst.instruction in the format used by Thumb32. */
10955 encode_thumb32_shifted_operand (int i
)
10957 unsigned int value
= inst
.relocs
[0].exp
.X_add_number
;
10958 unsigned int shift
= inst
.operands
[i
].shift_kind
;
10960 constraint (inst
.operands
[i
].immisreg
,
10961 _("shift by register not allowed in thumb mode"));
10962 inst
.instruction
|= inst
.operands
[i
].reg
;
10963 if (shift
== SHIFT_RRX
)
10964 inst
.instruction
|= SHIFT_ROR
<< 4;
10967 constraint (inst
.relocs
[0].exp
.X_op
!= O_constant
,
10968 _("expression too complex"));
10970 constraint (value
> 32
10971 || (value
== 32 && (shift
== SHIFT_LSL
10972 || shift
== SHIFT_ROR
)),
10973 _("shift expression is too large"));
10977 else if (value
== 32)
10980 inst
.instruction
|= shift
<< 4;
10981 inst
.instruction
|= (value
& 0x1c) << 10;
10982 inst
.instruction
|= (value
& 0x03) << 6;
10987 /* inst.operands[i] was set up by parse_address. Encode it into a
10988 Thumb32 format load or store instruction. Reject forms that cannot
10989 be used with such instructions. If is_t is true, reject forms that
10990 cannot be used with a T instruction; if is_d is true, reject forms
10991 that cannot be used with a D instruction. If it is a store insn,
10992 reject PC in Rn. */
10995 encode_thumb32_addr_mode (int i
, bfd_boolean is_t
, bfd_boolean is_d
)
10997 const bfd_boolean is_pc
= (inst
.operands
[i
].reg
== REG_PC
);
10999 constraint (!inst
.operands
[i
].isreg
,
11000 _("Instruction does not support =N addresses"));
11002 inst
.instruction
|= inst
.operands
[i
].reg
<< 16;
11003 if (inst
.operands
[i
].immisreg
)
11005 constraint (is_pc
, BAD_PC_ADDRESSING
);
11006 constraint (is_t
|| is_d
, _("cannot use register index with this instruction"));
11007 constraint (inst
.operands
[i
].negative
,
11008 _("Thumb does not support negative register indexing"));
11009 constraint (inst
.operands
[i
].postind
,
11010 _("Thumb does not support register post-indexing"));
11011 constraint (inst
.operands
[i
].writeback
,
11012 _("Thumb does not support register indexing with writeback"));
11013 constraint (inst
.operands
[i
].shifted
&& inst
.operands
[i
].shift_kind
!= SHIFT_LSL
,
11014 _("Thumb supports only LSL in shifted register indexing"));
11016 inst
.instruction
|= inst
.operands
[i
].imm
;
11017 if (inst
.operands
[i
].shifted
)
11019 constraint (inst
.relocs
[0].exp
.X_op
!= O_constant
,
11020 _("expression too complex"));
11021 constraint (inst
.relocs
[0].exp
.X_add_number
< 0
11022 || inst
.relocs
[0].exp
.X_add_number
> 3,
11023 _("shift out of range"));
11024 inst
.instruction
|= inst
.relocs
[0].exp
.X_add_number
<< 4;
11026 inst
.relocs
[0].type
= BFD_RELOC_UNUSED
;
11028 else if (inst
.operands
[i
].preind
)
11030 constraint (is_pc
&& inst
.operands
[i
].writeback
, BAD_PC_WRITEBACK
);
11031 constraint (is_t
&& inst
.operands
[i
].writeback
,
11032 _("cannot use writeback with this instruction"));
11033 constraint (is_pc
&& ((inst
.instruction
& THUMB2_LOAD_BIT
) == 0),
11034 BAD_PC_ADDRESSING
);
11038 inst
.instruction
|= 0x01000000;
11039 if (inst
.operands
[i
].writeback
)
11040 inst
.instruction
|= 0x00200000;
11044 inst
.instruction
|= 0x00000c00;
11045 if (inst
.operands
[i
].writeback
)
11046 inst
.instruction
|= 0x00000100;
11048 inst
.relocs
[0].type
= BFD_RELOC_ARM_T32_OFFSET_IMM
;
11050 else if (inst
.operands
[i
].postind
)
11052 gas_assert (inst
.operands
[i
].writeback
);
11053 constraint (is_pc
, _("cannot use post-indexing with PC-relative addressing"));
11054 constraint (is_t
, _("cannot use post-indexing with this instruction"));
11057 inst
.instruction
|= 0x00200000;
11059 inst
.instruction
|= 0x00000900;
11060 inst
.relocs
[0].type
= BFD_RELOC_ARM_T32_OFFSET_IMM
;
11062 else /* unindexed - only for coprocessor */
11063 inst
.error
= _("instruction does not accept unindexed addressing");
11066 /* Table of Thumb instructions which exist in both 16- and 32-bit
11067 encodings (the latter only in post-V6T2 cores). The index is the
11068 value used in the insns table below. When there is more than one
11069 possible 16-bit encoding for the instruction, this table always
11071 Also contains several pseudo-instructions used during relaxation. */
11072 #define T16_32_TAB \
11073 X(_adc, 4140, eb400000), \
11074 X(_adcs, 4140, eb500000), \
11075 X(_add, 1c00, eb000000), \
11076 X(_adds, 1c00, eb100000), \
11077 X(_addi, 0000, f1000000), \
11078 X(_addis, 0000, f1100000), \
11079 X(_add_pc,000f, f20f0000), \
11080 X(_add_sp,000d, f10d0000), \
11081 X(_adr, 000f, f20f0000), \
11082 X(_and, 4000, ea000000), \
11083 X(_ands, 4000, ea100000), \
11084 X(_asr, 1000, fa40f000), \
11085 X(_asrs, 1000, fa50f000), \
11086 X(_b, e000, f000b000), \
11087 X(_bcond, d000, f0008000), \
11088 X(_bf, 0000, f040e001), \
11089 X(_bfcsel,0000, f000e001), \
11090 X(_bfx, 0000, f060e001), \
11091 X(_bfl, 0000, f000c001), \
11092 X(_bflx, 0000, f070e001), \
11093 X(_bic, 4380, ea200000), \
11094 X(_bics, 4380, ea300000), \
11095 X(_cmn, 42c0, eb100f00), \
11096 X(_cmp, 2800, ebb00f00), \
11097 X(_cpsie, b660, f3af8400), \
11098 X(_cpsid, b670, f3af8600), \
11099 X(_cpy, 4600, ea4f0000), \
11100 X(_dec_sp,80dd, f1ad0d00), \
11101 X(_dls, 0000, f040e001), \
11102 X(_eor, 4040, ea800000), \
11103 X(_eors, 4040, ea900000), \
11104 X(_inc_sp,00dd, f10d0d00), \
11105 X(_ldmia, c800, e8900000), \
11106 X(_ldr, 6800, f8500000), \
11107 X(_ldrb, 7800, f8100000), \
11108 X(_ldrh, 8800, f8300000), \
11109 X(_ldrsb, 5600, f9100000), \
11110 X(_ldrsh, 5e00, f9300000), \
11111 X(_ldr_pc,4800, f85f0000), \
11112 X(_ldr_pc2,4800, f85f0000), \
11113 X(_ldr_sp,9800, f85d0000), \
11114 X(_le, 0000, f00fc001), \
11115 X(_lsl, 0000, fa00f000), \
11116 X(_lsls, 0000, fa10f000), \
11117 X(_lsr, 0800, fa20f000), \
11118 X(_lsrs, 0800, fa30f000), \
11119 X(_mov, 2000, ea4f0000), \
11120 X(_movs, 2000, ea5f0000), \
11121 X(_mul, 4340, fb00f000), \
11122 X(_muls, 4340, ffffffff), /* no 32b muls */ \
11123 X(_mvn, 43c0, ea6f0000), \
11124 X(_mvns, 43c0, ea7f0000), \
11125 X(_neg, 4240, f1c00000), /* rsb #0 */ \
11126 X(_negs, 4240, f1d00000), /* rsbs #0 */ \
11127 X(_orr, 4300, ea400000), \
11128 X(_orrs, 4300, ea500000), \
11129 X(_pop, bc00, e8bd0000), /* ldmia sp!,... */ \
11130 X(_push, b400, e92d0000), /* stmdb sp!,... */ \
11131 X(_rev, ba00, fa90f080), \
11132 X(_rev16, ba40, fa90f090), \
11133 X(_revsh, bac0, fa90f0b0), \
11134 X(_ror, 41c0, fa60f000), \
11135 X(_rors, 41c0, fa70f000), \
11136 X(_sbc, 4180, eb600000), \
11137 X(_sbcs, 4180, eb700000), \
11138 X(_stmia, c000, e8800000), \
11139 X(_str, 6000, f8400000), \
11140 X(_strb, 7000, f8000000), \
11141 X(_strh, 8000, f8200000), \
11142 X(_str_sp,9000, f84d0000), \
11143 X(_sub, 1e00, eba00000), \
11144 X(_subs, 1e00, ebb00000), \
11145 X(_subi, 8000, f1a00000), \
11146 X(_subis, 8000, f1b00000), \
11147 X(_sxtb, b240, fa4ff080), \
11148 X(_sxth, b200, fa0ff080), \
11149 X(_tst, 4200, ea100f00), \
11150 X(_uxtb, b2c0, fa5ff080), \
11151 X(_uxth, b280, fa1ff080), \
11152 X(_nop, bf00, f3af8000), \
11153 X(_yield, bf10, f3af8001), \
11154 X(_wfe, bf20, f3af8002), \
11155 X(_wfi, bf30, f3af8003), \
11156 X(_wls, 0000, f040c001), \
11157 X(_sev, bf40, f3af8004), \
11158 X(_sevl, bf50, f3af8005), \
11159 X(_udf, de00, f7f0a000)
11161 /* To catch errors in encoding functions, the codes are all offset by
11162 0xF800, putting them in one of the 32-bit prefix ranges, ergo undefined
11163 as 16-bit instructions. */
11164 #define X(a,b,c) T_MNEM##a
11165 enum t16_32_codes
{ T16_32_OFFSET
= 0xF7FF, T16_32_TAB
};
11168 #define X(a,b,c) 0x##b
11169 static const unsigned short thumb_op16
[] = { T16_32_TAB
};
11170 #define THUMB_OP16(n) (thumb_op16[(n) - (T16_32_OFFSET + 1)])
11173 #define X(a,b,c) 0x##c
11174 static const unsigned int thumb_op32
[] = { T16_32_TAB
};
11175 #define THUMB_OP32(n) (thumb_op32[(n) - (T16_32_OFFSET + 1)])
11176 #define THUMB_SETS_FLAGS(n) (THUMB_OP32 (n) & 0x00100000)
11180 /* Thumb instruction encoders, in alphabetical order. */
11182 /* ADDW or SUBW. */
11185 do_t_add_sub_w (void)
11189 Rd
= inst
.operands
[0].reg
;
11190 Rn
= inst
.operands
[1].reg
;
11192 /* If Rn is REG_PC, this is ADR; if Rn is REG_SP, then this
11193 is the SP-{plus,minus}-immediate form of the instruction. */
11195 constraint (Rd
== REG_PC
, BAD_PC
);
11197 reject_bad_reg (Rd
);
11199 inst
.instruction
|= (Rn
<< 16) | (Rd
<< 8);
11200 inst
.relocs
[0].type
= BFD_RELOC_ARM_T32_IMM12
;
11203 /* Parse an add or subtract instruction. We get here with inst.instruction
11204 equaling any of THUMB_OPCODE_add, adds, sub, or subs. */
11207 do_t_add_sub (void)
11211 Rd
= inst
.operands
[0].reg
;
11212 Rs
= (inst
.operands
[1].present
11213 ? inst
.operands
[1].reg
/* Rd, Rs, foo */
11214 : inst
.operands
[0].reg
); /* Rd, foo -> Rd, Rd, foo */
11217 set_pred_insn_type_last ();
11219 if (unified_syntax
)
11222 bfd_boolean narrow
;
11225 flags
= (inst
.instruction
== T_MNEM_adds
11226 || inst
.instruction
== T_MNEM_subs
);
11228 narrow
= !in_pred_block ();
11230 narrow
= in_pred_block ();
11231 if (!inst
.operands
[2].isreg
)
11235 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v8
))
11236 constraint (Rd
== REG_SP
&& Rs
!= REG_SP
, BAD_SP
);
11238 add
= (inst
.instruction
== T_MNEM_add
11239 || inst
.instruction
== T_MNEM_adds
);
11241 if (inst
.size_req
!= 4)
11243 /* Attempt to use a narrow opcode, with relaxation if
11245 if (Rd
== REG_SP
&& Rs
== REG_SP
&& !flags
)
11246 opcode
= add
? T_MNEM_inc_sp
: T_MNEM_dec_sp
;
11247 else if (Rd
<= 7 && Rs
== REG_SP
&& add
&& !flags
)
11248 opcode
= T_MNEM_add_sp
;
11249 else if (Rd
<= 7 && Rs
== REG_PC
&& add
&& !flags
)
11250 opcode
= T_MNEM_add_pc
;
11251 else if (Rd
<= 7 && Rs
<= 7 && narrow
)
11254 opcode
= add
? T_MNEM_addis
: T_MNEM_subis
;
11256 opcode
= add
? T_MNEM_addi
: T_MNEM_subi
;
11260 inst
.instruction
= THUMB_OP16(opcode
);
11261 inst
.instruction
|= (Rd
<< 4) | Rs
;
11262 if (inst
.relocs
[0].type
< BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
11263 || (inst
.relocs
[0].type
11264 > BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC
))
11266 if (inst
.size_req
== 2)
11267 inst
.relocs
[0].type
= BFD_RELOC_ARM_THUMB_ADD
;
11269 inst
.relax
= opcode
;
11273 constraint (inst
.size_req
== 2, BAD_HIREG
);
11275 if (inst
.size_req
== 4
11276 || (inst
.size_req
!= 2 && !opcode
))
11278 constraint ((inst
.relocs
[0].type
11279 >= BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
)
11280 && (inst
.relocs
[0].type
11281 <= BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC
) ,
11282 THUMB1_RELOC_ONLY
);
11285 constraint (add
, BAD_PC
);
11286 constraint (Rs
!= REG_LR
|| inst
.instruction
!= T_MNEM_subs
,
11287 _("only SUBS PC, LR, #const allowed"));
11288 constraint (inst
.relocs
[0].exp
.X_op
!= O_constant
,
11289 _("expression too complex"));
11290 constraint (inst
.relocs
[0].exp
.X_add_number
< 0
11291 || inst
.relocs
[0].exp
.X_add_number
> 0xff,
11292 _("immediate value out of range"));
11293 inst
.instruction
= T2_SUBS_PC_LR
11294 | inst
.relocs
[0].exp
.X_add_number
;
11295 inst
.relocs
[0].type
= BFD_RELOC_UNUSED
;
11298 else if (Rs
== REG_PC
)
11300 /* Always use addw/subw. */
11301 inst
.instruction
= add
? 0xf20f0000 : 0xf2af0000;
11302 inst
.relocs
[0].type
= BFD_RELOC_ARM_T32_IMM12
;
11306 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
11307 inst
.instruction
= (inst
.instruction
& 0xe1ffffff)
11310 inst
.relocs
[0].type
= BFD_RELOC_ARM_T32_IMMEDIATE
;
11312 inst
.relocs
[0].type
= BFD_RELOC_ARM_T32_ADD_IMM
;
11314 inst
.instruction
|= Rd
<< 8;
11315 inst
.instruction
|= Rs
<< 16;
11320 unsigned int value
= inst
.relocs
[0].exp
.X_add_number
;
11321 unsigned int shift
= inst
.operands
[2].shift_kind
;
11323 Rn
= inst
.operands
[2].reg
;
11324 /* See if we can do this with a 16-bit instruction. */
11325 if (!inst
.operands
[2].shifted
&& inst
.size_req
!= 4)
11327 if (Rd
> 7 || Rs
> 7 || Rn
> 7)
11332 inst
.instruction
= ((inst
.instruction
== T_MNEM_adds
11333 || inst
.instruction
== T_MNEM_add
)
11335 : T_OPCODE_SUB_R3
);
11336 inst
.instruction
|= Rd
| (Rs
<< 3) | (Rn
<< 6);
11340 if (inst
.instruction
== T_MNEM_add
&& (Rd
== Rs
|| Rd
== Rn
))
11342 /* Thumb-1 cores (except v6-M) require at least one high
11343 register in a narrow non flag setting add. */
11344 if (Rd
> 7 || Rn
> 7
11345 || ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v6t2
)
11346 || ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_msr
))
11353 inst
.instruction
= T_OPCODE_ADD_HI
;
11354 inst
.instruction
|= (Rd
& 8) << 4;
11355 inst
.instruction
|= (Rd
& 7);
11356 inst
.instruction
|= Rn
<< 3;
11362 constraint (Rd
== REG_PC
, BAD_PC
);
11363 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v8
))
11364 constraint (Rd
== REG_SP
&& Rs
!= REG_SP
, BAD_SP
);
11365 constraint (Rs
== REG_PC
, BAD_PC
);
11366 reject_bad_reg (Rn
);
11368 /* If we get here, it can't be done in 16 bits. */
11369 constraint (inst
.operands
[2].shifted
&& inst
.operands
[2].immisreg
,
11370 _("shift must be constant"));
11371 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
11372 inst
.instruction
|= Rd
<< 8;
11373 inst
.instruction
|= Rs
<< 16;
11374 constraint (Rd
== REG_SP
&& Rs
== REG_SP
&& value
> 3,
11375 _("shift value over 3 not allowed in thumb mode"));
11376 constraint (Rd
== REG_SP
&& Rs
== REG_SP
&& shift
!= SHIFT_LSL
,
11377 _("only LSL shift allowed in thumb mode"));
11378 encode_thumb32_shifted_operand (2);
11383 constraint (inst
.instruction
== T_MNEM_adds
11384 || inst
.instruction
== T_MNEM_subs
,
11387 if (!inst
.operands
[2].isreg
) /* Rd, Rs, #imm */
11389 constraint ((Rd
> 7 && (Rd
!= REG_SP
|| Rs
!= REG_SP
))
11390 || (Rs
> 7 && Rs
!= REG_SP
&& Rs
!= REG_PC
),
11393 inst
.instruction
= (inst
.instruction
== T_MNEM_add
11394 ? 0x0000 : 0x8000);
11395 inst
.instruction
|= (Rd
<< 4) | Rs
;
11396 inst
.relocs
[0].type
= BFD_RELOC_ARM_THUMB_ADD
;
11400 Rn
= inst
.operands
[2].reg
;
11401 constraint (inst
.operands
[2].shifted
, _("unshifted register required"));
11403 /* We now have Rd, Rs, and Rn set to registers. */
11404 if (Rd
> 7 || Rs
> 7 || Rn
> 7)
11406 /* Can't do this for SUB. */
11407 constraint (inst
.instruction
== T_MNEM_sub
, BAD_HIREG
);
11408 inst
.instruction
= T_OPCODE_ADD_HI
;
11409 inst
.instruction
|= (Rd
& 8) << 4;
11410 inst
.instruction
|= (Rd
& 7);
11412 inst
.instruction
|= Rn
<< 3;
11414 inst
.instruction
|= Rs
<< 3;
11416 constraint (1, _("dest must overlap one source register"));
11420 inst
.instruction
= (inst
.instruction
== T_MNEM_add
11421 ? T_OPCODE_ADD_R3
: T_OPCODE_SUB_R3
);
11422 inst
.instruction
|= Rd
| (Rs
<< 3) | (Rn
<< 6);
11432 Rd
= inst
.operands
[0].reg
;
11433 reject_bad_reg (Rd
);
11435 if (unified_syntax
&& inst
.size_req
== 0 && Rd
<= 7)
11437 /* Defer to section relaxation. */
11438 inst
.relax
= inst
.instruction
;
11439 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
11440 inst
.instruction
|= Rd
<< 4;
11442 else if (unified_syntax
&& inst
.size_req
!= 2)
11444 /* Generate a 32-bit opcode. */
11445 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
11446 inst
.instruction
|= Rd
<< 8;
11447 inst
.relocs
[0].type
= BFD_RELOC_ARM_T32_ADD_PC12
;
11448 inst
.relocs
[0].pc_rel
= 1;
11452 /* Generate a 16-bit opcode. */
11453 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
11454 inst
.relocs
[0].type
= BFD_RELOC_ARM_THUMB_ADD
;
11455 inst
.relocs
[0].exp
.X_add_number
-= 4; /* PC relative adjust. */
11456 inst
.relocs
[0].pc_rel
= 1;
11457 inst
.instruction
|= Rd
<< 4;
11460 if (inst
.relocs
[0].exp
.X_op
== O_symbol
11461 && inst
.relocs
[0].exp
.X_add_symbol
!= NULL
11462 && S_IS_DEFINED (inst
.relocs
[0].exp
.X_add_symbol
)
11463 && THUMB_IS_FUNC (inst
.relocs
[0].exp
.X_add_symbol
))
11464 inst
.relocs
[0].exp
.X_add_number
+= 1;
11467 /* Arithmetic instructions for which there is just one 16-bit
11468 instruction encoding, and it allows only two low registers.
11469 For maximal compatibility with ARM syntax, we allow three register
11470 operands even when Thumb-32 instructions are not available, as long
11471 as the first two are identical. For instance, both "sbc r0,r1" and
11472 "sbc r0,r0,r1" are allowed. */
11478 Rd
= inst
.operands
[0].reg
;
11479 Rs
= (inst
.operands
[1].present
11480 ? inst
.operands
[1].reg
/* Rd, Rs, foo */
11481 : inst
.operands
[0].reg
); /* Rd, foo -> Rd, Rd, foo */
11482 Rn
= inst
.operands
[2].reg
;
11484 reject_bad_reg (Rd
);
11485 reject_bad_reg (Rs
);
11486 if (inst
.operands
[2].isreg
)
11487 reject_bad_reg (Rn
);
11489 if (unified_syntax
)
11491 if (!inst
.operands
[2].isreg
)
11493 /* For an immediate, we always generate a 32-bit opcode;
11494 section relaxation will shrink it later if possible. */
11495 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
11496 inst
.instruction
= (inst
.instruction
& 0xe1ffffff) | 0x10000000;
11497 inst
.instruction
|= Rd
<< 8;
11498 inst
.instruction
|= Rs
<< 16;
11499 inst
.relocs
[0].type
= BFD_RELOC_ARM_T32_IMMEDIATE
;
11503 bfd_boolean narrow
;
11505 /* See if we can do this with a 16-bit instruction. */
11506 if (THUMB_SETS_FLAGS (inst
.instruction
))
11507 narrow
= !in_pred_block ();
11509 narrow
= in_pred_block ();
11511 if (Rd
> 7 || Rn
> 7 || Rs
> 7)
11513 if (inst
.operands
[2].shifted
)
11515 if (inst
.size_req
== 4)
11521 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
11522 inst
.instruction
|= Rd
;
11523 inst
.instruction
|= Rn
<< 3;
11527 /* If we get here, it can't be done in 16 bits. */
11528 constraint (inst
.operands
[2].shifted
11529 && inst
.operands
[2].immisreg
,
11530 _("shift must be constant"));
11531 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
11532 inst
.instruction
|= Rd
<< 8;
11533 inst
.instruction
|= Rs
<< 16;
11534 encode_thumb32_shifted_operand (2);
11539 /* On its face this is a lie - the instruction does set the
11540 flags. However, the only supported mnemonic in this mode
11541 says it doesn't. */
11542 constraint (THUMB_SETS_FLAGS (inst
.instruction
), BAD_THUMB32
);
11544 constraint (!inst
.operands
[2].isreg
|| inst
.operands
[2].shifted
,
11545 _("unshifted register required"));
11546 constraint (Rd
> 7 || Rs
> 7 || Rn
> 7, BAD_HIREG
);
11547 constraint (Rd
!= Rs
,
11548 _("dest and source1 must be the same register"));
11550 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
11551 inst
.instruction
|= Rd
;
11552 inst
.instruction
|= Rn
<< 3;
11556 /* Similarly, but for instructions where the arithmetic operation is
11557 commutative, so we can allow either of them to be different from
11558 the destination operand in a 16-bit instruction. For instance, all
11559 three of "adc r0,r1", "adc r0,r0,r1", and "adc r0,r1,r0" are
11566 Rd
= inst
.operands
[0].reg
;
11567 Rs
= (inst
.operands
[1].present
11568 ? inst
.operands
[1].reg
/* Rd, Rs, foo */
11569 : inst
.operands
[0].reg
); /* Rd, foo -> Rd, Rd, foo */
11570 Rn
= inst
.operands
[2].reg
;
11572 reject_bad_reg (Rd
);
11573 reject_bad_reg (Rs
);
11574 if (inst
.operands
[2].isreg
)
11575 reject_bad_reg (Rn
);
11577 if (unified_syntax
)
11579 if (!inst
.operands
[2].isreg
)
11581 /* For an immediate, we always generate a 32-bit opcode;
11582 section relaxation will shrink it later if possible. */
11583 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
11584 inst
.instruction
= (inst
.instruction
& 0xe1ffffff) | 0x10000000;
11585 inst
.instruction
|= Rd
<< 8;
11586 inst
.instruction
|= Rs
<< 16;
11587 inst
.relocs
[0].type
= BFD_RELOC_ARM_T32_IMMEDIATE
;
11591 bfd_boolean narrow
;
11593 /* See if we can do this with a 16-bit instruction. */
11594 if (THUMB_SETS_FLAGS (inst
.instruction
))
11595 narrow
= !in_pred_block ();
11597 narrow
= in_pred_block ();
11599 if (Rd
> 7 || Rn
> 7 || Rs
> 7)
11601 if (inst
.operands
[2].shifted
)
11603 if (inst
.size_req
== 4)
11610 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
11611 inst
.instruction
|= Rd
;
11612 inst
.instruction
|= Rn
<< 3;
11617 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
11618 inst
.instruction
|= Rd
;
11619 inst
.instruction
|= Rs
<< 3;
11624 /* If we get here, it can't be done in 16 bits. */
11625 constraint (inst
.operands
[2].shifted
11626 && inst
.operands
[2].immisreg
,
11627 _("shift must be constant"));
11628 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
11629 inst
.instruction
|= Rd
<< 8;
11630 inst
.instruction
|= Rs
<< 16;
11631 encode_thumb32_shifted_operand (2);
11636 /* On its face this is a lie - the instruction does set the
11637 flags. However, the only supported mnemonic in this mode
11638 says it doesn't. */
11639 constraint (THUMB_SETS_FLAGS (inst
.instruction
), BAD_THUMB32
);
11641 constraint (!inst
.operands
[2].isreg
|| inst
.operands
[2].shifted
,
11642 _("unshifted register required"));
11643 constraint (Rd
> 7 || Rs
> 7 || Rn
> 7, BAD_HIREG
);
11645 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
11646 inst
.instruction
|= Rd
;
11649 inst
.instruction
|= Rn
<< 3;
11651 inst
.instruction
|= Rs
<< 3;
11653 constraint (1, _("dest must overlap one source register"));
11661 unsigned int msb
= inst
.operands
[1].imm
+ inst
.operands
[2].imm
;
11662 constraint (msb
> 32, _("bit-field extends past end of register"));
11663 /* The instruction encoding stores the LSB and MSB,
11664 not the LSB and width. */
11665 Rd
= inst
.operands
[0].reg
;
11666 reject_bad_reg (Rd
);
11667 inst
.instruction
|= Rd
<< 8;
11668 inst
.instruction
|= (inst
.operands
[1].imm
& 0x1c) << 10;
11669 inst
.instruction
|= (inst
.operands
[1].imm
& 0x03) << 6;
11670 inst
.instruction
|= msb
- 1;
11679 Rd
= inst
.operands
[0].reg
;
11680 reject_bad_reg (Rd
);
11682 /* #0 in second position is alternative syntax for bfc, which is
11683 the same instruction but with REG_PC in the Rm field. */
11684 if (!inst
.operands
[1].isreg
)
11688 Rn
= inst
.operands
[1].reg
;
11689 reject_bad_reg (Rn
);
11692 msb
= inst
.operands
[2].imm
+ inst
.operands
[3].imm
;
11693 constraint (msb
> 32, _("bit-field extends past end of register"));
11694 /* The instruction encoding stores the LSB and MSB,
11695 not the LSB and width. */
11696 inst
.instruction
|= Rd
<< 8;
11697 inst
.instruction
|= Rn
<< 16;
11698 inst
.instruction
|= (inst
.operands
[2].imm
& 0x1c) << 10;
11699 inst
.instruction
|= (inst
.operands
[2].imm
& 0x03) << 6;
11700 inst
.instruction
|= msb
- 1;
11708 Rd
= inst
.operands
[0].reg
;
11709 Rn
= inst
.operands
[1].reg
;
11711 reject_bad_reg (Rd
);
11712 reject_bad_reg (Rn
);
11714 constraint (inst
.operands
[2].imm
+ inst
.operands
[3].imm
> 32,
11715 _("bit-field extends past end of register"));
11716 inst
.instruction
|= Rd
<< 8;
11717 inst
.instruction
|= Rn
<< 16;
11718 inst
.instruction
|= (inst
.operands
[2].imm
& 0x1c) << 10;
11719 inst
.instruction
|= (inst
.operands
[2].imm
& 0x03) << 6;
11720 inst
.instruction
|= inst
.operands
[3].imm
- 1;
11723 /* ARM V5 Thumb BLX (argument parse)
11724 BLX <target_addr> which is BLX(1)
11725 BLX <Rm> which is BLX(2)
11726 Unfortunately, there are two different opcodes for this mnemonic.
11727 So, the insns[].value is not used, and the code here zaps values
11728 into inst.instruction.
11730 ??? How to take advantage of the additional two bits of displacement
11731 available in Thumb32 mode? Need new relocation? */
11736 set_pred_insn_type_last ();
11738 if (inst
.operands
[0].isreg
)
11740 constraint (inst
.operands
[0].reg
== REG_PC
, BAD_PC
);
11741 /* We have a register, so this is BLX(2). */
11742 inst
.instruction
|= inst
.operands
[0].reg
<< 3;
11746 /* No register. This must be BLX(1). */
11747 inst
.instruction
= 0xf000e800;
11748 encode_branch (BFD_RELOC_THUMB_PCREL_BLX
);
11757 bfd_reloc_code_real_type reloc
;
11760 set_pred_insn_type (IF_INSIDE_IT_LAST_INSN
);
11762 if (in_pred_block ())
11764 /* Conditional branches inside IT blocks are encoded as unconditional
11766 cond
= COND_ALWAYS
;
11771 if (cond
!= COND_ALWAYS
)
11772 opcode
= T_MNEM_bcond
;
11774 opcode
= inst
.instruction
;
11777 && (inst
.size_req
== 4
11778 || (inst
.size_req
!= 2
11779 && (inst
.operands
[0].hasreloc
11780 || inst
.relocs
[0].exp
.X_op
== O_constant
))))
11782 inst
.instruction
= THUMB_OP32(opcode
);
11783 if (cond
== COND_ALWAYS
)
11784 reloc
= BFD_RELOC_THUMB_PCREL_BRANCH25
;
11787 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v6t2
),
11788 _("selected architecture does not support "
11789 "wide conditional branch instruction"));
11791 gas_assert (cond
!= 0xF);
11792 inst
.instruction
|= cond
<< 22;
11793 reloc
= BFD_RELOC_THUMB_PCREL_BRANCH20
;
11798 inst
.instruction
= THUMB_OP16(opcode
);
11799 if (cond
== COND_ALWAYS
)
11800 reloc
= BFD_RELOC_THUMB_PCREL_BRANCH12
;
11803 inst
.instruction
|= cond
<< 8;
11804 reloc
= BFD_RELOC_THUMB_PCREL_BRANCH9
;
11806 /* Allow section relaxation. */
11807 if (unified_syntax
&& inst
.size_req
!= 2)
11808 inst
.relax
= opcode
;
11810 inst
.relocs
[0].type
= reloc
;
11811 inst
.relocs
[0].pc_rel
= 1;
11814 /* Actually do the work for Thumb state bkpt and hlt. The only difference
11815 between the two is the maximum immediate allowed - which is passed in
11818 do_t_bkpt_hlt1 (int range
)
11820 constraint (inst
.cond
!= COND_ALWAYS
,
11821 _("instruction is always unconditional"));
11822 if (inst
.operands
[0].present
)
11824 constraint (inst
.operands
[0].imm
> range
,
11825 _("immediate value out of range"));
11826 inst
.instruction
|= inst
.operands
[0].imm
;
11829 set_pred_insn_type (NEUTRAL_IT_INSN
);
11835 do_t_bkpt_hlt1 (63);
11841 do_t_bkpt_hlt1 (255);
11845 do_t_branch23 (void)
11847 set_pred_insn_type_last ();
11848 encode_branch (BFD_RELOC_THUMB_PCREL_BRANCH23
);
11850 /* md_apply_fix blows up with 'bl foo(PLT)' where foo is defined in
11851 this file. We used to simply ignore the PLT reloc type here --
11852 the branch encoding is now needed to deal with TLSCALL relocs.
11853 So if we see a PLT reloc now, put it back to how it used to be to
11854 keep the preexisting behaviour. */
11855 if (inst
.relocs
[0].type
== BFD_RELOC_ARM_PLT32
)
11856 inst
.relocs
[0].type
= BFD_RELOC_THUMB_PCREL_BRANCH23
;
11858 #if defined(OBJ_COFF)
11859 /* If the destination of the branch is a defined symbol which does not have
11860 the THUMB_FUNC attribute, then we must be calling a function which has
11861 the (interfacearm) attribute. We look for the Thumb entry point to that
11862 function and change the branch to refer to that function instead. */
11863 if ( inst
.relocs
[0].exp
.X_op
== O_symbol
11864 && inst
.relocs
[0].exp
.X_add_symbol
!= NULL
11865 && S_IS_DEFINED (inst
.relocs
[0].exp
.X_add_symbol
)
11866 && ! THUMB_IS_FUNC (inst
.relocs
[0].exp
.X_add_symbol
))
11867 inst
.relocs
[0].exp
.X_add_symbol
11868 = find_real_start (inst
.relocs
[0].exp
.X_add_symbol
);
11875 set_pred_insn_type_last ();
11876 inst
.instruction
|= inst
.operands
[0].reg
<< 3;
11877 /* ??? FIXME: Should add a hacky reloc here if reg is REG_PC. The reloc
11878 should cause the alignment to be checked once it is known. This is
11879 because BX PC only works if the instruction is word aligned. */
11887 set_pred_insn_type_last ();
11888 Rm
= inst
.operands
[0].reg
;
11889 reject_bad_reg (Rm
);
11890 inst
.instruction
|= Rm
<< 16;
11899 Rd
= inst
.operands
[0].reg
;
11900 Rm
= inst
.operands
[1].reg
;
11902 reject_bad_reg (Rd
);
11903 reject_bad_reg (Rm
);
11905 inst
.instruction
|= Rd
<< 8;
11906 inst
.instruction
|= Rm
<< 16;
11907 inst
.instruction
|= Rm
;
11913 set_pred_insn_type (OUTSIDE_PRED_INSN
);
11919 set_pred_insn_type (OUTSIDE_PRED_INSN
);
11920 inst
.instruction
|= inst
.operands
[0].imm
;
11926 set_pred_insn_type (OUTSIDE_PRED_INSN
);
11928 && (inst
.operands
[1].present
|| inst
.size_req
== 4)
11929 && ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v6_notm
))
11931 unsigned int imod
= (inst
.instruction
& 0x0030) >> 4;
11932 inst
.instruction
= 0xf3af8000;
11933 inst
.instruction
|= imod
<< 9;
11934 inst
.instruction
|= inst
.operands
[0].imm
<< 5;
11935 if (inst
.operands
[1].present
)
11936 inst
.instruction
|= 0x100 | inst
.operands
[1].imm
;
11940 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v1
)
11941 && (inst
.operands
[0].imm
& 4),
11942 _("selected processor does not support 'A' form "
11943 "of this instruction"));
11944 constraint (inst
.operands
[1].present
|| inst
.size_req
== 4,
11945 _("Thumb does not support the 2-argument "
11946 "form of this instruction"));
11947 inst
.instruction
|= inst
.operands
[0].imm
;
11951 /* THUMB CPY instruction (argument parse). */
11956 if (inst
.size_req
== 4)
11958 inst
.instruction
= THUMB_OP32 (T_MNEM_mov
);
11959 inst
.instruction
|= inst
.operands
[0].reg
<< 8;
11960 inst
.instruction
|= inst
.operands
[1].reg
;
11964 inst
.instruction
|= (inst
.operands
[0].reg
& 0x8) << 4;
11965 inst
.instruction
|= (inst
.operands
[0].reg
& 0x7);
11966 inst
.instruction
|= inst
.operands
[1].reg
<< 3;
11973 set_pred_insn_type (OUTSIDE_PRED_INSN
);
11974 constraint (inst
.operands
[0].reg
> 7, BAD_HIREG
);
11975 inst
.instruction
|= inst
.operands
[0].reg
;
11976 inst
.relocs
[0].pc_rel
= 1;
11977 inst
.relocs
[0].type
= BFD_RELOC_THUMB_PCREL_BRANCH7
;
11983 inst
.instruction
|= inst
.operands
[0].imm
;
11989 unsigned Rd
, Rn
, Rm
;
11991 Rd
= inst
.operands
[0].reg
;
11992 Rn
= (inst
.operands
[1].present
11993 ? inst
.operands
[1].reg
: Rd
);
11994 Rm
= inst
.operands
[2].reg
;
11996 reject_bad_reg (Rd
);
11997 reject_bad_reg (Rn
);
11998 reject_bad_reg (Rm
);
12000 inst
.instruction
|= Rd
<< 8;
12001 inst
.instruction
|= Rn
<< 16;
12002 inst
.instruction
|= Rm
;
12008 if (unified_syntax
&& inst
.size_req
== 4)
12009 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
12011 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
12017 unsigned int cond
= inst
.operands
[0].imm
;
12019 set_pred_insn_type (IT_INSN
);
12020 now_pred
.mask
= (inst
.instruction
& 0xf) | 0x10;
12021 now_pred
.cc
= cond
;
12022 now_pred
.warn_deprecated
= FALSE
;
12023 now_pred
.type
= SCALAR_PRED
;
12025 /* If the condition is a negative condition, invert the mask. */
12026 if ((cond
& 0x1) == 0x0)
12028 unsigned int mask
= inst
.instruction
& 0x000f;
12030 if ((mask
& 0x7) == 0)
12032 /* No conversion needed. */
12033 now_pred
.block_length
= 1;
12035 else if ((mask
& 0x3) == 0)
12038 now_pred
.block_length
= 2;
12040 else if ((mask
& 0x1) == 0)
12043 now_pred
.block_length
= 3;
12048 now_pred
.block_length
= 4;
12051 inst
.instruction
&= 0xfff0;
12052 inst
.instruction
|= mask
;
12055 inst
.instruction
|= cond
<< 4;
12058 /* Helper function used for both push/pop and ldm/stm. */
12060 encode_thumb2_multi (bfd_boolean do_io
, int base
, unsigned mask
,
12061 bfd_boolean writeback
)
12063 bfd_boolean load
, store
;
12065 gas_assert (base
!= -1 || !do_io
);
12066 load
= do_io
&& ((inst
.instruction
& (1 << 20)) != 0);
12067 store
= do_io
&& !load
;
12069 if (mask
& (1 << 13))
12070 inst
.error
= _("SP not allowed in register list");
12072 if (do_io
&& (mask
& (1 << base
)) != 0
12074 inst
.error
= _("having the base register in the register list when "
12075 "using write back is UNPREDICTABLE");
12079 if (mask
& (1 << 15))
12081 if (mask
& (1 << 14))
12082 inst
.error
= _("LR and PC should not both be in register list");
12084 set_pred_insn_type_last ();
12089 if (mask
& (1 << 15))
12090 inst
.error
= _("PC not allowed in register list");
12093 if (do_io
&& ((mask
& (mask
- 1)) == 0))
12095 /* Single register transfers implemented as str/ldr. */
12098 if (inst
.instruction
& (1 << 23))
12099 inst
.instruction
= 0x00000b04; /* ia! -> [base], #4 */
12101 inst
.instruction
= 0x00000d04; /* db! -> [base, #-4]! */
12105 if (inst
.instruction
& (1 << 23))
12106 inst
.instruction
= 0x00800000; /* ia -> [base] */
12108 inst
.instruction
= 0x00000c04; /* db -> [base, #-4] */
12111 inst
.instruction
|= 0xf8400000;
12113 inst
.instruction
|= 0x00100000;
12115 mask
= ffs (mask
) - 1;
12118 else if (writeback
)
12119 inst
.instruction
|= WRITE_BACK
;
12121 inst
.instruction
|= mask
;
12123 inst
.instruction
|= base
<< 16;
12129 /* This really doesn't seem worth it. */
12130 constraint (inst
.relocs
[0].type
!= BFD_RELOC_UNUSED
,
12131 _("expression too complex"));
12132 constraint (inst
.operands
[1].writeback
,
12133 _("Thumb load/store multiple does not support {reglist}^"));
12135 if (unified_syntax
)
12137 bfd_boolean narrow
;
12141 /* See if we can use a 16-bit instruction. */
12142 if (inst
.instruction
< 0xffff /* not ldmdb/stmdb */
12143 && inst
.size_req
!= 4
12144 && !(inst
.operands
[1].imm
& ~0xff))
12146 mask
= 1 << inst
.operands
[0].reg
;
12148 if (inst
.operands
[0].reg
<= 7)
12150 if (inst
.instruction
== T_MNEM_stmia
12151 ? inst
.operands
[0].writeback
12152 : (inst
.operands
[0].writeback
12153 == !(inst
.operands
[1].imm
& mask
)))
12155 if (inst
.instruction
== T_MNEM_stmia
12156 && (inst
.operands
[1].imm
& mask
)
12157 && (inst
.operands
[1].imm
& (mask
- 1)))
12158 as_warn (_("value stored for r%d is UNKNOWN"),
12159 inst
.operands
[0].reg
);
12161 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
12162 inst
.instruction
|= inst
.operands
[0].reg
<< 8;
12163 inst
.instruction
|= inst
.operands
[1].imm
;
12166 else if ((inst
.operands
[1].imm
& (inst
.operands
[1].imm
-1)) == 0)
12168 /* This means 1 register in reg list one of 3 situations:
12169 1. Instruction is stmia, but without writeback.
12170 2. lmdia without writeback, but with Rn not in
12172 3. ldmia with writeback, but with Rn in reglist.
12173 Case 3 is UNPREDICTABLE behaviour, so we handle
12174 case 1 and 2 which can be converted into a 16-bit
12175 str or ldr. The SP cases are handled below. */
12176 unsigned long opcode
;
12177 /* First, record an error for Case 3. */
12178 if (inst
.operands
[1].imm
& mask
12179 && inst
.operands
[0].writeback
)
12181 _("having the base register in the register list when "
12182 "using write back is UNPREDICTABLE");
12184 opcode
= (inst
.instruction
== T_MNEM_stmia
? T_MNEM_str
12186 inst
.instruction
= THUMB_OP16 (opcode
);
12187 inst
.instruction
|= inst
.operands
[0].reg
<< 3;
12188 inst
.instruction
|= (ffs (inst
.operands
[1].imm
)-1);
12192 else if (inst
.operands
[0] .reg
== REG_SP
)
12194 if (inst
.operands
[0].writeback
)
12197 THUMB_OP16 (inst
.instruction
== T_MNEM_stmia
12198 ? T_MNEM_push
: T_MNEM_pop
);
12199 inst
.instruction
|= inst
.operands
[1].imm
;
12202 else if ((inst
.operands
[1].imm
& (inst
.operands
[1].imm
-1)) == 0)
12205 THUMB_OP16 (inst
.instruction
== T_MNEM_stmia
12206 ? T_MNEM_str_sp
: T_MNEM_ldr_sp
);
12207 inst
.instruction
|= ((ffs (inst
.operands
[1].imm
)-1) << 8);
12215 if (inst
.instruction
< 0xffff)
12216 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
12218 encode_thumb2_multi (TRUE
/* do_io */, inst
.operands
[0].reg
,
12219 inst
.operands
[1].imm
,
12220 inst
.operands
[0].writeback
);
12225 constraint (inst
.operands
[0].reg
> 7
12226 || (inst
.operands
[1].imm
& ~0xff), BAD_HIREG
);
12227 constraint (inst
.instruction
!= T_MNEM_ldmia
12228 && inst
.instruction
!= T_MNEM_stmia
,
12229 _("Thumb-2 instruction only valid in unified syntax"));
12230 if (inst
.instruction
== T_MNEM_stmia
)
12232 if (!inst
.operands
[0].writeback
)
12233 as_warn (_("this instruction will write back the base register"));
12234 if ((inst
.operands
[1].imm
& (1 << inst
.operands
[0].reg
))
12235 && (inst
.operands
[1].imm
& ((1 << inst
.operands
[0].reg
) - 1)))
12236 as_warn (_("value stored for r%d is UNKNOWN"),
12237 inst
.operands
[0].reg
);
12241 if (!inst
.operands
[0].writeback
12242 && !(inst
.operands
[1].imm
& (1 << inst
.operands
[0].reg
)))
12243 as_warn (_("this instruction will write back the base register"));
12244 else if (inst
.operands
[0].writeback
12245 && (inst
.operands
[1].imm
& (1 << inst
.operands
[0].reg
)))
12246 as_warn (_("this instruction will not write back the base register"));
12249 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
12250 inst
.instruction
|= inst
.operands
[0].reg
<< 8;
12251 inst
.instruction
|= inst
.operands
[1].imm
;
12258 constraint (!inst
.operands
[1].isreg
|| !inst
.operands
[1].preind
12259 || inst
.operands
[1].postind
|| inst
.operands
[1].writeback
12260 || inst
.operands
[1].immisreg
|| inst
.operands
[1].shifted
12261 || inst
.operands
[1].negative
,
12264 constraint ((inst
.operands
[1].reg
== REG_PC
), BAD_PC
);
12266 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
12267 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
12268 inst
.relocs
[0].type
= BFD_RELOC_ARM_T32_OFFSET_U8
;
12274 if (!inst
.operands
[1].present
)
12276 constraint (inst
.operands
[0].reg
== REG_LR
,
12277 _("r14 not allowed as first register "
12278 "when second register is omitted"));
12279 inst
.operands
[1].reg
= inst
.operands
[0].reg
+ 1;
12281 constraint (inst
.operands
[0].reg
== inst
.operands
[1].reg
,
12284 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
12285 inst
.instruction
|= inst
.operands
[1].reg
<< 8;
12286 inst
.instruction
|= inst
.operands
[2].reg
<< 16;
12292 unsigned long opcode
;
12295 if (inst
.operands
[0].isreg
12296 && !inst
.operands
[0].preind
12297 && inst
.operands
[0].reg
== REG_PC
)
12298 set_pred_insn_type_last ();
12300 opcode
= inst
.instruction
;
12301 if (unified_syntax
)
12303 if (!inst
.operands
[1].isreg
)
12305 if (opcode
<= 0xffff)
12306 inst
.instruction
= THUMB_OP32 (opcode
);
12307 if (move_or_literal_pool (0, CONST_THUMB
, /*mode_3=*/FALSE
))
12310 if (inst
.operands
[1].isreg
12311 && !inst
.operands
[1].writeback
12312 && !inst
.operands
[1].shifted
&& !inst
.operands
[1].postind
12313 && !inst
.operands
[1].negative
&& inst
.operands
[0].reg
<= 7
12314 && opcode
<= 0xffff
12315 && inst
.size_req
!= 4)
12317 /* Insn may have a 16-bit form. */
12318 Rn
= inst
.operands
[1].reg
;
12319 if (inst
.operands
[1].immisreg
)
12321 inst
.instruction
= THUMB_OP16 (opcode
);
12323 if (Rn
<= 7 && inst
.operands
[1].imm
<= 7)
12325 else if (opcode
!= T_MNEM_ldr
&& opcode
!= T_MNEM_str
)
12326 reject_bad_reg (inst
.operands
[1].imm
);
12328 else if ((Rn
<= 7 && opcode
!= T_MNEM_ldrsh
12329 && opcode
!= T_MNEM_ldrsb
)
12330 || ((Rn
== REG_PC
|| Rn
== REG_SP
) && opcode
== T_MNEM_ldr
)
12331 || (Rn
== REG_SP
&& opcode
== T_MNEM_str
))
12338 if (inst
.relocs
[0].pc_rel
)
12339 opcode
= T_MNEM_ldr_pc2
;
12341 opcode
= T_MNEM_ldr_pc
;
12345 if (opcode
== T_MNEM_ldr
)
12346 opcode
= T_MNEM_ldr_sp
;
12348 opcode
= T_MNEM_str_sp
;
12350 inst
.instruction
= inst
.operands
[0].reg
<< 8;
12354 inst
.instruction
= inst
.operands
[0].reg
;
12355 inst
.instruction
|= inst
.operands
[1].reg
<< 3;
12357 inst
.instruction
|= THUMB_OP16 (opcode
);
12358 if (inst
.size_req
== 2)
12359 inst
.relocs
[0].type
= BFD_RELOC_ARM_THUMB_OFFSET
;
12361 inst
.relax
= opcode
;
12365 /* Definitely a 32-bit variant. */
12367 /* Warning for Erratum 752419. */
12368 if (opcode
== T_MNEM_ldr
12369 && inst
.operands
[0].reg
== REG_SP
12370 && inst
.operands
[1].writeback
== 1
12371 && !inst
.operands
[1].immisreg
)
12373 if (no_cpu_selected ()
12374 || (ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v7
)
12375 && !ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v7a
)
12376 && !ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v7r
)))
12377 as_warn (_("This instruction may be unpredictable "
12378 "if executed on M-profile cores "
12379 "with interrupts enabled."));
12382 /* Do some validations regarding addressing modes. */
12383 if (inst
.operands
[1].immisreg
)
12384 reject_bad_reg (inst
.operands
[1].imm
);
12386 constraint (inst
.operands
[1].writeback
== 1
12387 && inst
.operands
[0].reg
== inst
.operands
[1].reg
,
12390 inst
.instruction
= THUMB_OP32 (opcode
);
12391 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
12392 encode_thumb32_addr_mode (1, /*is_t=*/FALSE
, /*is_d=*/FALSE
);
12393 check_ldr_r15_aligned ();
12397 constraint (inst
.operands
[0].reg
> 7, BAD_HIREG
);
12399 if (inst
.instruction
== T_MNEM_ldrsh
|| inst
.instruction
== T_MNEM_ldrsb
)
12401 /* Only [Rn,Rm] is acceptable. */
12402 constraint (inst
.operands
[1].reg
> 7 || inst
.operands
[1].imm
> 7, BAD_HIREG
);
12403 constraint (!inst
.operands
[1].isreg
|| !inst
.operands
[1].immisreg
12404 || inst
.operands
[1].postind
|| inst
.operands
[1].shifted
12405 || inst
.operands
[1].negative
,
12406 _("Thumb does not support this addressing mode"));
12407 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
12411 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
12412 if (!inst
.operands
[1].isreg
)
12413 if (move_or_literal_pool (0, CONST_THUMB
, /*mode_3=*/FALSE
))
12416 constraint (!inst
.operands
[1].preind
12417 || inst
.operands
[1].shifted
12418 || inst
.operands
[1].writeback
,
12419 _("Thumb does not support this addressing mode"));
12420 if (inst
.operands
[1].reg
== REG_PC
|| inst
.operands
[1].reg
== REG_SP
)
12422 constraint (inst
.instruction
& 0x0600,
12423 _("byte or halfword not valid for base register"));
12424 constraint (inst
.operands
[1].reg
== REG_PC
12425 && !(inst
.instruction
& THUMB_LOAD_BIT
),
12426 _("r15 based store not allowed"));
12427 constraint (inst
.operands
[1].immisreg
,
12428 _("invalid base register for register offset"));
12430 if (inst
.operands
[1].reg
== REG_PC
)
12431 inst
.instruction
= T_OPCODE_LDR_PC
;
12432 else if (inst
.instruction
& THUMB_LOAD_BIT
)
12433 inst
.instruction
= T_OPCODE_LDR_SP
;
12435 inst
.instruction
= T_OPCODE_STR_SP
;
12437 inst
.instruction
|= inst
.operands
[0].reg
<< 8;
12438 inst
.relocs
[0].type
= BFD_RELOC_ARM_THUMB_OFFSET
;
12442 constraint (inst
.operands
[1].reg
> 7, BAD_HIREG
);
12443 if (!inst
.operands
[1].immisreg
)
12445 /* Immediate offset. */
12446 inst
.instruction
|= inst
.operands
[0].reg
;
12447 inst
.instruction
|= inst
.operands
[1].reg
<< 3;
12448 inst
.relocs
[0].type
= BFD_RELOC_ARM_THUMB_OFFSET
;
12452 /* Register offset. */
12453 constraint (inst
.operands
[1].imm
> 7, BAD_HIREG
);
12454 constraint (inst
.operands
[1].negative
,
12455 _("Thumb does not support this addressing mode"));
12458 switch (inst
.instruction
)
12460 case T_OPCODE_STR_IW
: inst
.instruction
= T_OPCODE_STR_RW
; break;
12461 case T_OPCODE_STR_IH
: inst
.instruction
= T_OPCODE_STR_RH
; break;
12462 case T_OPCODE_STR_IB
: inst
.instruction
= T_OPCODE_STR_RB
; break;
12463 case T_OPCODE_LDR_IW
: inst
.instruction
= T_OPCODE_LDR_RW
; break;
12464 case T_OPCODE_LDR_IH
: inst
.instruction
= T_OPCODE_LDR_RH
; break;
12465 case T_OPCODE_LDR_IB
: inst
.instruction
= T_OPCODE_LDR_RB
; break;
12466 case 0x5600 /* ldrsb */:
12467 case 0x5e00 /* ldrsh */: break;
12471 inst
.instruction
|= inst
.operands
[0].reg
;
12472 inst
.instruction
|= inst
.operands
[1].reg
<< 3;
12473 inst
.instruction
|= inst
.operands
[1].imm
<< 6;
12479 if (!inst
.operands
[1].present
)
12481 inst
.operands
[1].reg
= inst
.operands
[0].reg
+ 1;
12482 constraint (inst
.operands
[0].reg
== REG_LR
,
12483 _("r14 not allowed here"));
12484 constraint (inst
.operands
[0].reg
== REG_R12
,
12485 _("r12 not allowed here"));
12488 if (inst
.operands
[2].writeback
12489 && (inst
.operands
[0].reg
== inst
.operands
[2].reg
12490 || inst
.operands
[1].reg
== inst
.operands
[2].reg
))
12491 as_warn (_("base register written back, and overlaps "
12492 "one of transfer registers"));
12494 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
12495 inst
.instruction
|= inst
.operands
[1].reg
<< 8;
12496 encode_thumb32_addr_mode (2, /*is_t=*/FALSE
, /*is_d=*/TRUE
);
12502 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
12503 encode_thumb32_addr_mode (1, /*is_t=*/TRUE
, /*is_d=*/FALSE
);
12509 unsigned Rd
, Rn
, Rm
, Ra
;
12511 Rd
= inst
.operands
[0].reg
;
12512 Rn
= inst
.operands
[1].reg
;
12513 Rm
= inst
.operands
[2].reg
;
12514 Ra
= inst
.operands
[3].reg
;
12516 reject_bad_reg (Rd
);
12517 reject_bad_reg (Rn
);
12518 reject_bad_reg (Rm
);
12519 reject_bad_reg (Ra
);
12521 inst
.instruction
|= Rd
<< 8;
12522 inst
.instruction
|= Rn
<< 16;
12523 inst
.instruction
|= Rm
;
12524 inst
.instruction
|= Ra
<< 12;
12530 unsigned RdLo
, RdHi
, Rn
, Rm
;
12532 RdLo
= inst
.operands
[0].reg
;
12533 RdHi
= inst
.operands
[1].reg
;
12534 Rn
= inst
.operands
[2].reg
;
12535 Rm
= inst
.operands
[3].reg
;
12537 reject_bad_reg (RdLo
);
12538 reject_bad_reg (RdHi
);
12539 reject_bad_reg (Rn
);
12540 reject_bad_reg (Rm
);
12542 inst
.instruction
|= RdLo
<< 12;
12543 inst
.instruction
|= RdHi
<< 8;
12544 inst
.instruction
|= Rn
<< 16;
12545 inst
.instruction
|= Rm
;
12549 do_t_mov_cmp (void)
12553 Rn
= inst
.operands
[0].reg
;
12554 Rm
= inst
.operands
[1].reg
;
12557 set_pred_insn_type_last ();
12559 if (unified_syntax
)
12561 int r0off
= (inst
.instruction
== T_MNEM_mov
12562 || inst
.instruction
== T_MNEM_movs
) ? 8 : 16;
12563 unsigned long opcode
;
12564 bfd_boolean narrow
;
12565 bfd_boolean low_regs
;
12567 low_regs
= (Rn
<= 7 && Rm
<= 7);
12568 opcode
= inst
.instruction
;
12569 if (in_pred_block ())
12570 narrow
= opcode
!= T_MNEM_movs
;
12572 narrow
= opcode
!= T_MNEM_movs
|| low_regs
;
12573 if (inst
.size_req
== 4
12574 || inst
.operands
[1].shifted
)
12577 /* MOVS PC, LR is encoded as SUBS PC, LR, #0. */
12578 if (opcode
== T_MNEM_movs
&& inst
.operands
[1].isreg
12579 && !inst
.operands
[1].shifted
12583 inst
.instruction
= T2_SUBS_PC_LR
;
12587 if (opcode
== T_MNEM_cmp
)
12589 constraint (Rn
== REG_PC
, BAD_PC
);
12592 /* In the Thumb-2 ISA, use of R13 as Rm is deprecated,
12594 warn_deprecated_sp (Rm
);
12595 /* R15 was documented as a valid choice for Rm in ARMv6,
12596 but as UNPREDICTABLE in ARMv7. ARM's proprietary
12597 tools reject R15, so we do too. */
12598 constraint (Rm
== REG_PC
, BAD_PC
);
12601 reject_bad_reg (Rm
);
12603 else if (opcode
== T_MNEM_mov
12604 || opcode
== T_MNEM_movs
)
12606 if (inst
.operands
[1].isreg
)
12608 if (opcode
== T_MNEM_movs
)
12610 reject_bad_reg (Rn
);
12611 reject_bad_reg (Rm
);
12615 /* This is mov.n. */
12616 if ((Rn
== REG_SP
|| Rn
== REG_PC
)
12617 && (Rm
== REG_SP
|| Rm
== REG_PC
))
12619 as_tsktsk (_("Use of r%u as a source register is "
12620 "deprecated when r%u is the destination "
12621 "register."), Rm
, Rn
);
12626 /* This is mov.w. */
12627 constraint (Rn
== REG_PC
, BAD_PC
);
12628 constraint (Rm
== REG_PC
, BAD_PC
);
12629 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v8
))
12630 constraint (Rn
== REG_SP
&& Rm
== REG_SP
, BAD_SP
);
12634 reject_bad_reg (Rn
);
12637 if (!inst
.operands
[1].isreg
)
12639 /* Immediate operand. */
12640 if (!in_pred_block () && opcode
== T_MNEM_mov
)
12642 if (low_regs
&& narrow
)
12644 inst
.instruction
= THUMB_OP16 (opcode
);
12645 inst
.instruction
|= Rn
<< 8;
12646 if (inst
.relocs
[0].type
< BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
12647 || inst
.relocs
[0].type
> BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC
)
12649 if (inst
.size_req
== 2)
12650 inst
.relocs
[0].type
= BFD_RELOC_ARM_THUMB_IMM
;
12652 inst
.relax
= opcode
;
12657 constraint ((inst
.relocs
[0].type
12658 >= BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
)
12659 && (inst
.relocs
[0].type
12660 <= BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC
) ,
12661 THUMB1_RELOC_ONLY
);
12663 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
12664 inst
.instruction
= (inst
.instruction
& 0xe1ffffff) | 0x10000000;
12665 inst
.instruction
|= Rn
<< r0off
;
12666 inst
.relocs
[0].type
= BFD_RELOC_ARM_T32_IMMEDIATE
;
12669 else if (inst
.operands
[1].shifted
&& inst
.operands
[1].immisreg
12670 && (inst
.instruction
== T_MNEM_mov
12671 || inst
.instruction
== T_MNEM_movs
))
12673 /* Register shifts are encoded as separate shift instructions. */
12674 bfd_boolean flags
= (inst
.instruction
== T_MNEM_movs
);
12676 if (in_pred_block ())
12681 if (inst
.size_req
== 4)
12684 if (!low_regs
|| inst
.operands
[1].imm
> 7)
12690 switch (inst
.operands
[1].shift_kind
)
12693 opcode
= narrow
? T_OPCODE_LSL_R
: THUMB_OP32 (T_MNEM_lsl
);
12696 opcode
= narrow
? T_OPCODE_ASR_R
: THUMB_OP32 (T_MNEM_asr
);
12699 opcode
= narrow
? T_OPCODE_LSR_R
: THUMB_OP32 (T_MNEM_lsr
);
12702 opcode
= narrow
? T_OPCODE_ROR_R
: THUMB_OP32 (T_MNEM_ror
);
12708 inst
.instruction
= opcode
;
12711 inst
.instruction
|= Rn
;
12712 inst
.instruction
|= inst
.operands
[1].imm
<< 3;
12717 inst
.instruction
|= CONDS_BIT
;
12719 inst
.instruction
|= Rn
<< 8;
12720 inst
.instruction
|= Rm
<< 16;
12721 inst
.instruction
|= inst
.operands
[1].imm
;
12726 /* Some mov with immediate shift have narrow variants.
12727 Register shifts are handled above. */
12728 if (low_regs
&& inst
.operands
[1].shifted
12729 && (inst
.instruction
== T_MNEM_mov
12730 || inst
.instruction
== T_MNEM_movs
))
12732 if (in_pred_block ())
12733 narrow
= (inst
.instruction
== T_MNEM_mov
);
12735 narrow
= (inst
.instruction
== T_MNEM_movs
);
12740 switch (inst
.operands
[1].shift_kind
)
12742 case SHIFT_LSL
: inst
.instruction
= T_OPCODE_LSL_I
; break;
12743 case SHIFT_LSR
: inst
.instruction
= T_OPCODE_LSR_I
; break;
12744 case SHIFT_ASR
: inst
.instruction
= T_OPCODE_ASR_I
; break;
12745 default: narrow
= FALSE
; break;
12751 inst
.instruction
|= Rn
;
12752 inst
.instruction
|= Rm
<< 3;
12753 inst
.relocs
[0].type
= BFD_RELOC_ARM_THUMB_SHIFT
;
12757 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
12758 inst
.instruction
|= Rn
<< r0off
;
12759 encode_thumb32_shifted_operand (1);
12763 switch (inst
.instruction
)
12766 /* In v4t or v5t a move of two lowregs produces unpredictable
12767 results. Don't allow this. */
12770 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v6
),
12771 "MOV Rd, Rs with two low registers is not "
12772 "permitted on this architecture");
12773 ARM_MERGE_FEATURE_SETS (thumb_arch_used
, thumb_arch_used
,
12777 inst
.instruction
= T_OPCODE_MOV_HR
;
12778 inst
.instruction
|= (Rn
& 0x8) << 4;
12779 inst
.instruction
|= (Rn
& 0x7);
12780 inst
.instruction
|= Rm
<< 3;
12784 /* We know we have low registers at this point.
12785 Generate LSLS Rd, Rs, #0. */
12786 inst
.instruction
= T_OPCODE_LSL_I
;
12787 inst
.instruction
|= Rn
;
12788 inst
.instruction
|= Rm
<< 3;
12794 inst
.instruction
= T_OPCODE_CMP_LR
;
12795 inst
.instruction
|= Rn
;
12796 inst
.instruction
|= Rm
<< 3;
12800 inst
.instruction
= T_OPCODE_CMP_HR
;
12801 inst
.instruction
|= (Rn
& 0x8) << 4;
12802 inst
.instruction
|= (Rn
& 0x7);
12803 inst
.instruction
|= Rm
<< 3;
12810 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
12812 /* PR 10443: Do not silently ignore shifted operands. */
12813 constraint (inst
.operands
[1].shifted
,
12814 _("shifts in CMP/MOV instructions are only supported in unified syntax"));
12816 if (inst
.operands
[1].isreg
)
12818 if (Rn
< 8 && Rm
< 8)
12820 /* A move of two lowregs is encoded as ADD Rd, Rs, #0
12821 since a MOV instruction produces unpredictable results. */
12822 if (inst
.instruction
== T_OPCODE_MOV_I8
)
12823 inst
.instruction
= T_OPCODE_ADD_I3
;
12825 inst
.instruction
= T_OPCODE_CMP_LR
;
12827 inst
.instruction
|= Rn
;
12828 inst
.instruction
|= Rm
<< 3;
12832 if (inst
.instruction
== T_OPCODE_MOV_I8
)
12833 inst
.instruction
= T_OPCODE_MOV_HR
;
12835 inst
.instruction
= T_OPCODE_CMP_HR
;
12841 constraint (Rn
> 7,
12842 _("only lo regs allowed with immediate"));
12843 inst
.instruction
|= Rn
<< 8;
12844 inst
.relocs
[0].type
= BFD_RELOC_ARM_THUMB_IMM
;
12855 top
= (inst
.instruction
& 0x00800000) != 0;
12856 if (inst
.relocs
[0].type
== BFD_RELOC_ARM_MOVW
)
12858 constraint (top
, _(":lower16: not allowed in this instruction"));
12859 inst
.relocs
[0].type
= BFD_RELOC_ARM_THUMB_MOVW
;
12861 else if (inst
.relocs
[0].type
== BFD_RELOC_ARM_MOVT
)
12863 constraint (!top
, _(":upper16: not allowed in this instruction"));
12864 inst
.relocs
[0].type
= BFD_RELOC_ARM_THUMB_MOVT
;
12867 Rd
= inst
.operands
[0].reg
;
12868 reject_bad_reg (Rd
);
12870 inst
.instruction
|= Rd
<< 8;
12871 if (inst
.relocs
[0].type
== BFD_RELOC_UNUSED
)
12873 imm
= inst
.relocs
[0].exp
.X_add_number
;
12874 inst
.instruction
|= (imm
& 0xf000) << 4;
12875 inst
.instruction
|= (imm
& 0x0800) << 15;
12876 inst
.instruction
|= (imm
& 0x0700) << 4;
12877 inst
.instruction
|= (imm
& 0x00ff);
12882 do_t_mvn_tst (void)
12886 Rn
= inst
.operands
[0].reg
;
12887 Rm
= inst
.operands
[1].reg
;
12889 if (inst
.instruction
== T_MNEM_cmp
12890 || inst
.instruction
== T_MNEM_cmn
)
12891 constraint (Rn
== REG_PC
, BAD_PC
);
12893 reject_bad_reg (Rn
);
12894 reject_bad_reg (Rm
);
12896 if (unified_syntax
)
12898 int r0off
= (inst
.instruction
== T_MNEM_mvn
12899 || inst
.instruction
== T_MNEM_mvns
) ? 8 : 16;
12900 bfd_boolean narrow
;
12902 if (inst
.size_req
== 4
12903 || inst
.instruction
> 0xffff
12904 || inst
.operands
[1].shifted
12905 || Rn
> 7 || Rm
> 7)
12907 else if (inst
.instruction
== T_MNEM_cmn
12908 || inst
.instruction
== T_MNEM_tst
)
12910 else if (THUMB_SETS_FLAGS (inst
.instruction
))
12911 narrow
= !in_pred_block ();
12913 narrow
= in_pred_block ();
12915 if (!inst
.operands
[1].isreg
)
12917 /* For an immediate, we always generate a 32-bit opcode;
12918 section relaxation will shrink it later if possible. */
12919 if (inst
.instruction
< 0xffff)
12920 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
12921 inst
.instruction
= (inst
.instruction
& 0xe1ffffff) | 0x10000000;
12922 inst
.instruction
|= Rn
<< r0off
;
12923 inst
.relocs
[0].type
= BFD_RELOC_ARM_T32_IMMEDIATE
;
12927 /* See if we can do this with a 16-bit instruction. */
12930 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
12931 inst
.instruction
|= Rn
;
12932 inst
.instruction
|= Rm
<< 3;
12936 constraint (inst
.operands
[1].shifted
12937 && inst
.operands
[1].immisreg
,
12938 _("shift must be constant"));
12939 if (inst
.instruction
< 0xffff)
12940 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
12941 inst
.instruction
|= Rn
<< r0off
;
12942 encode_thumb32_shifted_operand (1);
12948 constraint (inst
.instruction
> 0xffff
12949 || inst
.instruction
== T_MNEM_mvns
, BAD_THUMB32
);
12950 constraint (!inst
.operands
[1].isreg
|| inst
.operands
[1].shifted
,
12951 _("unshifted register required"));
12952 constraint (Rn
> 7 || Rm
> 7,
12955 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
12956 inst
.instruction
|= Rn
;
12957 inst
.instruction
|= Rm
<< 3;
12966 if (do_vfp_nsyn_mrs () == SUCCESS
)
12969 Rd
= inst
.operands
[0].reg
;
12970 reject_bad_reg (Rd
);
12971 inst
.instruction
|= Rd
<< 8;
12973 if (inst
.operands
[1].isreg
)
12975 unsigned br
= inst
.operands
[1].reg
;
12976 if (((br
& 0x200) == 0) && ((br
& 0xf000) != 0xf000))
12977 as_bad (_("bad register for mrs"));
12979 inst
.instruction
|= br
& (0xf << 16);
12980 inst
.instruction
|= (br
& 0x300) >> 4;
12981 inst
.instruction
|= (br
& SPSR_BIT
) >> 2;
12985 int flags
= inst
.operands
[1].imm
& (PSR_c
|PSR_x
|PSR_s
|PSR_f
|SPSR_BIT
);
12987 if (ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_m
))
12989 /* PR gas/12698: The constraint is only applied for m_profile.
12990 If the user has specified -march=all, we want to ignore it as
12991 we are building for any CPU type, including non-m variants. */
12992 bfd_boolean m_profile
=
12993 !ARM_FEATURE_CORE_EQUAL (selected_cpu
, arm_arch_any
);
12994 constraint ((flags
!= 0) && m_profile
, _("selected processor does "
12995 "not support requested special purpose register"));
12998 /* mrs only accepts APSR/CPSR/SPSR/CPSR_all/SPSR_all (for non-M profile
13000 constraint ((flags
& ~SPSR_BIT
) != (PSR_c
|PSR_f
),
13001 _("'APSR', 'CPSR' or 'SPSR' expected"));
13003 inst
.instruction
|= (flags
& SPSR_BIT
) >> 2;
13004 inst
.instruction
|= inst
.operands
[1].imm
& 0xff;
13005 inst
.instruction
|= 0xf0000;
13015 if (do_vfp_nsyn_msr () == SUCCESS
)
13018 constraint (!inst
.operands
[1].isreg
,
13019 _("Thumb encoding does not support an immediate here"));
13021 if (inst
.operands
[0].isreg
)
13022 flags
= (int)(inst
.operands
[0].reg
);
13024 flags
= inst
.operands
[0].imm
;
13026 if (ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_m
))
13028 int bits
= inst
.operands
[0].imm
& (PSR_c
|PSR_x
|PSR_s
|PSR_f
|SPSR_BIT
);
13030 /* PR gas/12698: The constraint is only applied for m_profile.
13031 If the user has specified -march=all, we want to ignore it as
13032 we are building for any CPU type, including non-m variants. */
13033 bfd_boolean m_profile
=
13034 !ARM_FEATURE_CORE_EQUAL (selected_cpu
, arm_arch_any
);
13035 constraint (((ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v6_dsp
)
13036 && (bits
& ~(PSR_s
| PSR_f
)) != 0)
13037 || (!ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v6_dsp
)
13038 && bits
!= PSR_f
)) && m_profile
,
13039 _("selected processor does not support requested special "
13040 "purpose register"));
13043 constraint ((flags
& 0xff) != 0, _("selected processor does not support "
13044 "requested special purpose register"));
13046 Rn
= inst
.operands
[1].reg
;
13047 reject_bad_reg (Rn
);
13049 inst
.instruction
|= (flags
& SPSR_BIT
) >> 2;
13050 inst
.instruction
|= (flags
& 0xf0000) >> 8;
13051 inst
.instruction
|= (flags
& 0x300) >> 4;
13052 inst
.instruction
|= (flags
& 0xff);
13053 inst
.instruction
|= Rn
<< 16;
13059 bfd_boolean narrow
;
13060 unsigned Rd
, Rn
, Rm
;
13062 if (!inst
.operands
[2].present
)
13063 inst
.operands
[2].reg
= inst
.operands
[0].reg
;
13065 Rd
= inst
.operands
[0].reg
;
13066 Rn
= inst
.operands
[1].reg
;
13067 Rm
= inst
.operands
[2].reg
;
13069 if (unified_syntax
)
13071 if (inst
.size_req
== 4
13077 else if (inst
.instruction
== T_MNEM_muls
)
13078 narrow
= !in_pred_block ();
13080 narrow
= in_pred_block ();
13084 constraint (inst
.instruction
== T_MNEM_muls
, BAD_THUMB32
);
13085 constraint (Rn
> 7 || Rm
> 7,
13092 /* 16-bit MULS/Conditional MUL. */
13093 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
13094 inst
.instruction
|= Rd
;
13097 inst
.instruction
|= Rm
<< 3;
13099 inst
.instruction
|= Rn
<< 3;
13101 constraint (1, _("dest must overlap one source register"));
13105 constraint (inst
.instruction
!= T_MNEM_mul
,
13106 _("Thumb-2 MUL must not set flags"));
13108 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
13109 inst
.instruction
|= Rd
<< 8;
13110 inst
.instruction
|= Rn
<< 16;
13111 inst
.instruction
|= Rm
<< 0;
13113 reject_bad_reg (Rd
);
13114 reject_bad_reg (Rn
);
13115 reject_bad_reg (Rm
);
13122 unsigned RdLo
, RdHi
, Rn
, Rm
;
13124 RdLo
= inst
.operands
[0].reg
;
13125 RdHi
= inst
.operands
[1].reg
;
13126 Rn
= inst
.operands
[2].reg
;
13127 Rm
= inst
.operands
[3].reg
;
13129 reject_bad_reg (RdLo
);
13130 reject_bad_reg (RdHi
);
13131 reject_bad_reg (Rn
);
13132 reject_bad_reg (Rm
);
13134 inst
.instruction
|= RdLo
<< 12;
13135 inst
.instruction
|= RdHi
<< 8;
13136 inst
.instruction
|= Rn
<< 16;
13137 inst
.instruction
|= Rm
;
13140 as_tsktsk (_("rdhi and rdlo must be different"));
13146 set_pred_insn_type (NEUTRAL_IT_INSN
);
13148 if (unified_syntax
)
13150 if (inst
.size_req
== 4 || inst
.operands
[0].imm
> 15)
13152 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
13153 inst
.instruction
|= inst
.operands
[0].imm
;
13157 /* PR9722: Check for Thumb2 availability before
13158 generating a thumb2 nop instruction. */
13159 if (ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v6t2
))
13161 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
13162 inst
.instruction
|= inst
.operands
[0].imm
<< 4;
13165 inst
.instruction
= 0x46c0;
13170 constraint (inst
.operands
[0].present
,
13171 _("Thumb does not support NOP with hints"));
13172 inst
.instruction
= 0x46c0;
13179 if (unified_syntax
)
13181 bfd_boolean narrow
;
13183 if (THUMB_SETS_FLAGS (inst
.instruction
))
13184 narrow
= !in_pred_block ();
13186 narrow
= in_pred_block ();
13187 if (inst
.operands
[0].reg
> 7 || inst
.operands
[1].reg
> 7)
13189 if (inst
.size_req
== 4)
13194 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
13195 inst
.instruction
|= inst
.operands
[0].reg
<< 8;
13196 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
13200 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
13201 inst
.instruction
|= inst
.operands
[0].reg
;
13202 inst
.instruction
|= inst
.operands
[1].reg
<< 3;
13207 constraint (inst
.operands
[0].reg
> 7 || inst
.operands
[1].reg
> 7,
13209 constraint (THUMB_SETS_FLAGS (inst
.instruction
), BAD_THUMB32
);
13211 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
13212 inst
.instruction
|= inst
.operands
[0].reg
;
13213 inst
.instruction
|= inst
.operands
[1].reg
<< 3;
13222 Rd
= inst
.operands
[0].reg
;
13223 Rn
= inst
.operands
[1].present
? inst
.operands
[1].reg
: Rd
;
13225 reject_bad_reg (Rd
);
13226 /* Rn == REG_SP is unpredictable; Rn == REG_PC is MVN. */
13227 reject_bad_reg (Rn
);
13229 inst
.instruction
|= Rd
<< 8;
13230 inst
.instruction
|= Rn
<< 16;
13232 if (!inst
.operands
[2].isreg
)
13234 inst
.instruction
= (inst
.instruction
& 0xe1ffffff) | 0x10000000;
13235 inst
.relocs
[0].type
= BFD_RELOC_ARM_T32_IMMEDIATE
;
13241 Rm
= inst
.operands
[2].reg
;
13242 reject_bad_reg (Rm
);
13244 constraint (inst
.operands
[2].shifted
13245 && inst
.operands
[2].immisreg
,
13246 _("shift must be constant"));
13247 encode_thumb32_shifted_operand (2);
13254 unsigned Rd
, Rn
, Rm
;
13256 Rd
= inst
.operands
[0].reg
;
13257 Rn
= inst
.operands
[1].reg
;
13258 Rm
= inst
.operands
[2].reg
;
13260 reject_bad_reg (Rd
);
13261 reject_bad_reg (Rn
);
13262 reject_bad_reg (Rm
);
13264 inst
.instruction
|= Rd
<< 8;
13265 inst
.instruction
|= Rn
<< 16;
13266 inst
.instruction
|= Rm
;
13267 if (inst
.operands
[3].present
)
13269 unsigned int val
= inst
.relocs
[0].exp
.X_add_number
;
13270 constraint (inst
.relocs
[0].exp
.X_op
!= O_constant
,
13271 _("expression too complex"));
13272 inst
.instruction
|= (val
& 0x1c) << 10;
13273 inst
.instruction
|= (val
& 0x03) << 6;
13280 if (!inst
.operands
[3].present
)
13284 inst
.instruction
&= ~0x00000020;
13286 /* PR 10168. Swap the Rm and Rn registers. */
13287 Rtmp
= inst
.operands
[1].reg
;
13288 inst
.operands
[1].reg
= inst
.operands
[2].reg
;
13289 inst
.operands
[2].reg
= Rtmp
;
13297 if (inst
.operands
[0].immisreg
)
13298 reject_bad_reg (inst
.operands
[0].imm
);
13300 encode_thumb32_addr_mode (0, /*is_t=*/FALSE
, /*is_d=*/FALSE
);
13304 do_t_push_pop (void)
13308 constraint (inst
.operands
[0].writeback
,
13309 _("push/pop do not support {reglist}^"));
13310 constraint (inst
.relocs
[0].type
!= BFD_RELOC_UNUSED
,
13311 _("expression too complex"));
13313 mask
= inst
.operands
[0].imm
;
13314 if (inst
.size_req
!= 4 && (mask
& ~0xff) == 0)
13315 inst
.instruction
= THUMB_OP16 (inst
.instruction
) | mask
;
13316 else if (inst
.size_req
!= 4
13317 && (mask
& ~0xff) == (1U << (inst
.instruction
== T_MNEM_push
13318 ? REG_LR
: REG_PC
)))
13320 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
13321 inst
.instruction
|= THUMB_PP_PC_LR
;
13322 inst
.instruction
|= mask
& 0xff;
13324 else if (unified_syntax
)
13326 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
13327 encode_thumb2_multi (TRUE
/* do_io */, 13, mask
, TRUE
);
13331 inst
.error
= _("invalid register list to push/pop instruction");
13339 if (unified_syntax
)
13340 encode_thumb2_multi (FALSE
/* do_io */, -1, inst
.operands
[0].imm
, FALSE
);
13343 inst
.error
= _("invalid register list to push/pop instruction");
13349 do_t_vscclrm (void)
13351 if (inst
.operands
[0].issingle
)
13353 inst
.instruction
|= (inst
.operands
[0].reg
& 0x1) << 22;
13354 inst
.instruction
|= (inst
.operands
[0].reg
& 0x1e) << 11;
13355 inst
.instruction
|= inst
.operands
[0].imm
;
13359 inst
.instruction
|= (inst
.operands
[0].reg
& 0x10) << 18;
13360 inst
.instruction
|= (inst
.operands
[0].reg
& 0xf) << 12;
13361 inst
.instruction
|= 1 << 8;
13362 inst
.instruction
|= inst
.operands
[0].imm
<< 1;
13371 Rd
= inst
.operands
[0].reg
;
13372 Rm
= inst
.operands
[1].reg
;
13374 reject_bad_reg (Rd
);
13375 reject_bad_reg (Rm
);
13377 inst
.instruction
|= Rd
<< 8;
13378 inst
.instruction
|= Rm
<< 16;
13379 inst
.instruction
|= Rm
;
13387 Rd
= inst
.operands
[0].reg
;
13388 Rm
= inst
.operands
[1].reg
;
13390 reject_bad_reg (Rd
);
13391 reject_bad_reg (Rm
);
13393 if (Rd
<= 7 && Rm
<= 7
13394 && inst
.size_req
!= 4)
13396 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
13397 inst
.instruction
|= Rd
;
13398 inst
.instruction
|= Rm
<< 3;
13400 else if (unified_syntax
)
13402 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
13403 inst
.instruction
|= Rd
<< 8;
13404 inst
.instruction
|= Rm
<< 16;
13405 inst
.instruction
|= Rm
;
13408 inst
.error
= BAD_HIREG
;
13416 Rd
= inst
.operands
[0].reg
;
13417 Rm
= inst
.operands
[1].reg
;
13419 reject_bad_reg (Rd
);
13420 reject_bad_reg (Rm
);
13422 inst
.instruction
|= Rd
<< 8;
13423 inst
.instruction
|= Rm
;
13431 Rd
= inst
.operands
[0].reg
;
13432 Rs
= (inst
.operands
[1].present
13433 ? inst
.operands
[1].reg
/* Rd, Rs, foo */
13434 : inst
.operands
[0].reg
); /* Rd, foo -> Rd, Rd, foo */
13436 reject_bad_reg (Rd
);
13437 reject_bad_reg (Rs
);
13438 if (inst
.operands
[2].isreg
)
13439 reject_bad_reg (inst
.operands
[2].reg
);
13441 inst
.instruction
|= Rd
<< 8;
13442 inst
.instruction
|= Rs
<< 16;
13443 if (!inst
.operands
[2].isreg
)
13445 bfd_boolean narrow
;
13447 if ((inst
.instruction
& 0x00100000) != 0)
13448 narrow
= !in_pred_block ();
13450 narrow
= in_pred_block ();
13452 if (Rd
> 7 || Rs
> 7)
13455 if (inst
.size_req
== 4 || !unified_syntax
)
13458 if (inst
.relocs
[0].exp
.X_op
!= O_constant
13459 || inst
.relocs
[0].exp
.X_add_number
!= 0)
13462 /* Turn rsb #0 into 16-bit neg. We should probably do this via
13463 relaxation, but it doesn't seem worth the hassle. */
13466 inst
.relocs
[0].type
= BFD_RELOC_UNUSED
;
13467 inst
.instruction
= THUMB_OP16 (T_MNEM_negs
);
13468 inst
.instruction
|= Rs
<< 3;
13469 inst
.instruction
|= Rd
;
13473 inst
.instruction
= (inst
.instruction
& 0xe1ffffff) | 0x10000000;
13474 inst
.relocs
[0].type
= BFD_RELOC_ARM_T32_IMMEDIATE
;
13478 encode_thumb32_shifted_operand (2);
13484 if (warn_on_deprecated
13485 && ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v8
))
13486 as_tsktsk (_("setend use is deprecated for ARMv8"));
13488 set_pred_insn_type (OUTSIDE_PRED_INSN
);
13489 if (inst
.operands
[0].imm
)
13490 inst
.instruction
|= 0x8;
13496 if (!inst
.operands
[1].present
)
13497 inst
.operands
[1].reg
= inst
.operands
[0].reg
;
13499 if (unified_syntax
)
13501 bfd_boolean narrow
;
13504 switch (inst
.instruction
)
13507 case T_MNEM_asrs
: shift_kind
= SHIFT_ASR
; break;
13509 case T_MNEM_lsls
: shift_kind
= SHIFT_LSL
; break;
13511 case T_MNEM_lsrs
: shift_kind
= SHIFT_LSR
; break;
13513 case T_MNEM_rors
: shift_kind
= SHIFT_ROR
; break;
13517 if (THUMB_SETS_FLAGS (inst
.instruction
))
13518 narrow
= !in_pred_block ();
13520 narrow
= in_pred_block ();
13521 if (inst
.operands
[0].reg
> 7 || inst
.operands
[1].reg
> 7)
13523 if (!inst
.operands
[2].isreg
&& shift_kind
== SHIFT_ROR
)
13525 if (inst
.operands
[2].isreg
13526 && (inst
.operands
[1].reg
!= inst
.operands
[0].reg
13527 || inst
.operands
[2].reg
> 7))
13529 if (inst
.size_req
== 4)
13532 reject_bad_reg (inst
.operands
[0].reg
);
13533 reject_bad_reg (inst
.operands
[1].reg
);
13537 if (inst
.operands
[2].isreg
)
13539 reject_bad_reg (inst
.operands
[2].reg
);
13540 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
13541 inst
.instruction
|= inst
.operands
[0].reg
<< 8;
13542 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
13543 inst
.instruction
|= inst
.operands
[2].reg
;
13545 /* PR 12854: Error on extraneous shifts. */
13546 constraint (inst
.operands
[2].shifted
,
13547 _("extraneous shift as part of operand to shift insn"));
13551 inst
.operands
[1].shifted
= 1;
13552 inst
.operands
[1].shift_kind
= shift_kind
;
13553 inst
.instruction
= THUMB_OP32 (THUMB_SETS_FLAGS (inst
.instruction
)
13554 ? T_MNEM_movs
: T_MNEM_mov
);
13555 inst
.instruction
|= inst
.operands
[0].reg
<< 8;
13556 encode_thumb32_shifted_operand (1);
13557 /* Prevent the incorrect generation of an ARM_IMMEDIATE fixup. */
13558 inst
.relocs
[0].type
= BFD_RELOC_UNUSED
;
13563 if (inst
.operands
[2].isreg
)
13565 switch (shift_kind
)
13567 case SHIFT_ASR
: inst
.instruction
= T_OPCODE_ASR_R
; break;
13568 case SHIFT_LSL
: inst
.instruction
= T_OPCODE_LSL_R
; break;
13569 case SHIFT_LSR
: inst
.instruction
= T_OPCODE_LSR_R
; break;
13570 case SHIFT_ROR
: inst
.instruction
= T_OPCODE_ROR_R
; break;
13574 inst
.instruction
|= inst
.operands
[0].reg
;
13575 inst
.instruction
|= inst
.operands
[2].reg
<< 3;
13577 /* PR 12854: Error on extraneous shifts. */
13578 constraint (inst
.operands
[2].shifted
,
13579 _("extraneous shift as part of operand to shift insn"));
13583 switch (shift_kind
)
13585 case SHIFT_ASR
: inst
.instruction
= T_OPCODE_ASR_I
; break;
13586 case SHIFT_LSL
: inst
.instruction
= T_OPCODE_LSL_I
; break;
13587 case SHIFT_LSR
: inst
.instruction
= T_OPCODE_LSR_I
; break;
13590 inst
.relocs
[0].type
= BFD_RELOC_ARM_THUMB_SHIFT
;
13591 inst
.instruction
|= inst
.operands
[0].reg
;
13592 inst
.instruction
|= inst
.operands
[1].reg
<< 3;
13598 constraint (inst
.operands
[0].reg
> 7
13599 || inst
.operands
[1].reg
> 7, BAD_HIREG
);
13600 constraint (THUMB_SETS_FLAGS (inst
.instruction
), BAD_THUMB32
);
13602 if (inst
.operands
[2].isreg
) /* Rd, {Rs,} Rn */
13604 constraint (inst
.operands
[2].reg
> 7, BAD_HIREG
);
13605 constraint (inst
.operands
[0].reg
!= inst
.operands
[1].reg
,
13606 _("source1 and dest must be same register"));
13608 switch (inst
.instruction
)
13610 case T_MNEM_asr
: inst
.instruction
= T_OPCODE_ASR_R
; break;
13611 case T_MNEM_lsl
: inst
.instruction
= T_OPCODE_LSL_R
; break;
13612 case T_MNEM_lsr
: inst
.instruction
= T_OPCODE_LSR_R
; break;
13613 case T_MNEM_ror
: inst
.instruction
= T_OPCODE_ROR_R
; break;
13617 inst
.instruction
|= inst
.operands
[0].reg
;
13618 inst
.instruction
|= inst
.operands
[2].reg
<< 3;
13620 /* PR 12854: Error on extraneous shifts. */
13621 constraint (inst
.operands
[2].shifted
,
13622 _("extraneous shift as part of operand to shift insn"));
13626 switch (inst
.instruction
)
13628 case T_MNEM_asr
: inst
.instruction
= T_OPCODE_ASR_I
; break;
13629 case T_MNEM_lsl
: inst
.instruction
= T_OPCODE_LSL_I
; break;
13630 case T_MNEM_lsr
: inst
.instruction
= T_OPCODE_LSR_I
; break;
13631 case T_MNEM_ror
: inst
.error
= _("ror #imm not supported"); return;
13634 inst
.relocs
[0].type
= BFD_RELOC_ARM_THUMB_SHIFT
;
13635 inst
.instruction
|= inst
.operands
[0].reg
;
13636 inst
.instruction
|= inst
.operands
[1].reg
<< 3;
13644 unsigned Rd
, Rn
, Rm
;
13646 Rd
= inst
.operands
[0].reg
;
13647 Rn
= inst
.operands
[1].reg
;
13648 Rm
= inst
.operands
[2].reg
;
13650 reject_bad_reg (Rd
);
13651 reject_bad_reg (Rn
);
13652 reject_bad_reg (Rm
);
13654 inst
.instruction
|= Rd
<< 8;
13655 inst
.instruction
|= Rn
<< 16;
13656 inst
.instruction
|= Rm
;
13662 unsigned Rd
, Rn
, Rm
;
13664 Rd
= inst
.operands
[0].reg
;
13665 Rm
= inst
.operands
[1].reg
;
13666 Rn
= inst
.operands
[2].reg
;
13668 reject_bad_reg (Rd
);
13669 reject_bad_reg (Rn
);
13670 reject_bad_reg (Rm
);
13672 inst
.instruction
|= Rd
<< 8;
13673 inst
.instruction
|= Rn
<< 16;
13674 inst
.instruction
|= Rm
;
13680 unsigned int value
= inst
.relocs
[0].exp
.X_add_number
;
13681 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v7a
),
13682 _("SMC is not permitted on this architecture"));
13683 constraint (inst
.relocs
[0].exp
.X_op
!= O_constant
,
13684 _("expression too complex"));
13685 inst
.relocs
[0].type
= BFD_RELOC_UNUSED
;
13686 inst
.instruction
|= (value
& 0xf000) >> 12;
13687 inst
.instruction
|= (value
& 0x0ff0);
13688 inst
.instruction
|= (value
& 0x000f) << 16;
13689 /* PR gas/15623: SMC instructions must be last in an IT block. */
13690 set_pred_insn_type_last ();
13696 unsigned int value
= inst
.relocs
[0].exp
.X_add_number
;
13698 inst
.relocs
[0].type
= BFD_RELOC_UNUSED
;
13699 inst
.instruction
|= (value
& 0x0fff);
13700 inst
.instruction
|= (value
& 0xf000) << 4;
13704 do_t_ssat_usat (int bias
)
13708 Rd
= inst
.operands
[0].reg
;
13709 Rn
= inst
.operands
[2].reg
;
13711 reject_bad_reg (Rd
);
13712 reject_bad_reg (Rn
);
13714 inst
.instruction
|= Rd
<< 8;
13715 inst
.instruction
|= inst
.operands
[1].imm
- bias
;
13716 inst
.instruction
|= Rn
<< 16;
13718 if (inst
.operands
[3].present
)
13720 offsetT shift_amount
= inst
.relocs
[0].exp
.X_add_number
;
13722 inst
.relocs
[0].type
= BFD_RELOC_UNUSED
;
13724 constraint (inst
.relocs
[0].exp
.X_op
!= O_constant
,
13725 _("expression too complex"));
13727 if (shift_amount
!= 0)
13729 constraint (shift_amount
> 31,
13730 _("shift expression is too large"));
13732 if (inst
.operands
[3].shift_kind
== SHIFT_ASR
)
13733 inst
.instruction
|= 0x00200000; /* sh bit. */
13735 inst
.instruction
|= (shift_amount
& 0x1c) << 10;
13736 inst
.instruction
|= (shift_amount
& 0x03) << 6;
13744 do_t_ssat_usat (1);
13752 Rd
= inst
.operands
[0].reg
;
13753 Rn
= inst
.operands
[2].reg
;
13755 reject_bad_reg (Rd
);
13756 reject_bad_reg (Rn
);
13758 inst
.instruction
|= Rd
<< 8;
13759 inst
.instruction
|= inst
.operands
[1].imm
- 1;
13760 inst
.instruction
|= Rn
<< 16;
13766 constraint (!inst
.operands
[2].isreg
|| !inst
.operands
[2].preind
13767 || inst
.operands
[2].postind
|| inst
.operands
[2].writeback
13768 || inst
.operands
[2].immisreg
|| inst
.operands
[2].shifted
13769 || inst
.operands
[2].negative
,
13772 constraint (inst
.operands
[2].reg
== REG_PC
, BAD_PC
);
13774 inst
.instruction
|= inst
.operands
[0].reg
<< 8;
13775 inst
.instruction
|= inst
.operands
[1].reg
<< 12;
13776 inst
.instruction
|= inst
.operands
[2].reg
<< 16;
13777 inst
.relocs
[0].type
= BFD_RELOC_ARM_T32_OFFSET_U8
;
13783 if (!inst
.operands
[2].present
)
13784 inst
.operands
[2].reg
= inst
.operands
[1].reg
+ 1;
13786 constraint (inst
.operands
[0].reg
== inst
.operands
[1].reg
13787 || inst
.operands
[0].reg
== inst
.operands
[2].reg
13788 || inst
.operands
[0].reg
== inst
.operands
[3].reg
,
13791 inst
.instruction
|= inst
.operands
[0].reg
;
13792 inst
.instruction
|= inst
.operands
[1].reg
<< 12;
13793 inst
.instruction
|= inst
.operands
[2].reg
<< 8;
13794 inst
.instruction
|= inst
.operands
[3].reg
<< 16;
13800 unsigned Rd
, Rn
, Rm
;
13802 Rd
= inst
.operands
[0].reg
;
13803 Rn
= inst
.operands
[1].reg
;
13804 Rm
= inst
.operands
[2].reg
;
13806 reject_bad_reg (Rd
);
13807 reject_bad_reg (Rn
);
13808 reject_bad_reg (Rm
);
13810 inst
.instruction
|= Rd
<< 8;
13811 inst
.instruction
|= Rn
<< 16;
13812 inst
.instruction
|= Rm
;
13813 inst
.instruction
|= inst
.operands
[3].imm
<< 4;
13821 Rd
= inst
.operands
[0].reg
;
13822 Rm
= inst
.operands
[1].reg
;
13824 reject_bad_reg (Rd
);
13825 reject_bad_reg (Rm
);
13827 if (inst
.instruction
<= 0xffff
13828 && inst
.size_req
!= 4
13829 && Rd
<= 7 && Rm
<= 7
13830 && (!inst
.operands
[2].present
|| inst
.operands
[2].imm
== 0))
13832 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
13833 inst
.instruction
|= Rd
;
13834 inst
.instruction
|= Rm
<< 3;
13836 else if (unified_syntax
)
13838 if (inst
.instruction
<= 0xffff)
13839 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
13840 inst
.instruction
|= Rd
<< 8;
13841 inst
.instruction
|= Rm
;
13842 inst
.instruction
|= inst
.operands
[2].imm
<< 4;
13846 constraint (inst
.operands
[2].present
&& inst
.operands
[2].imm
!= 0,
13847 _("Thumb encoding does not support rotation"));
13848 constraint (1, BAD_HIREG
);
13855 inst
.relocs
[0].type
= BFD_RELOC_ARM_SWI
;
13864 half
= (inst
.instruction
& 0x10) != 0;
13865 set_pred_insn_type_last ();
13866 constraint (inst
.operands
[0].immisreg
,
13867 _("instruction requires register index"));
13869 Rn
= inst
.operands
[0].reg
;
13870 Rm
= inst
.operands
[0].imm
;
13872 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v8
))
13873 constraint (Rn
== REG_SP
, BAD_SP
);
13874 reject_bad_reg (Rm
);
13876 constraint (!half
&& inst
.operands
[0].shifted
,
13877 _("instruction does not allow shifted index"));
13878 inst
.instruction
|= (Rn
<< 16) | Rm
;
13884 if (!inst
.operands
[0].present
)
13885 inst
.operands
[0].imm
= 0;
13887 if ((unsigned int) inst
.operands
[0].imm
> 255 || inst
.size_req
== 4)
13889 constraint (inst
.size_req
== 2,
13890 _("immediate value out of range"));
13891 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
13892 inst
.instruction
|= (inst
.operands
[0].imm
& 0xf000u
) << 4;
13893 inst
.instruction
|= (inst
.operands
[0].imm
& 0x0fffu
) << 0;
13897 inst
.instruction
= THUMB_OP16 (inst
.instruction
);
13898 inst
.instruction
|= inst
.operands
[0].imm
;
13901 set_pred_insn_type (NEUTRAL_IT_INSN
);
13908 do_t_ssat_usat (0);
13916 Rd
= inst
.operands
[0].reg
;
13917 Rn
= inst
.operands
[2].reg
;
13919 reject_bad_reg (Rd
);
13920 reject_bad_reg (Rn
);
13922 inst
.instruction
|= Rd
<< 8;
13923 inst
.instruction
|= inst
.operands
[1].imm
;
13924 inst
.instruction
|= Rn
<< 16;
13927 /* Checking the range of the branch offset (VAL) with NBITS bits
13928 and IS_SIGNED signedness. Also checks the LSB to be 0. */
13930 v8_1_branch_value_check (int val
, int nbits
, int is_signed
)
13932 gas_assert (nbits
> 0 && nbits
<= 32);
13935 int cmp
= (1 << (nbits
- 1));
13936 if ((val
< -cmp
) || (val
>= cmp
) || (val
& 0x01))
13941 if ((val
<= 0) || (val
>= (1 << nbits
)) || (val
& 0x1))
13947 /* For branches in Armv8.1-M Mainline. */
13949 do_t_branch_future (void)
13951 unsigned long insn
= inst
.instruction
;
13953 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
13954 if (inst
.operands
[0].hasreloc
== 0)
13956 if (v8_1_branch_value_check (inst
.operands
[0].imm
, 5, FALSE
) == FAIL
)
13957 as_bad (BAD_BRANCH_OFF
);
13959 inst
.instruction
|= ((inst
.operands
[0].imm
& 0x1f) >> 1) << 23;
13963 inst
.relocs
[0].type
= BFD_RELOC_THUMB_PCREL_BRANCH5
;
13964 inst
.relocs
[0].pc_rel
= 1;
13970 if (inst
.operands
[1].hasreloc
== 0)
13972 int val
= inst
.operands
[1].imm
;
13973 if (v8_1_branch_value_check (inst
.operands
[1].imm
, 17, TRUE
) == FAIL
)
13974 as_bad (BAD_BRANCH_OFF
);
13976 int immA
= (val
& 0x0001f000) >> 12;
13977 int immB
= (val
& 0x00000ffc) >> 2;
13978 int immC
= (val
& 0x00000002) >> 1;
13979 inst
.instruction
|= (immA
<< 16) | (immB
<< 1) | (immC
<< 11);
13983 inst
.relocs
[1].type
= BFD_RELOC_ARM_THUMB_BF17
;
13984 inst
.relocs
[1].pc_rel
= 1;
13989 if (inst
.operands
[1].hasreloc
== 0)
13991 int val
= inst
.operands
[1].imm
;
13992 if (v8_1_branch_value_check (inst
.operands
[1].imm
, 19, TRUE
) == FAIL
)
13993 as_bad (BAD_BRANCH_OFF
);
13995 int immA
= (val
& 0x0007f000) >> 12;
13996 int immB
= (val
& 0x00000ffc) >> 2;
13997 int immC
= (val
& 0x00000002) >> 1;
13998 inst
.instruction
|= (immA
<< 16) | (immB
<< 1) | (immC
<< 11);
14002 inst
.relocs
[1].type
= BFD_RELOC_ARM_THUMB_BF19
;
14003 inst
.relocs
[1].pc_rel
= 1;
14007 case T_MNEM_bfcsel
:
14009 if (inst
.operands
[1].hasreloc
== 0)
14011 int val
= inst
.operands
[1].imm
;
14012 int immA
= (val
& 0x00001000) >> 12;
14013 int immB
= (val
& 0x00000ffc) >> 2;
14014 int immC
= (val
& 0x00000002) >> 1;
14015 inst
.instruction
|= (immA
<< 16) | (immB
<< 1) | (immC
<< 11);
14019 inst
.relocs
[1].type
= BFD_RELOC_ARM_THUMB_BF13
;
14020 inst
.relocs
[1].pc_rel
= 1;
14024 if (inst
.operands
[2].hasreloc
== 0)
14026 constraint ((inst
.operands
[0].hasreloc
!= 0), BAD_ARGS
);
14027 int val2
= inst
.operands
[2].imm
;
14028 int val0
= inst
.operands
[0].imm
& 0x1f;
14029 int diff
= val2
- val0
;
14031 inst
.instruction
|= 1 << 17; /* T bit. */
14032 else if (diff
!= 2)
14033 as_bad (_("out of range label-relative fixup value"));
14037 constraint ((inst
.operands
[0].hasreloc
== 0), BAD_ARGS
);
14038 inst
.relocs
[2].type
= BFD_RELOC_THUMB_PCREL_BFCSEL
;
14039 inst
.relocs
[2].pc_rel
= 1;
14043 constraint (inst
.cond
!= COND_ALWAYS
, BAD_COND
);
14044 inst
.instruction
|= (inst
.operands
[3].imm
& 0xf) << 18;
14049 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
14056 /* Helper function for do_t_loloop to handle relocations. */
14058 v8_1_loop_reloc (int is_le
)
14060 if (inst
.relocs
[0].exp
.X_op
== O_constant
)
14062 int value
= inst
.relocs
[0].exp
.X_add_number
;
14063 value
= (is_le
) ? -value
: value
;
14065 if (v8_1_branch_value_check (value
, 12, FALSE
) == FAIL
)
14066 as_bad (BAD_BRANCH_OFF
);
14070 immh
= (value
& 0x00000ffc) >> 2;
14071 imml
= (value
& 0x00000002) >> 1;
14073 inst
.instruction
|= (imml
<< 11) | (immh
<< 1);
14077 inst
.relocs
[0].type
= BFD_RELOC_ARM_THUMB_LOOP12
;
14078 inst
.relocs
[0].pc_rel
= 1;
14082 /* To handle the Scalar Low Overhead Loop instructions
14083 in Armv8.1-M Mainline. */
14087 unsigned long insn
= inst
.instruction
;
14089 set_pred_insn_type (OUTSIDE_PRED_INSN
);
14090 inst
.instruction
= THUMB_OP32 (inst
.instruction
);
14096 if (!inst
.operands
[0].present
)
14097 inst
.instruction
|= 1 << 21;
14099 v8_1_loop_reloc (TRUE
);
14103 v8_1_loop_reloc (FALSE
);
14104 /* Fall through. */
14106 constraint (inst
.operands
[1].isreg
!= 1, BAD_ARGS
);
14107 inst
.instruction
|= (inst
.operands
[1].reg
<< 16);
14114 /* MVE instruction encoder helpers. */
14115 #define M_MNEM_vabav 0xee800f01
14116 #define M_MNEM_vmladav 0xeef00e00
14117 #define M_MNEM_vmladava 0xeef00e20
14118 #define M_MNEM_vmladavx 0xeef01e00
14119 #define M_MNEM_vmladavax 0xeef01e20
14120 #define M_MNEM_vmlsdav 0xeef00e01
14121 #define M_MNEM_vmlsdava 0xeef00e21
14122 #define M_MNEM_vmlsdavx 0xeef01e01
14123 #define M_MNEM_vmlsdavax 0xeef01e21
14124 #define M_MNEM_vmullt 0xee011e00
14125 #define M_MNEM_vmullb 0xee010e00
14126 #define M_MNEM_vst20 0xfc801e00
14127 #define M_MNEM_vst21 0xfc801e20
14128 #define M_MNEM_vst40 0xfc801e01
14129 #define M_MNEM_vst41 0xfc801e21
14130 #define M_MNEM_vst42 0xfc801e41
14131 #define M_MNEM_vst43 0xfc801e61
14132 #define M_MNEM_vld20 0xfc901e00
14133 #define M_MNEM_vld21 0xfc901e20
14134 #define M_MNEM_vld40 0xfc901e01
14135 #define M_MNEM_vld41 0xfc901e21
14136 #define M_MNEM_vld42 0xfc901e41
14137 #define M_MNEM_vld43 0xfc901e61
14138 #define M_MNEM_vstrb 0xec000e00
14139 #define M_MNEM_vstrh 0xec000e10
14140 #define M_MNEM_vstrw 0xec000e40
14141 #define M_MNEM_vstrd 0xec000e50
14142 #define M_MNEM_vldrb 0xec100e00
14143 #define M_MNEM_vldrh 0xec100e10
14144 #define M_MNEM_vldrw 0xec100e40
14145 #define M_MNEM_vldrd 0xec100e50
14146 #define M_MNEM_vmovlt 0xeea01f40
14147 #define M_MNEM_vmovlb 0xeea00f40
14148 #define M_MNEM_vmovnt 0xfe311e81
14149 #define M_MNEM_vmovnb 0xfe310e81
14150 #define M_MNEM_vadc 0xee300f00
14151 #define M_MNEM_vadci 0xee301f00
14152 #define M_MNEM_vbrsr 0xfe011e60
14153 #define M_MNEM_vaddlv 0xee890f00
14154 #define M_MNEM_vaddlva 0xee890f20
14155 #define M_MNEM_vaddv 0xeef10f00
14156 #define M_MNEM_vaddva 0xeef10f20
14157 #define M_MNEM_vddup 0xee011f6e
14158 #define M_MNEM_vdwdup 0xee011f60
14159 #define M_MNEM_vidup 0xee010f6e
14160 #define M_MNEM_viwdup 0xee010f60
14162 /* Neon instruction encoder helpers. */
14164 /* Encodings for the different types for various Neon opcodes. */
14166 /* An "invalid" code for the following tables. */
14169 struct neon_tab_entry
14172 unsigned float_or_poly
;
14173 unsigned scalar_or_imm
;
14176 /* Map overloaded Neon opcodes to their respective encodings. */
14177 #define NEON_ENC_TAB \
14178 X(vabd, 0x0000700, 0x1200d00, N_INV), \
14179 X(vabdl, 0x0800700, N_INV, N_INV), \
14180 X(vmax, 0x0000600, 0x0000f00, N_INV), \
14181 X(vmin, 0x0000610, 0x0200f00, N_INV), \
14182 X(vpadd, 0x0000b10, 0x1000d00, N_INV), \
14183 X(vpmax, 0x0000a00, 0x1000f00, N_INV), \
14184 X(vpmin, 0x0000a10, 0x1200f00, N_INV), \
14185 X(vadd, 0x0000800, 0x0000d00, N_INV), \
14186 X(vaddl, 0x0800000, N_INV, N_INV), \
14187 X(vsub, 0x1000800, 0x0200d00, N_INV), \
14188 X(vsubl, 0x0800200, N_INV, N_INV), \
14189 X(vceq, 0x1000810, 0x0000e00, 0x1b10100), \
14190 X(vcge, 0x0000310, 0x1000e00, 0x1b10080), \
14191 X(vcgt, 0x0000300, 0x1200e00, 0x1b10000), \
14192 /* Register variants of the following two instructions are encoded as
14193 vcge / vcgt with the operands reversed. */ \
14194 X(vclt, 0x0000300, 0x1200e00, 0x1b10200), \
14195 X(vcle, 0x0000310, 0x1000e00, 0x1b10180), \
14196 X(vfma, N_INV, 0x0000c10, N_INV), \
14197 X(vfms, N_INV, 0x0200c10, N_INV), \
14198 X(vmla, 0x0000900, 0x0000d10, 0x0800040), \
14199 X(vmls, 0x1000900, 0x0200d10, 0x0800440), \
14200 X(vmul, 0x0000910, 0x1000d10, 0x0800840), \
14201 X(vmull, 0x0800c00, 0x0800e00, 0x0800a40), /* polynomial not float. */ \
14202 X(vmlal, 0x0800800, N_INV, 0x0800240), \
14203 X(vmlsl, 0x0800a00, N_INV, 0x0800640), \
14204 X(vqdmlal, 0x0800900, N_INV, 0x0800340), \
14205 X(vqdmlsl, 0x0800b00, N_INV, 0x0800740), \
14206 X(vqdmull, 0x0800d00, N_INV, 0x0800b40), \
14207 X(vqdmulh, 0x0000b00, N_INV, 0x0800c40), \
14208 X(vqrdmulh, 0x1000b00, N_INV, 0x0800d40), \
14209 X(vqrdmlah, 0x3000b10, N_INV, 0x0800e40), \
14210 X(vqrdmlsh, 0x3000c10, N_INV, 0x0800f40), \
14211 X(vshl, 0x0000400, N_INV, 0x0800510), \
14212 X(vqshl, 0x0000410, N_INV, 0x0800710), \
14213 X(vand, 0x0000110, N_INV, 0x0800030), \
14214 X(vbic, 0x0100110, N_INV, 0x0800030), \
14215 X(veor, 0x1000110, N_INV, N_INV), \
14216 X(vorn, 0x0300110, N_INV, 0x0800010), \
14217 X(vorr, 0x0200110, N_INV, 0x0800010), \
14218 X(vmvn, 0x1b00580, N_INV, 0x0800030), \
14219 X(vshll, 0x1b20300, N_INV, 0x0800a10), /* max shift, immediate. */ \
14220 X(vcvt, 0x1b30600, N_INV, 0x0800e10), /* integer, fixed-point. */ \
14221 X(vdup, 0xe800b10, N_INV, 0x1b00c00), /* arm, scalar. */ \
14222 X(vld1, 0x0200000, 0x0a00000, 0x0a00c00), /* interlv, lane, dup. */ \
14223 X(vst1, 0x0000000, 0x0800000, N_INV), \
14224 X(vld2, 0x0200100, 0x0a00100, 0x0a00d00), \
14225 X(vst2, 0x0000100, 0x0800100, N_INV), \
14226 X(vld3, 0x0200200, 0x0a00200, 0x0a00e00), \
14227 X(vst3, 0x0000200, 0x0800200, N_INV), \
14228 X(vld4, 0x0200300, 0x0a00300, 0x0a00f00), \
14229 X(vst4, 0x0000300, 0x0800300, N_INV), \
14230 X(vmovn, 0x1b20200, N_INV, N_INV), \
14231 X(vtrn, 0x1b20080, N_INV, N_INV), \
14232 X(vqmovn, 0x1b20200, N_INV, N_INV), \
14233 X(vqmovun, 0x1b20240, N_INV, N_INV), \
14234 X(vnmul, 0xe200a40, 0xe200b40, N_INV), \
14235 X(vnmla, 0xe100a40, 0xe100b40, N_INV), \
14236 X(vnmls, 0xe100a00, 0xe100b00, N_INV), \
14237 X(vfnma, 0xe900a40, 0xe900b40, N_INV), \
14238 X(vfnms, 0xe900a00, 0xe900b00, N_INV), \
14239 X(vcmp, 0xeb40a40, 0xeb40b40, N_INV), \
14240 X(vcmpz, 0xeb50a40, 0xeb50b40, N_INV), \
14241 X(vcmpe, 0xeb40ac0, 0xeb40bc0, N_INV), \
14242 X(vcmpez, 0xeb50ac0, 0xeb50bc0, N_INV), \
14243 X(vseleq, 0xe000a00, N_INV, N_INV), \
14244 X(vselvs, 0xe100a00, N_INV, N_INV), \
14245 X(vselge, 0xe200a00, N_INV, N_INV), \
14246 X(vselgt, 0xe300a00, N_INV, N_INV), \
14247 X(vmaxnm, 0xe800a00, 0x3000f10, N_INV), \
14248 X(vminnm, 0xe800a40, 0x3200f10, N_INV), \
14249 X(vcvta, 0xebc0a40, 0x3bb0000, N_INV), \
14250 X(vrintr, 0xeb60a40, 0x3ba0400, N_INV), \
14251 X(vrinta, 0xeb80a40, 0x3ba0400, N_INV), \
14252 X(aes, 0x3b00300, N_INV, N_INV), \
14253 X(sha3op, 0x2000c00, N_INV, N_INV), \
14254 X(sha1h, 0x3b902c0, N_INV, N_INV), \
14255 X(sha2op, 0x3ba0380, N_INV, N_INV)
14259 #define X(OPC,I,F,S) N_MNEM_##OPC
14264 static const struct neon_tab_entry neon_enc_tab
[] =
14266 #define X(OPC,I,F,S) { (I), (F), (S) }
14271 /* Do not use these macros; instead, use NEON_ENCODE defined below. */
14272 #define NEON_ENC_INTEGER_(X) (neon_enc_tab[(X) & 0x0fffffff].integer)
14273 #define NEON_ENC_ARMREG_(X) (neon_enc_tab[(X) & 0x0fffffff].integer)
14274 #define NEON_ENC_POLY_(X) (neon_enc_tab[(X) & 0x0fffffff].float_or_poly)
14275 #define NEON_ENC_FLOAT_(X) (neon_enc_tab[(X) & 0x0fffffff].float_or_poly)
14276 #define NEON_ENC_SCALAR_(X) (neon_enc_tab[(X) & 0x0fffffff].scalar_or_imm)
14277 #define NEON_ENC_IMMED_(X) (neon_enc_tab[(X) & 0x0fffffff].scalar_or_imm)
14278 #define NEON_ENC_INTERLV_(X) (neon_enc_tab[(X) & 0x0fffffff].integer)
14279 #define NEON_ENC_LANE_(X) (neon_enc_tab[(X) & 0x0fffffff].float_or_poly)
14280 #define NEON_ENC_DUP_(X) (neon_enc_tab[(X) & 0x0fffffff].scalar_or_imm)
14281 #define NEON_ENC_SINGLE_(X) \
14282 ((neon_enc_tab[(X) & 0x0fffffff].integer) | ((X) & 0xf0000000))
14283 #define NEON_ENC_DOUBLE_(X) \
14284 ((neon_enc_tab[(X) & 0x0fffffff].float_or_poly) | ((X) & 0xf0000000))
14285 #define NEON_ENC_FPV8_(X) \
14286 ((neon_enc_tab[(X) & 0x0fffffff].integer) | ((X) & 0xf000000))
14288 #define NEON_ENCODE(type, inst) \
14291 inst.instruction = NEON_ENC_##type##_ (inst.instruction); \
14292 inst.is_neon = 1; \
14296 #define check_neon_suffixes \
14299 if (!inst.error && inst.vectype.elems > 0 && !inst.is_neon) \
14301 as_bad (_("invalid neon suffix for non neon instruction")); \
14307 /* Define shapes for instruction operands. The following mnemonic characters
14308 are used in this table:
14310 F - VFP S<n> register
14311 D - Neon D<n> register
14312 Q - Neon Q<n> register
14316 L - D<n> register list
14318 This table is used to generate various data:
14319 - enumerations of the form NS_DDR to be used as arguments to
14321 - a table classifying shapes into single, double, quad, mixed.
14322 - a table used to drive neon_select_shape. */
14324 #define NEON_SHAPE_DEF \
14325 X(4, (Q, R, R, I), QUAD), \
14326 X(4, (R, R, S, S), QUAD), \
14327 X(4, (S, S, R, R), QUAD), \
14328 X(3, (Q, R, I), QUAD), \
14329 X(3, (I, Q, Q), QUAD), \
14330 X(3, (I, Q, R), QUAD), \
14331 X(3, (R, Q, Q), QUAD), \
14332 X(3, (D, D, D), DOUBLE), \
14333 X(3, (Q, Q, Q), QUAD), \
14334 X(3, (D, D, I), DOUBLE), \
14335 X(3, (Q, Q, I), QUAD), \
14336 X(3, (D, D, S), DOUBLE), \
14337 X(3, (Q, Q, S), QUAD), \
14338 X(3, (Q, Q, R), QUAD), \
14339 X(3, (R, R, Q), QUAD), \
14340 X(2, (R, Q), QUAD), \
14341 X(2, (D, D), DOUBLE), \
14342 X(2, (Q, Q), QUAD), \
14343 X(2, (D, S), DOUBLE), \
14344 X(2, (Q, S), QUAD), \
14345 X(2, (D, R), DOUBLE), \
14346 X(2, (Q, R), QUAD), \
14347 X(2, (D, I), DOUBLE), \
14348 X(2, (Q, I), QUAD), \
14349 X(3, (D, L, D), DOUBLE), \
14350 X(2, (D, Q), MIXED), \
14351 X(2, (Q, D), MIXED), \
14352 X(3, (D, Q, I), MIXED), \
14353 X(3, (Q, D, I), MIXED), \
14354 X(3, (Q, D, D), MIXED), \
14355 X(3, (D, Q, Q), MIXED), \
14356 X(3, (Q, Q, D), MIXED), \
14357 X(3, (Q, D, S), MIXED), \
14358 X(3, (D, Q, S), MIXED), \
14359 X(4, (D, D, D, I), DOUBLE), \
14360 X(4, (Q, Q, Q, I), QUAD), \
14361 X(4, (D, D, S, I), DOUBLE), \
14362 X(4, (Q, Q, S, I), QUAD), \
14363 X(2, (F, F), SINGLE), \
14364 X(3, (F, F, F), SINGLE), \
14365 X(2, (F, I), SINGLE), \
14366 X(2, (F, D), MIXED), \
14367 X(2, (D, F), MIXED), \
14368 X(3, (F, F, I), MIXED), \
14369 X(4, (R, R, F, F), SINGLE), \
14370 X(4, (F, F, R, R), SINGLE), \
14371 X(3, (D, R, R), DOUBLE), \
14372 X(3, (R, R, D), DOUBLE), \
14373 X(2, (S, R), SINGLE), \
14374 X(2, (R, S), SINGLE), \
14375 X(2, (F, R), SINGLE), \
14376 X(2, (R, F), SINGLE), \
14377 /* Half float shape supported so far. */\
14378 X (2, (H, D), MIXED), \
14379 X (2, (D, H), MIXED), \
14380 X (2, (H, F), MIXED), \
14381 X (2, (F, H), MIXED), \
14382 X (2, (H, H), HALF), \
14383 X (2, (H, R), HALF), \
14384 X (2, (R, H), HALF), \
14385 X (2, (H, I), HALF), \
14386 X (3, (H, H, H), HALF), \
14387 X (3, (H, F, I), MIXED), \
14388 X (3, (F, H, I), MIXED), \
14389 X (3, (D, H, H), MIXED), \
14390 X (3, (D, H, S), MIXED)
14392 #define S2(A,B) NS_##A##B
14393 #define S3(A,B,C) NS_##A##B##C
14394 #define S4(A,B,C,D) NS_##A##B##C##D
14396 #define X(N, L, C) S##N L
14409 enum neon_shape_class
14418 #define X(N, L, C) SC_##C
14420 static enum neon_shape_class neon_shape_class
[] =
14439 /* Register widths of above. */
14440 static unsigned neon_shape_el_size
[] =
14452 struct neon_shape_info
14455 enum neon_shape_el el
[NEON_MAX_TYPE_ELS
];
14458 #define S2(A,B) { SE_##A, SE_##B }
14459 #define S3(A,B,C) { SE_##A, SE_##B, SE_##C }
14460 #define S4(A,B,C,D) { SE_##A, SE_##B, SE_##C, SE_##D }
14462 #define X(N, L, C) { N, S##N L }
14464 static struct neon_shape_info neon_shape_tab
[] =
14474 /* Bit masks used in type checking given instructions.
14475 'N_EQK' means the type must be the same as (or based on in some way) the key
14476 type, which itself is marked with the 'N_KEY' bit. If the 'N_EQK' bit is
14477 set, various other bits can be set as well in order to modify the meaning of
14478 the type constraint. */
14480 enum neon_type_mask
14504 N_KEY
= 0x1000000, /* Key element (main type specifier). */
14505 N_EQK
= 0x2000000, /* Given operand has the same type & size as the key. */
14506 N_VFP
= 0x4000000, /* VFP mode: operand size must match register width. */
14507 N_UNT
= 0x8000000, /* Must be explicitly untyped. */
14508 N_DBL
= 0x0000001, /* If N_EQK, this operand is twice the size. */
14509 N_HLF
= 0x0000002, /* If N_EQK, this operand is half the size. */
14510 N_SGN
= 0x0000004, /* If N_EQK, this operand is forced to be signed. */
14511 N_UNS
= 0x0000008, /* If N_EQK, this operand is forced to be unsigned. */
14512 N_INT
= 0x0000010, /* If N_EQK, this operand is forced to be integer. */
14513 N_FLT
= 0x0000020, /* If N_EQK, this operand is forced to be float. */
14514 N_SIZ
= 0x0000040, /* If N_EQK, this operand is forced to be size-only. */
14516 N_MAX_NONSPECIAL
= N_P64
14519 #define N_ALLMODS (N_DBL | N_HLF | N_SGN | N_UNS | N_INT | N_FLT | N_SIZ)
14521 #define N_SU_ALL (N_S8 | N_S16 | N_S32 | N_S64 | N_U8 | N_U16 | N_U32 | N_U64)
14522 #define N_SU_32 (N_S8 | N_S16 | N_S32 | N_U8 | N_U16 | N_U32)
14523 #define N_SU_16_64 (N_S16 | N_S32 | N_S64 | N_U16 | N_U32 | N_U64)
14524 #define N_S_32 (N_S8 | N_S16 | N_S32)
14525 #define N_F_16_32 (N_F16 | N_F32)
14526 #define N_SUF_32 (N_SU_32 | N_F_16_32)
14527 #define N_I_ALL (N_I8 | N_I16 | N_I32 | N_I64)
14528 #define N_IF_32 (N_I8 | N_I16 | N_I32 | N_F16 | N_F32)
14529 #define N_F_ALL (N_F16 | N_F32 | N_F64)
14530 #define N_I_MVE (N_I8 | N_I16 | N_I32)
14531 #define N_F_MVE (N_F16 | N_F32)
14532 #define N_SU_MVE (N_S8 | N_S16 | N_S32 | N_U8 | N_U16 | N_U32)
14534 /* Pass this as the first type argument to neon_check_type to ignore types
14536 #define N_IGNORE_TYPE (N_KEY | N_EQK)
14538 /* Select a "shape" for the current instruction (describing register types or
14539 sizes) from a list of alternatives. Return NS_NULL if the current instruction
14540 doesn't fit. For non-polymorphic shapes, checking is usually done as a
14541 function of operand parsing, so this function doesn't need to be called.
14542 Shapes should be listed in order of decreasing length. */
14544 static enum neon_shape
14545 neon_select_shape (enum neon_shape shape
, ...)
14548 enum neon_shape first_shape
= shape
;
14550 /* Fix missing optional operands. FIXME: we don't know at this point how
14551 many arguments we should have, so this makes the assumption that we have
14552 > 1. This is true of all current Neon opcodes, I think, but may not be
14553 true in the future. */
14554 if (!inst
.operands
[1].present
)
14555 inst
.operands
[1] = inst
.operands
[0];
14557 va_start (ap
, shape
);
14559 for (; shape
!= NS_NULL
; shape
= (enum neon_shape
) va_arg (ap
, int))
14564 for (j
= 0; j
< neon_shape_tab
[shape
].els
; j
++)
14566 if (!inst
.operands
[j
].present
)
14572 switch (neon_shape_tab
[shape
].el
[j
])
14574 /* If a .f16, .16, .u16, .s16 type specifier is given over
14575 a VFP single precision register operand, it's essentially
14576 means only half of the register is used.
14578 If the type specifier is given after the mnemonics, the
14579 information is stored in inst.vectype. If the type specifier
14580 is given after register operand, the information is stored
14581 in inst.operands[].vectype.
14583 When there is only one type specifier, and all the register
14584 operands are the same type of hardware register, the type
14585 specifier applies to all register operands.
14587 If no type specifier is given, the shape is inferred from
14588 operand information.
14591 vadd.f16 s0, s1, s2: NS_HHH
14592 vabs.f16 s0, s1: NS_HH
14593 vmov.f16 s0, r1: NS_HR
14594 vmov.f16 r0, s1: NS_RH
14595 vcvt.f16 r0, s1: NS_RH
14596 vcvt.f16.s32 s2, s2, #29: NS_HFI
14597 vcvt.f16.s32 s2, s2: NS_HF
14600 if (!(inst
.operands
[j
].isreg
14601 && inst
.operands
[j
].isvec
14602 && inst
.operands
[j
].issingle
14603 && !inst
.operands
[j
].isquad
14604 && ((inst
.vectype
.elems
== 1
14605 && inst
.vectype
.el
[0].size
== 16)
14606 || (inst
.vectype
.elems
> 1
14607 && inst
.vectype
.el
[j
].size
== 16)
14608 || (inst
.vectype
.elems
== 0
14609 && inst
.operands
[j
].vectype
.type
!= NT_invtype
14610 && inst
.operands
[j
].vectype
.size
== 16))))
14615 if (!(inst
.operands
[j
].isreg
14616 && inst
.operands
[j
].isvec
14617 && inst
.operands
[j
].issingle
14618 && !inst
.operands
[j
].isquad
14619 && ((inst
.vectype
.elems
== 1 && inst
.vectype
.el
[0].size
== 32)
14620 || (inst
.vectype
.elems
> 1 && inst
.vectype
.el
[j
].size
== 32)
14621 || (inst
.vectype
.elems
== 0
14622 && (inst
.operands
[j
].vectype
.size
== 32
14623 || inst
.operands
[j
].vectype
.type
== NT_invtype
)))))
14628 if (!(inst
.operands
[j
].isreg
14629 && inst
.operands
[j
].isvec
14630 && !inst
.operands
[j
].isquad
14631 && !inst
.operands
[j
].issingle
))
14636 if (!(inst
.operands
[j
].isreg
14637 && !inst
.operands
[j
].isvec
))
14642 if (!(inst
.operands
[j
].isreg
14643 && inst
.operands
[j
].isvec
14644 && inst
.operands
[j
].isquad
14645 && !inst
.operands
[j
].issingle
))
14650 if (!(!inst
.operands
[j
].isreg
14651 && !inst
.operands
[j
].isscalar
))
14656 if (!(!inst
.operands
[j
].isreg
14657 && inst
.operands
[j
].isscalar
))
14667 if (matches
&& (j
>= ARM_IT_MAX_OPERANDS
|| !inst
.operands
[j
].present
))
14668 /* We've matched all the entries in the shape table, and we don't
14669 have any left over operands which have not been matched. */
14675 if (shape
== NS_NULL
&& first_shape
!= NS_NULL
)
14676 first_error (_("invalid instruction shape"));
14681 /* True if SHAPE is predominantly a quadword operation (most of the time, this
14682 means the Q bit should be set). */
14685 neon_quad (enum neon_shape shape
)
14687 return neon_shape_class
[shape
] == SC_QUAD
;
14691 neon_modify_type_size (unsigned typebits
, enum neon_el_type
*g_type
,
14694 /* Allow modification to be made to types which are constrained to be
14695 based on the key element, based on bits set alongside N_EQK. */
14696 if ((typebits
& N_EQK
) != 0)
14698 if ((typebits
& N_HLF
) != 0)
14700 else if ((typebits
& N_DBL
) != 0)
14702 if ((typebits
& N_SGN
) != 0)
14703 *g_type
= NT_signed
;
14704 else if ((typebits
& N_UNS
) != 0)
14705 *g_type
= NT_unsigned
;
14706 else if ((typebits
& N_INT
) != 0)
14707 *g_type
= NT_integer
;
14708 else if ((typebits
& N_FLT
) != 0)
14709 *g_type
= NT_float
;
14710 else if ((typebits
& N_SIZ
) != 0)
14711 *g_type
= NT_untyped
;
14715 /* Return operand OPNO promoted by bits set in THISARG. KEY should be the "key"
14716 operand type, i.e. the single type specified in a Neon instruction when it
14717 is the only one given. */
14719 static struct neon_type_el
14720 neon_type_promote (struct neon_type_el
*key
, unsigned thisarg
)
14722 struct neon_type_el dest
= *key
;
14724 gas_assert ((thisarg
& N_EQK
) != 0);
14726 neon_modify_type_size (thisarg
, &dest
.type
, &dest
.size
);
14731 /* Convert Neon type and size into compact bitmask representation. */
14733 static enum neon_type_mask
14734 type_chk_of_el_type (enum neon_el_type type
, unsigned size
)
14741 case 8: return N_8
;
14742 case 16: return N_16
;
14743 case 32: return N_32
;
14744 case 64: return N_64
;
14752 case 8: return N_I8
;
14753 case 16: return N_I16
;
14754 case 32: return N_I32
;
14755 case 64: return N_I64
;
14763 case 16: return N_F16
;
14764 case 32: return N_F32
;
14765 case 64: return N_F64
;
14773 case 8: return N_P8
;
14774 case 16: return N_P16
;
14775 case 64: return N_P64
;
14783 case 8: return N_S8
;
14784 case 16: return N_S16
;
14785 case 32: return N_S32
;
14786 case 64: return N_S64
;
14794 case 8: return N_U8
;
14795 case 16: return N_U16
;
14796 case 32: return N_U32
;
14797 case 64: return N_U64
;
14808 /* Convert compact Neon bitmask type representation to a type and size. Only
14809 handles the case where a single bit is set in the mask. */
14812 el_type_of_type_chk (enum neon_el_type
*type
, unsigned *size
,
14813 enum neon_type_mask mask
)
14815 if ((mask
& N_EQK
) != 0)
14818 if ((mask
& (N_S8
| N_U8
| N_I8
| N_8
| N_P8
)) != 0)
14820 else if ((mask
& (N_S16
| N_U16
| N_I16
| N_16
| N_F16
| N_P16
)) != 0)
14822 else if ((mask
& (N_S32
| N_U32
| N_I32
| N_32
| N_F32
)) != 0)
14824 else if ((mask
& (N_S64
| N_U64
| N_I64
| N_64
| N_F64
| N_P64
)) != 0)
14829 if ((mask
& (N_S8
| N_S16
| N_S32
| N_S64
)) != 0)
14831 else if ((mask
& (N_U8
| N_U16
| N_U32
| N_U64
)) != 0)
14832 *type
= NT_unsigned
;
14833 else if ((mask
& (N_I8
| N_I16
| N_I32
| N_I64
)) != 0)
14834 *type
= NT_integer
;
14835 else if ((mask
& (N_8
| N_16
| N_32
| N_64
)) != 0)
14836 *type
= NT_untyped
;
14837 else if ((mask
& (N_P8
| N_P16
| N_P64
)) != 0)
14839 else if ((mask
& (N_F_ALL
)) != 0)
14847 /* Modify a bitmask of allowed types. This is only needed for type
14851 modify_types_allowed (unsigned allowed
, unsigned mods
)
14854 enum neon_el_type type
;
14860 for (i
= 1; i
<= N_MAX_NONSPECIAL
; i
<<= 1)
14862 if (el_type_of_type_chk (&type
, &size
,
14863 (enum neon_type_mask
) (allowed
& i
)) == SUCCESS
)
14865 neon_modify_type_size (mods
, &type
, &size
);
14866 destmask
|= type_chk_of_el_type (type
, size
);
14873 /* Check type and return type classification.
14874 The manual states (paraphrase): If one datatype is given, it indicates the
14876 - the second operand, if there is one
14877 - the operand, if there is no second operand
14878 - the result, if there are no operands.
14879 This isn't quite good enough though, so we use a concept of a "key" datatype
14880 which is set on a per-instruction basis, which is the one which matters when
14881 only one data type is written.
14882 Note: this function has side-effects (e.g. filling in missing operands). All
14883 Neon instructions should call it before performing bit encoding. */
14885 static struct neon_type_el
14886 neon_check_type (unsigned els
, enum neon_shape ns
, ...)
14889 unsigned i
, pass
, key_el
= 0;
14890 unsigned types
[NEON_MAX_TYPE_ELS
];
14891 enum neon_el_type k_type
= NT_invtype
;
14892 unsigned k_size
= -1u;
14893 struct neon_type_el badtype
= {NT_invtype
, -1};
14894 unsigned key_allowed
= 0;
14896 /* Optional registers in Neon instructions are always (not) in operand 1.
14897 Fill in the missing operand here, if it was omitted. */
14898 if (els
> 1 && !inst
.operands
[1].present
)
14899 inst
.operands
[1] = inst
.operands
[0];
14901 /* Suck up all the varargs. */
14903 for (i
= 0; i
< els
; i
++)
14905 unsigned thisarg
= va_arg (ap
, unsigned);
14906 if (thisarg
== N_IGNORE_TYPE
)
14911 types
[i
] = thisarg
;
14912 if ((thisarg
& N_KEY
) != 0)
14917 if (inst
.vectype
.elems
> 0)
14918 for (i
= 0; i
< els
; i
++)
14919 if (inst
.operands
[i
].vectype
.type
!= NT_invtype
)
14921 first_error (_("types specified in both the mnemonic and operands"));
14925 /* Duplicate inst.vectype elements here as necessary.
14926 FIXME: No idea if this is exactly the same as the ARM assembler,
14927 particularly when an insn takes one register and one non-register
14929 if (inst
.vectype
.elems
== 1 && els
> 1)
14932 inst
.vectype
.elems
= els
;
14933 inst
.vectype
.el
[key_el
] = inst
.vectype
.el
[0];
14934 for (j
= 0; j
< els
; j
++)
14936 inst
.vectype
.el
[j
] = neon_type_promote (&inst
.vectype
.el
[key_el
],
14939 else if (inst
.vectype
.elems
== 0 && els
> 0)
14942 /* No types were given after the mnemonic, so look for types specified
14943 after each operand. We allow some flexibility here; as long as the
14944 "key" operand has a type, we can infer the others. */
14945 for (j
= 0; j
< els
; j
++)
14946 if (inst
.operands
[j
].vectype
.type
!= NT_invtype
)
14947 inst
.vectype
.el
[j
] = inst
.operands
[j
].vectype
;
14949 if (inst
.operands
[key_el
].vectype
.type
!= NT_invtype
)
14951 for (j
= 0; j
< els
; j
++)
14952 if (inst
.operands
[j
].vectype
.type
== NT_invtype
)
14953 inst
.vectype
.el
[j
] = neon_type_promote (&inst
.vectype
.el
[key_el
],
14958 first_error (_("operand types can't be inferred"));
14962 else if (inst
.vectype
.elems
!= els
)
14964 first_error (_("type specifier has the wrong number of parts"));
14968 for (pass
= 0; pass
< 2; pass
++)
14970 for (i
= 0; i
< els
; i
++)
14972 unsigned thisarg
= types
[i
];
14973 unsigned types_allowed
= ((thisarg
& N_EQK
) != 0 && pass
!= 0)
14974 ? modify_types_allowed (key_allowed
, thisarg
) : thisarg
;
14975 enum neon_el_type g_type
= inst
.vectype
.el
[i
].type
;
14976 unsigned g_size
= inst
.vectype
.el
[i
].size
;
14978 /* Decay more-specific signed & unsigned types to sign-insensitive
14979 integer types if sign-specific variants are unavailable. */
14980 if ((g_type
== NT_signed
|| g_type
== NT_unsigned
)
14981 && (types_allowed
& N_SU_ALL
) == 0)
14982 g_type
= NT_integer
;
14984 /* If only untyped args are allowed, decay any more specific types to
14985 them. Some instructions only care about signs for some element
14986 sizes, so handle that properly. */
14987 if (((types_allowed
& N_UNT
) == 0)
14988 && ((g_size
== 8 && (types_allowed
& N_8
) != 0)
14989 || (g_size
== 16 && (types_allowed
& N_16
) != 0)
14990 || (g_size
== 32 && (types_allowed
& N_32
) != 0)
14991 || (g_size
== 64 && (types_allowed
& N_64
) != 0)))
14992 g_type
= NT_untyped
;
14996 if ((thisarg
& N_KEY
) != 0)
15000 key_allowed
= thisarg
& ~N_KEY
;
15002 /* Check architecture constraint on FP16 extension. */
15004 && k_type
== NT_float
15005 && ! ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_fp16
))
15007 inst
.error
= _(BAD_FP16
);
15014 if ((thisarg
& N_VFP
) != 0)
15016 enum neon_shape_el regshape
;
15017 unsigned regwidth
, match
;
15019 /* PR 11136: Catch the case where we are passed a shape of NS_NULL. */
15022 first_error (_("invalid instruction shape"));
15025 regshape
= neon_shape_tab
[ns
].el
[i
];
15026 regwidth
= neon_shape_el_size
[regshape
];
15028 /* In VFP mode, operands must match register widths. If we
15029 have a key operand, use its width, else use the width of
15030 the current operand. */
15036 /* FP16 will use a single precision register. */
15037 if (regwidth
== 32 && match
== 16)
15039 if (ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_fp16
))
15043 inst
.error
= _(BAD_FP16
);
15048 if (regwidth
!= match
)
15050 first_error (_("operand size must match register width"));
15055 if ((thisarg
& N_EQK
) == 0)
15057 unsigned given_type
= type_chk_of_el_type (g_type
, g_size
);
15059 if ((given_type
& types_allowed
) == 0)
15061 first_error (BAD_SIMD_TYPE
);
15067 enum neon_el_type mod_k_type
= k_type
;
15068 unsigned mod_k_size
= k_size
;
15069 neon_modify_type_size (thisarg
, &mod_k_type
, &mod_k_size
);
15070 if (g_type
!= mod_k_type
|| g_size
!= mod_k_size
)
15072 first_error (_("inconsistent types in Neon instruction"));
15080 return inst
.vectype
.el
[key_el
];
15083 /* Neon-style VFP instruction forwarding. */
15085 /* Thumb VFP instructions have 0xE in the condition field. */
15088 do_vfp_cond_or_thumb (void)
15093 inst
.instruction
|= 0xe0000000;
15095 inst
.instruction
|= inst
.cond
<< 28;
15098 /* Look up and encode a simple mnemonic, for use as a helper function for the
15099 Neon-style VFP syntax. This avoids duplication of bits of the insns table,
15100 etc. It is assumed that operand parsing has already been done, and that the
15101 operands are in the form expected by the given opcode (this isn't necessarily
15102 the same as the form in which they were parsed, hence some massaging must
15103 take place before this function is called).
15104 Checks current arch version against that in the looked-up opcode. */
15107 do_vfp_nsyn_opcode (const char *opname
)
15109 const struct asm_opcode
*opcode
;
15111 opcode
= (const struct asm_opcode
*) hash_find (arm_ops_hsh
, opname
);
15116 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
,
15117 thumb_mode
? *opcode
->tvariant
: *opcode
->avariant
),
15124 inst
.instruction
= opcode
->tvalue
;
15125 opcode
->tencode ();
15129 inst
.instruction
= (inst
.cond
<< 28) | opcode
->avalue
;
15130 opcode
->aencode ();
15135 do_vfp_nsyn_add_sub (enum neon_shape rs
)
15137 int is_add
= (inst
.instruction
& 0x0fffffff) == N_MNEM_vadd
;
15139 if (rs
== NS_FFF
|| rs
== NS_HHH
)
15142 do_vfp_nsyn_opcode ("fadds");
15144 do_vfp_nsyn_opcode ("fsubs");
15146 /* ARMv8.2 fp16 instruction. */
15148 do_scalar_fp16_v82_encode ();
15153 do_vfp_nsyn_opcode ("faddd");
15155 do_vfp_nsyn_opcode ("fsubd");
15159 /* Check operand types to see if this is a VFP instruction, and if so call
15163 try_vfp_nsyn (int args
, void (*pfn
) (enum neon_shape
))
15165 enum neon_shape rs
;
15166 struct neon_type_el et
;
15171 rs
= neon_select_shape (NS_HH
, NS_FF
, NS_DD
, NS_NULL
);
15172 et
= neon_check_type (2, rs
, N_EQK
| N_VFP
, N_F_ALL
| N_KEY
| N_VFP
);
15176 rs
= neon_select_shape (NS_HHH
, NS_FFF
, NS_DDD
, NS_NULL
);
15177 et
= neon_check_type (3, rs
, N_EQK
| N_VFP
, N_EQK
| N_VFP
,
15178 N_F_ALL
| N_KEY
| N_VFP
);
15185 if (et
.type
!= NT_invtype
)
15196 do_vfp_nsyn_mla_mls (enum neon_shape rs
)
15198 int is_mla
= (inst
.instruction
& 0x0fffffff) == N_MNEM_vmla
;
15200 if (rs
== NS_FFF
|| rs
== NS_HHH
)
15203 do_vfp_nsyn_opcode ("fmacs");
15205 do_vfp_nsyn_opcode ("fnmacs");
15207 /* ARMv8.2 fp16 instruction. */
15209 do_scalar_fp16_v82_encode ();
15214 do_vfp_nsyn_opcode ("fmacd");
15216 do_vfp_nsyn_opcode ("fnmacd");
15221 do_vfp_nsyn_fma_fms (enum neon_shape rs
)
15223 int is_fma
= (inst
.instruction
& 0x0fffffff) == N_MNEM_vfma
;
15225 if (rs
== NS_FFF
|| rs
== NS_HHH
)
15228 do_vfp_nsyn_opcode ("ffmas");
15230 do_vfp_nsyn_opcode ("ffnmas");
15232 /* ARMv8.2 fp16 instruction. */
15234 do_scalar_fp16_v82_encode ();
15239 do_vfp_nsyn_opcode ("ffmad");
15241 do_vfp_nsyn_opcode ("ffnmad");
15246 do_vfp_nsyn_mul (enum neon_shape rs
)
15248 if (rs
== NS_FFF
|| rs
== NS_HHH
)
15250 do_vfp_nsyn_opcode ("fmuls");
15252 /* ARMv8.2 fp16 instruction. */
15254 do_scalar_fp16_v82_encode ();
15257 do_vfp_nsyn_opcode ("fmuld");
15261 do_vfp_nsyn_abs_neg (enum neon_shape rs
)
15263 int is_neg
= (inst
.instruction
& 0x80) != 0;
15264 neon_check_type (2, rs
, N_EQK
| N_VFP
, N_F_ALL
| N_VFP
| N_KEY
);
15266 if (rs
== NS_FF
|| rs
== NS_HH
)
15269 do_vfp_nsyn_opcode ("fnegs");
15271 do_vfp_nsyn_opcode ("fabss");
15273 /* ARMv8.2 fp16 instruction. */
15275 do_scalar_fp16_v82_encode ();
15280 do_vfp_nsyn_opcode ("fnegd");
15282 do_vfp_nsyn_opcode ("fabsd");
15286 /* Encode single-precision (only!) VFP fldm/fstm instructions. Double precision
15287 insns belong to Neon, and are handled elsewhere. */
15290 do_vfp_nsyn_ldm_stm (int is_dbmode
)
15292 int is_ldm
= (inst
.instruction
& (1 << 20)) != 0;
15296 do_vfp_nsyn_opcode ("fldmdbs");
15298 do_vfp_nsyn_opcode ("fldmias");
15303 do_vfp_nsyn_opcode ("fstmdbs");
15305 do_vfp_nsyn_opcode ("fstmias");
15310 do_vfp_nsyn_sqrt (void)
15312 enum neon_shape rs
= neon_select_shape (NS_HH
, NS_FF
, NS_DD
, NS_NULL
);
15313 neon_check_type (2, rs
, N_EQK
| N_VFP
, N_F_ALL
| N_KEY
| N_VFP
);
15315 if (rs
== NS_FF
|| rs
== NS_HH
)
15317 do_vfp_nsyn_opcode ("fsqrts");
15319 /* ARMv8.2 fp16 instruction. */
15321 do_scalar_fp16_v82_encode ();
15324 do_vfp_nsyn_opcode ("fsqrtd");
15328 do_vfp_nsyn_div (void)
15330 enum neon_shape rs
= neon_select_shape (NS_HHH
, NS_FFF
, NS_DDD
, NS_NULL
);
15331 neon_check_type (3, rs
, N_EQK
| N_VFP
, N_EQK
| N_VFP
,
15332 N_F_ALL
| N_KEY
| N_VFP
);
15334 if (rs
== NS_FFF
|| rs
== NS_HHH
)
15336 do_vfp_nsyn_opcode ("fdivs");
15338 /* ARMv8.2 fp16 instruction. */
15340 do_scalar_fp16_v82_encode ();
15343 do_vfp_nsyn_opcode ("fdivd");
15347 do_vfp_nsyn_nmul (void)
15349 enum neon_shape rs
= neon_select_shape (NS_HHH
, NS_FFF
, NS_DDD
, NS_NULL
);
15350 neon_check_type (3, rs
, N_EQK
| N_VFP
, N_EQK
| N_VFP
,
15351 N_F_ALL
| N_KEY
| N_VFP
);
15353 if (rs
== NS_FFF
|| rs
== NS_HHH
)
15355 NEON_ENCODE (SINGLE
, inst
);
15356 do_vfp_sp_dyadic ();
15358 /* ARMv8.2 fp16 instruction. */
15360 do_scalar_fp16_v82_encode ();
15364 NEON_ENCODE (DOUBLE
, inst
);
15365 do_vfp_dp_rd_rn_rm ();
15367 do_vfp_cond_or_thumb ();
15371 /* Turn a size (8, 16, 32, 64) into the respective bit number minus 3
15375 neon_logbits (unsigned x
)
15377 return ffs (x
) - 4;
15380 #define LOW4(R) ((R) & 0xf)
15381 #define HI1(R) (((R) >> 4) & 1)
15384 mve_get_vcmp_vpt_cond (struct neon_type_el et
)
15389 first_error (BAD_EL_TYPE
);
15392 switch (inst
.operands
[0].imm
)
15395 first_error (_("invalid condition"));
15417 /* only accept eq and ne. */
15418 if (inst
.operands
[0].imm
> 1)
15420 first_error (_("invalid condition"));
15423 return inst
.operands
[0].imm
;
15425 if (inst
.operands
[0].imm
== 0x2)
15427 else if (inst
.operands
[0].imm
== 0x8)
15431 first_error (_("invalid condition"));
15435 switch (inst
.operands
[0].imm
)
15438 first_error (_("invalid condition"));
15454 /* Should be unreachable. */
15461 /* We are dealing with a vector predicated block. */
15462 if (inst
.operands
[0].present
)
15464 enum neon_shape rs
= neon_select_shape (NS_IQQ
, NS_IQR
, NS_NULL
);
15465 struct neon_type_el et
15466 = neon_check_type (3, rs
, N_EQK
, N_KEY
| N_F_MVE
| N_I_MVE
| N_SU_32
,
15469 unsigned fcond
= mve_get_vcmp_vpt_cond (et
);
15471 constraint (inst
.operands
[1].reg
> 14, MVE_BAD_QREG
);
15473 if (et
.type
== NT_invtype
)
15476 if (et
.type
== NT_float
)
15478 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, mve_fp_ext
),
15480 constraint (et
.size
!= 16 && et
.size
!= 32, BAD_EL_TYPE
);
15481 inst
.instruction
|= (et
.size
== 16) << 28;
15482 inst
.instruction
|= 0x3 << 20;
15486 constraint (et
.size
!= 8 && et
.size
!= 16 && et
.size
!= 32,
15488 inst
.instruction
|= 1 << 28;
15489 inst
.instruction
|= neon_logbits (et
.size
) << 20;
15492 if (inst
.operands
[2].isquad
)
15494 inst
.instruction
|= HI1 (inst
.operands
[2].reg
) << 5;
15495 inst
.instruction
|= LOW4 (inst
.operands
[2].reg
);
15496 inst
.instruction
|= (fcond
& 0x2) >> 1;
15500 if (inst
.operands
[2].reg
== REG_SP
)
15501 as_tsktsk (MVE_BAD_SP
);
15502 inst
.instruction
|= 1 << 6;
15503 inst
.instruction
|= (fcond
& 0x2) << 4;
15504 inst
.instruction
|= inst
.operands
[2].reg
;
15506 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
) << 16;
15507 inst
.instruction
|= (fcond
& 0x4) << 10;
15508 inst
.instruction
|= (fcond
& 0x1) << 7;
15511 set_pred_insn_type (VPT_INSN
);
15513 now_pred
.mask
= ((inst
.instruction
& 0x00400000) >> 19)
15514 | ((inst
.instruction
& 0xe000) >> 13);
15515 now_pred
.warn_deprecated
= FALSE
;
15516 now_pred
.type
= VECTOR_PRED
;
15523 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
), BAD_FPU
);
15524 if (!inst
.operands
[1].isreg
|| !inst
.operands
[1].isquad
)
15525 first_error (_(reg_expected_msgs
[REG_TYPE_MQ
]));
15526 if (!inst
.operands
[2].present
)
15527 first_error (_("MVE vector or ARM register expected"));
15528 constraint (inst
.operands
[1].reg
> 14, MVE_BAD_QREG
);
15530 /* Deal with 'else' conditional MVE's vcmp, it will be parsed as vcmpe. */
15531 if ((inst
.instruction
& 0xffffffff) == N_MNEM_vcmpe
15532 && inst
.operands
[1].isquad
)
15534 inst
.instruction
= N_MNEM_vcmp
;
15538 if (inst
.cond
> COND_ALWAYS
)
15539 inst
.pred_insn_type
= INSIDE_VPT_INSN
;
15541 inst
.pred_insn_type
= MVE_OUTSIDE_PRED_INSN
;
15543 enum neon_shape rs
= neon_select_shape (NS_IQQ
, NS_IQR
, NS_NULL
);
15544 struct neon_type_el et
15545 = neon_check_type (3, rs
, N_EQK
, N_KEY
| N_F_MVE
| N_I_MVE
| N_SU_32
,
15548 constraint (rs
== NS_IQR
&& inst
.operands
[2].reg
== REG_PC
15549 && !inst
.operands
[2].iszr
, BAD_PC
);
15551 unsigned fcond
= mve_get_vcmp_vpt_cond (et
);
15553 inst
.instruction
= 0xee010f00;
15554 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
) << 16;
15555 inst
.instruction
|= (fcond
& 0x4) << 10;
15556 inst
.instruction
|= (fcond
& 0x1) << 7;
15557 if (et
.type
== NT_float
)
15559 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, mve_fp_ext
),
15561 inst
.instruction
|= (et
.size
== 16) << 28;
15562 inst
.instruction
|= 0x3 << 20;
15566 inst
.instruction
|= 1 << 28;
15567 inst
.instruction
|= neon_logbits (et
.size
) << 20;
15569 if (inst
.operands
[2].isquad
)
15571 inst
.instruction
|= HI1 (inst
.operands
[2].reg
) << 5;
15572 inst
.instruction
|= (fcond
& 0x2) >> 1;
15573 inst
.instruction
|= LOW4 (inst
.operands
[2].reg
);
15577 if (inst
.operands
[2].reg
== REG_SP
)
15578 as_tsktsk (MVE_BAD_SP
);
15579 inst
.instruction
|= 1 << 6;
15580 inst
.instruction
|= (fcond
& 0x2) << 4;
15581 inst
.instruction
|= inst
.operands
[2].reg
;
15589 do_mve_vfmas (void)
15591 enum neon_shape rs
= neon_select_shape (NS_QQR
, NS_NULL
);
15592 struct neon_type_el et
15593 = neon_check_type (3, rs
, N_F_MVE
| N_KEY
, N_EQK
, N_EQK
);
15595 if (inst
.cond
> COND_ALWAYS
)
15596 inst
.pred_insn_type
= INSIDE_VPT_INSN
;
15598 inst
.pred_insn_type
= MVE_OUTSIDE_PRED_INSN
;
15600 if (inst
.operands
[2].reg
== REG_SP
)
15601 as_tsktsk (MVE_BAD_SP
);
15602 else if (inst
.operands
[2].reg
== REG_PC
)
15603 as_tsktsk (MVE_BAD_PC
);
15605 inst
.instruction
|= (et
.size
== 16) << 28;
15606 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
15607 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
) << 16;
15608 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
15609 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 7;
15610 inst
.instruction
|= inst
.operands
[2].reg
;
15615 do_mve_viddup (void)
15617 if (inst
.cond
> COND_ALWAYS
)
15618 inst
.pred_insn_type
= INSIDE_VPT_INSN
;
15620 inst
.pred_insn_type
= MVE_OUTSIDE_PRED_INSN
;
15622 unsigned imm
= inst
.relocs
[0].exp
.X_add_number
;
15623 constraint (imm
!= 1 && imm
!= 2 && imm
!= 4 && imm
!= 8,
15624 _("immediate must be either 1, 2, 4 or 8"));
15626 enum neon_shape rs
;
15627 struct neon_type_el et
;
15629 if (inst
.instruction
== M_MNEM_vddup
|| inst
.instruction
== M_MNEM_vidup
)
15631 rs
= neon_select_shape (NS_QRI
, NS_NULL
);
15632 et
= neon_check_type (2, rs
, N_KEY
| N_U8
| N_U16
| N_U32
, N_EQK
);
15637 constraint ((inst
.operands
[2].reg
% 2) != 1, BAD_EVEN
);
15638 if (inst
.operands
[2].reg
== REG_SP
)
15639 as_tsktsk (MVE_BAD_SP
);
15640 else if (inst
.operands
[2].reg
== REG_PC
)
15641 first_error (BAD_PC
);
15643 rs
= neon_select_shape (NS_QRRI
, NS_NULL
);
15644 et
= neon_check_type (3, rs
, N_KEY
| N_U8
| N_U16
| N_U32
, N_EQK
, N_EQK
);
15645 Rm
= inst
.operands
[2].reg
>> 1;
15647 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
15648 inst
.instruction
|= neon_logbits (et
.size
) << 20;
15649 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
15650 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
15651 inst
.instruction
|= (imm
> 2) << 7;
15652 inst
.instruction
|= Rm
<< 1;
15653 inst
.instruction
|= (imm
== 2 || imm
== 8);
15658 do_mve_vcmul (void)
15660 enum neon_shape rs
= neon_select_shape (NS_QQQI
, NS_NULL
);
15661 struct neon_type_el et
15662 = neon_check_type (3, rs
, N_EQK
, N_EQK
, N_F_MVE
| N_KEY
);
15664 if (inst
.cond
> COND_ALWAYS
)
15665 inst
.pred_insn_type
= INSIDE_VPT_INSN
;
15667 inst
.pred_insn_type
= MVE_OUTSIDE_PRED_INSN
;
15669 unsigned rot
= inst
.relocs
[0].exp
.X_add_number
;
15670 constraint (rot
!= 0 && rot
!= 90 && rot
!= 180 && rot
!= 270,
15671 _("immediate out of range"));
15673 if (et
.size
== 32 && (inst
.operands
[0].reg
== inst
.operands
[1].reg
15674 || inst
.operands
[0].reg
== inst
.operands
[2].reg
))
15675 as_tsktsk (BAD_MVE_SRCDEST
);
15677 inst
.instruction
|= (et
.size
== 32) << 28;
15678 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
15679 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
) << 16;
15680 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
15681 inst
.instruction
|= (rot
> 90) << 12;
15682 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 7;
15683 inst
.instruction
|= HI1 (inst
.operands
[2].reg
) << 5;
15684 inst
.instruction
|= LOW4 (inst
.operands
[2].reg
);
15685 inst
.instruction
|= (rot
== 90 || rot
== 270);
15690 do_vfp_nsyn_cmp (void)
15692 enum neon_shape rs
;
15693 if (!inst
.operands
[0].isreg
)
15700 constraint (inst
.operands
[2].present
, BAD_SYNTAX
);
15701 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_v1xd
),
15705 if (inst
.operands
[1].isreg
)
15707 rs
= neon_select_shape (NS_HH
, NS_FF
, NS_DD
, NS_NULL
);
15708 neon_check_type (2, rs
, N_EQK
| N_VFP
, N_F_ALL
| N_KEY
| N_VFP
);
15710 if (rs
== NS_FF
|| rs
== NS_HH
)
15712 NEON_ENCODE (SINGLE
, inst
);
15713 do_vfp_sp_monadic ();
15717 NEON_ENCODE (DOUBLE
, inst
);
15718 do_vfp_dp_rd_rm ();
15723 rs
= neon_select_shape (NS_HI
, NS_FI
, NS_DI
, NS_NULL
);
15724 neon_check_type (2, rs
, N_F_ALL
| N_KEY
| N_VFP
, N_EQK
);
15726 switch (inst
.instruction
& 0x0fffffff)
15729 inst
.instruction
+= N_MNEM_vcmpz
- N_MNEM_vcmp
;
15732 inst
.instruction
+= N_MNEM_vcmpez
- N_MNEM_vcmpe
;
15738 if (rs
== NS_FI
|| rs
== NS_HI
)
15740 NEON_ENCODE (SINGLE
, inst
);
15741 do_vfp_sp_compare_z ();
15745 NEON_ENCODE (DOUBLE
, inst
);
15749 do_vfp_cond_or_thumb ();
15751 /* ARMv8.2 fp16 instruction. */
15752 if (rs
== NS_HI
|| rs
== NS_HH
)
15753 do_scalar_fp16_v82_encode ();
15757 nsyn_insert_sp (void)
15759 inst
.operands
[1] = inst
.operands
[0];
15760 memset (&inst
.operands
[0], '\0', sizeof (inst
.operands
[0]));
15761 inst
.operands
[0].reg
= REG_SP
;
15762 inst
.operands
[0].isreg
= 1;
15763 inst
.operands
[0].writeback
= 1;
15764 inst
.operands
[0].present
= 1;
15768 do_vfp_nsyn_push (void)
15772 constraint (inst
.operands
[1].imm
< 1 || inst
.operands
[1].imm
> 16,
15773 _("register list must contain at least 1 and at most 16 "
15776 if (inst
.operands
[1].issingle
)
15777 do_vfp_nsyn_opcode ("fstmdbs");
15779 do_vfp_nsyn_opcode ("fstmdbd");
15783 do_vfp_nsyn_pop (void)
15787 constraint (inst
.operands
[1].imm
< 1 || inst
.operands
[1].imm
> 16,
15788 _("register list must contain at least 1 and at most 16 "
15791 if (inst
.operands
[1].issingle
)
15792 do_vfp_nsyn_opcode ("fldmias");
15794 do_vfp_nsyn_opcode ("fldmiad");
15797 /* Fix up Neon data-processing instructions, ORing in the correct bits for
15798 ARM mode or Thumb mode and moving the encoded bit 24 to bit 28. */
15801 neon_dp_fixup (struct arm_it
* insn
)
15803 unsigned int i
= insn
->instruction
;
15808 /* The U bit is at bit 24 by default. Move to bit 28 in Thumb mode. */
15819 insn
->instruction
= i
;
15823 mve_encode_qqr (int size
, int fp
)
15825 if (inst
.operands
[2].reg
== REG_SP
)
15826 as_tsktsk (MVE_BAD_SP
);
15827 else if (inst
.operands
[2].reg
== REG_PC
)
15828 as_tsktsk (MVE_BAD_PC
);
15833 if (((unsigned)inst
.instruction
) == 0xd00)
15834 inst
.instruction
= 0xee300f40;
15836 else if (((unsigned)inst
.instruction
) == 0x200d00)
15837 inst
.instruction
= 0xee301f40;
15839 /* Setting size which is 1 for F16 and 0 for F32. */
15840 inst
.instruction
|= (size
== 16) << 28;
15845 if (((unsigned)inst
.instruction
) == 0x800)
15846 inst
.instruction
= 0xee010f40;
15848 else if (((unsigned)inst
.instruction
) == 0x1000800)
15849 inst
.instruction
= 0xee011f40;
15850 /* Setting bits for size. */
15851 inst
.instruction
|= neon_logbits (size
) << 20;
15853 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
15854 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
15855 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
) << 16;
15856 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 7;
15857 inst
.instruction
|= inst
.operands
[2].reg
;
15862 mve_encode_rqq (unsigned bit28
, unsigned size
)
15864 inst
.instruction
|= bit28
<< 28;
15865 inst
.instruction
|= neon_logbits (size
) << 20;
15866 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
) << 16;
15867 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
15868 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 7;
15869 inst
.instruction
|= HI1 (inst
.operands
[2].reg
) << 5;
15870 inst
.instruction
|= LOW4 (inst
.operands
[2].reg
);
15875 mve_encode_qqq (int ubit
, int size
)
15878 inst
.instruction
|= (ubit
!= 0) << 28;
15879 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
15880 inst
.instruction
|= neon_logbits (size
) << 20;
15881 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
) << 16;
15882 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
15883 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 7;
15884 inst
.instruction
|= HI1 (inst
.operands
[2].reg
) << 5;
15885 inst
.instruction
|= LOW4 (inst
.operands
[2].reg
);
15891 mve_encode_rq (unsigned bit28
, unsigned size
)
15893 inst
.instruction
|= bit28
<< 28;
15894 inst
.instruction
|= neon_logbits (size
) << 18;
15895 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
15896 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
);
15900 /* Encode insns with bit pattern:
15902 |28/24|23|22 |21 20|19 16|15 12|11 8|7|6|5|4|3 0|
15903 | U |x |D |size | Rn | Rd |x x x x|N|Q|M|x| Rm |
15905 SIZE is passed in bits. -1 means size field isn't changed, in case it has a
15906 different meaning for some instruction. */
15909 neon_three_same (int isquad
, int ubit
, int size
)
15911 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
15912 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
15913 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
) << 16;
15914 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 7;
15915 inst
.instruction
|= LOW4 (inst
.operands
[2].reg
);
15916 inst
.instruction
|= HI1 (inst
.operands
[2].reg
) << 5;
15917 inst
.instruction
|= (isquad
!= 0) << 6;
15918 inst
.instruction
|= (ubit
!= 0) << 24;
15920 inst
.instruction
|= neon_logbits (size
) << 20;
15922 neon_dp_fixup (&inst
);
15925 /* Encode instructions of the form:
15927 |28/24|23|22|21 20|19 18|17 16|15 12|11 7|6|5|4|3 0|
15928 | U |x |D |x x |size |x x | Rd |x x x x x|Q|M|x| Rm |
15930 Don't write size if SIZE == -1. */
15933 neon_two_same (int qbit
, int ubit
, int size
)
15935 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
15936 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
15937 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
);
15938 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 5;
15939 inst
.instruction
|= (qbit
!= 0) << 6;
15940 inst
.instruction
|= (ubit
!= 0) << 24;
15943 inst
.instruction
|= neon_logbits (size
) << 18;
15945 neon_dp_fixup (&inst
);
15948 /* Neon instruction encoders, in approximate order of appearance. */
15951 do_neon_dyadic_i_su (void)
15953 enum neon_shape rs
= neon_select_shape (NS_DDD
, NS_QQQ
, NS_NULL
);
15954 struct neon_type_el et
= neon_check_type (3, rs
,
15955 N_EQK
, N_EQK
, N_SU_32
| N_KEY
);
15956 neon_three_same (neon_quad (rs
), et
.type
== NT_unsigned
, et
.size
);
15960 do_neon_dyadic_i64_su (void)
15962 enum neon_shape rs
= neon_select_shape (NS_DDD
, NS_QQQ
, NS_NULL
);
15963 struct neon_type_el et
= neon_check_type (3, rs
,
15964 N_EQK
, N_EQK
, N_SU_ALL
| N_KEY
);
15965 neon_three_same (neon_quad (rs
), et
.type
== NT_unsigned
, et
.size
);
15969 neon_imm_shift (int write_ubit
, int uval
, int isquad
, struct neon_type_el et
,
15972 unsigned size
= et
.size
>> 3;
15973 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
15974 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
15975 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
);
15976 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 5;
15977 inst
.instruction
|= (isquad
!= 0) << 6;
15978 inst
.instruction
|= immbits
<< 16;
15979 inst
.instruction
|= (size
>> 3) << 7;
15980 inst
.instruction
|= (size
& 0x7) << 19;
15982 inst
.instruction
|= (uval
!= 0) << 24;
15984 neon_dp_fixup (&inst
);
15988 do_neon_shl_imm (void)
15990 if (!inst
.operands
[2].isreg
)
15992 enum neon_shape rs
= neon_select_shape (NS_DDI
, NS_QQI
, NS_NULL
);
15993 struct neon_type_el et
= neon_check_type (2, rs
, N_EQK
, N_KEY
| N_I_ALL
);
15994 int imm
= inst
.operands
[2].imm
;
15996 constraint (imm
< 0 || (unsigned)imm
>= et
.size
,
15997 _("immediate out of range for shift"));
15998 NEON_ENCODE (IMMED
, inst
);
15999 neon_imm_shift (FALSE
, 0, neon_quad (rs
), et
, imm
);
16003 enum neon_shape rs
= neon_select_shape (NS_DDD
, NS_QQQ
, NS_NULL
);
16004 struct neon_type_el et
= neon_check_type (3, rs
,
16005 N_EQK
, N_SU_ALL
| N_KEY
, N_EQK
| N_SGN
);
16008 /* VSHL/VQSHL 3-register variants have syntax such as:
16010 whereas other 3-register operations encoded by neon_three_same have
16013 (i.e. with Dn & Dm reversed). Swap operands[1].reg and operands[2].reg
16015 tmp
= inst
.operands
[2].reg
;
16016 inst
.operands
[2].reg
= inst
.operands
[1].reg
;
16017 inst
.operands
[1].reg
= tmp
;
16018 NEON_ENCODE (INTEGER
, inst
);
16019 neon_three_same (neon_quad (rs
), et
.type
== NT_unsigned
, et
.size
);
16024 do_neon_qshl_imm (void)
16026 if (!inst
.operands
[2].isreg
)
16028 enum neon_shape rs
= neon_select_shape (NS_DDI
, NS_QQI
, NS_NULL
);
16029 struct neon_type_el et
= neon_check_type (2, rs
, N_EQK
, N_SU_ALL
| N_KEY
);
16030 int imm
= inst
.operands
[2].imm
;
16032 constraint (imm
< 0 || (unsigned)imm
>= et
.size
,
16033 _("immediate out of range for shift"));
16034 NEON_ENCODE (IMMED
, inst
);
16035 neon_imm_shift (TRUE
, et
.type
== NT_unsigned
, neon_quad (rs
), et
, imm
);
16039 enum neon_shape rs
= neon_select_shape (NS_DDD
, NS_QQQ
, NS_NULL
);
16040 struct neon_type_el et
= neon_check_type (3, rs
,
16041 N_EQK
, N_SU_ALL
| N_KEY
, N_EQK
| N_SGN
);
16044 /* See note in do_neon_shl_imm. */
16045 tmp
= inst
.operands
[2].reg
;
16046 inst
.operands
[2].reg
= inst
.operands
[1].reg
;
16047 inst
.operands
[1].reg
= tmp
;
16048 NEON_ENCODE (INTEGER
, inst
);
16049 neon_three_same (neon_quad (rs
), et
.type
== NT_unsigned
, et
.size
);
16054 do_neon_rshl (void)
16056 enum neon_shape rs
= neon_select_shape (NS_DDD
, NS_QQQ
, NS_NULL
);
16057 struct neon_type_el et
= neon_check_type (3, rs
,
16058 N_EQK
, N_EQK
, N_SU_ALL
| N_KEY
);
16061 tmp
= inst
.operands
[2].reg
;
16062 inst
.operands
[2].reg
= inst
.operands
[1].reg
;
16063 inst
.operands
[1].reg
= tmp
;
16064 neon_three_same (neon_quad (rs
), et
.type
== NT_unsigned
, et
.size
);
16068 neon_cmode_for_logic_imm (unsigned immediate
, unsigned *immbits
, int size
)
16070 /* Handle .I8 pseudo-instructions. */
16073 /* Unfortunately, this will make everything apart from zero out-of-range.
16074 FIXME is this the intended semantics? There doesn't seem much point in
16075 accepting .I8 if so. */
16076 immediate
|= immediate
<< 8;
16082 if (immediate
== (immediate
& 0x000000ff))
16084 *immbits
= immediate
;
16087 else if (immediate
== (immediate
& 0x0000ff00))
16089 *immbits
= immediate
>> 8;
16092 else if (immediate
== (immediate
& 0x00ff0000))
16094 *immbits
= immediate
>> 16;
16097 else if (immediate
== (immediate
& 0xff000000))
16099 *immbits
= immediate
>> 24;
16102 if ((immediate
& 0xffff) != (immediate
>> 16))
16103 goto bad_immediate
;
16104 immediate
&= 0xffff;
16107 if (immediate
== (immediate
& 0x000000ff))
16109 *immbits
= immediate
;
16112 else if (immediate
== (immediate
& 0x0000ff00))
16114 *immbits
= immediate
>> 8;
16119 first_error (_("immediate value out of range"));
16123 enum vfp_or_neon_is_neon_bits
16126 NEON_CHECK_ARCH
= 2,
16127 NEON_CHECK_ARCH8
= 4
16130 /* Call this function if an instruction which may have belonged to the VFP or
16131 Neon instruction sets, but turned out to be a Neon instruction (due to the
16132 operand types involved, etc.). We have to check and/or fix-up a couple of
16135 - Make sure the user hasn't attempted to make a Neon instruction
16137 - Alter the value in the condition code field if necessary.
16138 - Make sure that the arch supports Neon instructions.
16140 Which of these operations take place depends on bits from enum
16141 vfp_or_neon_is_neon_bits.
16143 WARNING: This function has side effects! If NEON_CHECK_CC is used and the
16144 current instruction's condition is COND_ALWAYS, the condition field is
16145 changed to inst.uncond_value. This is necessary because instructions shared
16146 between VFP and Neon may be conditional for the VFP variants only, and the
16147 unconditional Neon version must have, e.g., 0xF in the condition field. */
16150 vfp_or_neon_is_neon (unsigned check
)
16152 /* Conditions are always legal in Thumb mode (IT blocks). */
16153 if (!thumb_mode
&& (check
& NEON_CHECK_CC
))
16155 if (inst
.cond
!= COND_ALWAYS
)
16157 first_error (_(BAD_COND
));
16160 if (inst
.uncond_value
!= -1)
16161 inst
.instruction
|= inst
.uncond_value
<< 28;
16165 if (((check
& NEON_CHECK_ARCH
) && !mark_feature_used (&fpu_neon_ext_v1
))
16166 || ((check
& NEON_CHECK_ARCH8
)
16167 && !mark_feature_used (&fpu_neon_ext_armv8
)))
16169 first_error (_(BAD_FPU
));
16177 check_simd_pred_availability (int fp
, unsigned check
)
16179 if (inst
.cond
> COND_ALWAYS
)
16181 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
))
16183 inst
.error
= BAD_FPU
;
16186 inst
.pred_insn_type
= INSIDE_VPT_INSN
;
16188 else if (inst
.cond
< COND_ALWAYS
)
16190 if (ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
))
16191 inst
.pred_insn_type
= MVE_OUTSIDE_PRED_INSN
;
16192 else if (vfp_or_neon_is_neon (check
) == FAIL
)
16197 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, fp
? mve_fp_ext
: mve_ext
)
16198 && vfp_or_neon_is_neon (check
) == FAIL
)
16201 if (ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
))
16202 inst
.pred_insn_type
= MVE_OUTSIDE_PRED_INSN
;
16208 do_neon_logic (void)
16210 if (inst
.operands
[2].present
&& inst
.operands
[2].isreg
)
16212 enum neon_shape rs
= neon_select_shape (NS_DDD
, NS_QQQ
, NS_NULL
);
16214 && check_simd_pred_availability (0, NEON_CHECK_ARCH
| NEON_CHECK_CC
)
16217 else if (rs
!= NS_QQQ
16218 && !ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_neon_ext_v1
))
16219 first_error (BAD_FPU
);
16221 neon_check_type (3, rs
, N_IGNORE_TYPE
);
16222 /* U bit and size field were set as part of the bitmask. */
16223 NEON_ENCODE (INTEGER
, inst
);
16224 neon_three_same (neon_quad (rs
), 0, -1);
16228 const int three_ops_form
= (inst
.operands
[2].present
16229 && !inst
.operands
[2].isreg
);
16230 const int immoperand
= (three_ops_form
? 2 : 1);
16231 enum neon_shape rs
= (three_ops_form
16232 ? neon_select_shape (NS_DDI
, NS_QQI
, NS_NULL
)
16233 : neon_select_shape (NS_DI
, NS_QI
, NS_NULL
));
16234 /* Because neon_select_shape makes the second operand a copy of the first
16235 if the second operand is not present. */
16237 && check_simd_pred_availability (0, NEON_CHECK_ARCH
| NEON_CHECK_CC
)
16240 else if (rs
!= NS_QQI
16241 && !ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_neon_ext_v1
))
16242 first_error (BAD_FPU
);
16244 struct neon_type_el et
;
16245 if (ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
))
16246 et
= neon_check_type (2, rs
, N_I32
| N_I16
| N_KEY
, N_EQK
);
16248 et
= neon_check_type (2, rs
, N_I8
| N_I16
| N_I32
| N_I64
| N_F32
16251 if (et
.type
== NT_invtype
)
16253 enum neon_opc opcode
= (enum neon_opc
) inst
.instruction
& 0x0fffffff;
16258 if (three_ops_form
)
16259 constraint (inst
.operands
[0].reg
!= inst
.operands
[1].reg
,
16260 _("first and second operands shall be the same register"));
16262 NEON_ENCODE (IMMED
, inst
);
16264 immbits
= inst
.operands
[immoperand
].imm
;
16267 /* .i64 is a pseudo-op, so the immediate must be a repeating
16269 if (immbits
!= (inst
.operands
[immoperand
].regisimm
?
16270 inst
.operands
[immoperand
].reg
: 0))
16272 /* Set immbits to an invalid constant. */
16273 immbits
= 0xdeadbeef;
16280 cmode
= neon_cmode_for_logic_imm (immbits
, &immbits
, et
.size
);
16284 cmode
= neon_cmode_for_logic_imm (immbits
, &immbits
, et
.size
);
16288 /* Pseudo-instruction for VBIC. */
16289 neon_invert_size (&immbits
, 0, et
.size
);
16290 cmode
= neon_cmode_for_logic_imm (immbits
, &immbits
, et
.size
);
16294 /* Pseudo-instruction for VORR. */
16295 neon_invert_size (&immbits
, 0, et
.size
);
16296 cmode
= neon_cmode_for_logic_imm (immbits
, &immbits
, et
.size
);
16306 inst
.instruction
|= neon_quad (rs
) << 6;
16307 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
16308 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
16309 inst
.instruction
|= cmode
<< 8;
16310 neon_write_immbits (immbits
);
16312 neon_dp_fixup (&inst
);
16317 do_neon_bitfield (void)
16319 enum neon_shape rs
= neon_select_shape (NS_DDD
, NS_QQQ
, NS_NULL
);
16320 neon_check_type (3, rs
, N_IGNORE_TYPE
);
16321 neon_three_same (neon_quad (rs
), 0, -1);
16325 neon_dyadic_misc (enum neon_el_type ubit_meaning
, unsigned types
,
16328 enum neon_shape rs
= neon_select_shape (NS_DDD
, NS_QQQ
, NS_QQR
, NS_NULL
);
16329 struct neon_type_el et
= neon_check_type (3, rs
, N_EQK
| destbits
, N_EQK
,
16331 if (et
.type
== NT_float
)
16333 NEON_ENCODE (FLOAT
, inst
);
16335 mve_encode_qqr (et
.size
, 1);
16337 neon_three_same (neon_quad (rs
), 0, et
.size
== 16 ? (int) et
.size
: -1);
16341 NEON_ENCODE (INTEGER
, inst
);
16343 mve_encode_qqr (et
.size
, 0);
16345 neon_three_same (neon_quad (rs
), et
.type
== ubit_meaning
, et
.size
);
16351 do_neon_dyadic_if_su_d (void)
16353 /* This version only allow D registers, but that constraint is enforced during
16354 operand parsing so we don't need to do anything extra here. */
16355 neon_dyadic_misc (NT_unsigned
, N_SUF_32
, 0);
16359 do_neon_dyadic_if_i_d (void)
16361 /* The "untyped" case can't happen. Do this to stop the "U" bit being
16362 affected if we specify unsigned args. */
16363 neon_dyadic_misc (NT_untyped
, N_IF_32
, 0);
16367 do_mve_vstr_vldr_QI (int size
, int elsize
, int load
)
16369 constraint (size
< 32, BAD_ADDR_MODE
);
16370 constraint (size
!= elsize
, BAD_EL_TYPE
);
16371 constraint (inst
.operands
[1].immisreg
, BAD_ADDR_MODE
);
16372 constraint (!inst
.operands
[1].preind
, BAD_ADDR_MODE
);
16373 constraint (load
&& inst
.operands
[0].reg
== inst
.operands
[1].reg
,
16374 _("destination register and offset register may not be the"
16377 int imm
= inst
.relocs
[0].exp
.X_add_number
;
16384 constraint ((imm
% (size
/ 8) != 0)
16385 || imm
> (0x7f << neon_logbits (size
)),
16386 (size
== 32) ? _("immediate must be a multiple of 4 in the"
16387 " range of +/-[0,508]")
16388 : _("immediate must be a multiple of 8 in the"
16389 " range of +/-[0,1016]"));
16390 inst
.instruction
|= 0x11 << 24;
16391 inst
.instruction
|= add
<< 23;
16392 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
16393 inst
.instruction
|= inst
.operands
[1].writeback
<< 21;
16394 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
) << 16;
16395 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
16396 inst
.instruction
|= 1 << 12;
16397 inst
.instruction
|= (size
== 64) << 8;
16398 inst
.instruction
&= 0xffffff00;
16399 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 7;
16400 inst
.instruction
|= imm
>> neon_logbits (size
);
16404 do_mve_vstr_vldr_RQ (int size
, int elsize
, int load
)
16406 unsigned os
= inst
.operands
[1].imm
>> 5;
16407 constraint (os
!= 0 && size
== 8,
16408 _("can not shift offsets when accessing less than half-word"));
16409 constraint (os
&& os
!= neon_logbits (size
),
16410 _("shift immediate must be 1, 2 or 3 for half-word, word"
16411 " or double-word accesses respectively"));
16412 if (inst
.operands
[1].reg
== REG_PC
)
16413 as_tsktsk (MVE_BAD_PC
);
16418 constraint (elsize
>= 64, BAD_EL_TYPE
);
16421 constraint (elsize
< 16 || elsize
>= 64, BAD_EL_TYPE
);
16425 constraint (elsize
!= size
, BAD_EL_TYPE
);
16430 constraint (inst
.operands
[1].writeback
|| !inst
.operands
[1].preind
,
16434 constraint (inst
.operands
[0].reg
== (inst
.operands
[1].imm
& 0x1f),
16435 _("destination register and offset register may not be"
16437 constraint (size
== elsize
&& inst
.vectype
.el
[0].type
!= NT_unsigned
,
16439 constraint (inst
.vectype
.el
[0].type
!= NT_unsigned
16440 && inst
.vectype
.el
[0].type
!= NT_signed
, BAD_EL_TYPE
);
16441 inst
.instruction
|= (inst
.vectype
.el
[0].type
== NT_unsigned
) << 28;
16445 constraint (inst
.vectype
.el
[0].type
!= NT_untyped
, BAD_EL_TYPE
);
16448 inst
.instruction
|= 1 << 23;
16449 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
16450 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
16451 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
16452 inst
.instruction
|= neon_logbits (elsize
) << 7;
16453 inst
.instruction
|= HI1 (inst
.operands
[1].imm
) << 5;
16454 inst
.instruction
|= LOW4 (inst
.operands
[1].imm
);
16455 inst
.instruction
|= !!os
;
16459 do_mve_vstr_vldr_RI (int size
, int elsize
, int load
)
16461 enum neon_el_type type
= inst
.vectype
.el
[0].type
;
16463 constraint (size
>= 64, BAD_ADDR_MODE
);
16467 constraint (elsize
< 16 || elsize
>= 64, BAD_EL_TYPE
);
16470 constraint (elsize
!= size
, BAD_EL_TYPE
);
16477 constraint (elsize
!= size
&& type
!= NT_unsigned
16478 && type
!= NT_signed
, BAD_EL_TYPE
);
16482 constraint (elsize
!= size
&& type
!= NT_untyped
, BAD_EL_TYPE
);
16485 int imm
= inst
.relocs
[0].exp
.X_add_number
;
16493 if ((imm
% (size
/ 8) != 0) || imm
> (0x7f << neon_logbits (size
)))
16498 constraint (1, _("immediate must be in the range of +/-[0,127]"));
16501 constraint (1, _("immediate must be a multiple of 2 in the"
16502 " range of +/-[0,254]"));
16505 constraint (1, _("immediate must be a multiple of 4 in the"
16506 " range of +/-[0,508]"));
16511 if (size
!= elsize
)
16513 constraint (inst
.operands
[1].reg
> 7, BAD_HIREG
);
16514 constraint (inst
.operands
[0].reg
> 14,
16515 _("MVE vector register in the range [Q0..Q7] expected"));
16516 inst
.instruction
|= (load
&& type
== NT_unsigned
) << 28;
16517 inst
.instruction
|= (size
== 16) << 19;
16518 inst
.instruction
|= neon_logbits (elsize
) << 7;
16522 if (inst
.operands
[1].reg
== REG_PC
)
16523 as_tsktsk (MVE_BAD_PC
);
16524 else if (inst
.operands
[1].reg
== REG_SP
&& inst
.operands
[1].writeback
)
16525 as_tsktsk (MVE_BAD_SP
);
16526 inst
.instruction
|= 1 << 12;
16527 inst
.instruction
|= neon_logbits (size
) << 7;
16529 inst
.instruction
|= inst
.operands
[1].preind
<< 24;
16530 inst
.instruction
|= add
<< 23;
16531 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
16532 inst
.instruction
|= inst
.operands
[1].writeback
<< 21;
16533 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
16534 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
16535 inst
.instruction
&= 0xffffff80;
16536 inst
.instruction
|= imm
>> neon_logbits (size
);
16541 do_mve_vstr_vldr (void)
16546 if (inst
.cond
> COND_ALWAYS
)
16547 inst
.pred_insn_type
= INSIDE_VPT_INSN
;
16549 inst
.pred_insn_type
= MVE_OUTSIDE_PRED_INSN
;
16551 switch (inst
.instruction
)
16558 /* fall through. */
16564 /* fall through. */
16570 /* fall through. */
16576 /* fall through. */
16581 unsigned elsize
= inst
.vectype
.el
[0].size
;
16583 if (inst
.operands
[1].isquad
)
16585 /* We are dealing with [Q, imm]{!} cases. */
16586 do_mve_vstr_vldr_QI (size
, elsize
, load
);
16590 if (inst
.operands
[1].immisreg
== 2)
16592 /* We are dealing with [R, Q, {UXTW #os}] cases. */
16593 do_mve_vstr_vldr_RQ (size
, elsize
, load
);
16595 else if (!inst
.operands
[1].immisreg
)
16597 /* We are dealing with [R, Imm]{!}/[R], Imm cases. */
16598 do_mve_vstr_vldr_RI (size
, elsize
, load
);
16601 constraint (1, BAD_ADDR_MODE
);
16608 do_mve_vst_vld (void)
16610 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
))
16613 constraint (!inst
.operands
[1].preind
|| inst
.relocs
[0].exp
.X_add_symbol
!= 0
16614 || inst
.relocs
[0].exp
.X_add_number
!= 0
16615 || inst
.operands
[1].immisreg
!= 0,
16617 constraint (inst
.vectype
.el
[0].size
> 32, BAD_EL_TYPE
);
16618 if (inst
.operands
[1].reg
== REG_PC
)
16619 as_tsktsk (MVE_BAD_PC
);
16620 else if (inst
.operands
[1].reg
== REG_SP
&& inst
.operands
[1].writeback
)
16621 as_tsktsk (MVE_BAD_SP
);
16624 /* These instructions are one of the "exceptions" mentioned in
16625 handle_pred_state. They are MVE instructions that are not VPT compatible
16626 and do not accept a VPT code, thus appending such a code is a syntax
16628 if (inst
.cond
> COND_ALWAYS
)
16629 first_error (BAD_SYNTAX
);
16630 /* If we append a scalar condition code we can set this to
16631 MVE_OUTSIDE_PRED_INSN as it will also lead to a syntax error. */
16632 else if (inst
.cond
< COND_ALWAYS
)
16633 inst
.pred_insn_type
= MVE_OUTSIDE_PRED_INSN
;
16635 inst
.pred_insn_type
= MVE_UNPREDICABLE_INSN
;
16637 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
16638 inst
.instruction
|= inst
.operands
[1].writeback
<< 21;
16639 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
16640 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
16641 inst
.instruction
|= neon_logbits (inst
.vectype
.el
[0].size
) << 7;
16646 do_mve_vaddlv (void)
16648 enum neon_shape rs
= neon_select_shape (NS_RRQ
, NS_NULL
);
16649 struct neon_type_el et
16650 = neon_check_type (3, rs
, N_EQK
, N_EQK
, N_S32
| N_U32
| N_KEY
);
16652 if (et
.type
== NT_invtype
)
16653 first_error (BAD_EL_TYPE
);
16655 if (inst
.cond
> COND_ALWAYS
)
16656 inst
.pred_insn_type
= INSIDE_VPT_INSN
;
16658 inst
.pred_insn_type
= MVE_OUTSIDE_PRED_INSN
;
16660 constraint (inst
.operands
[1].reg
> 14, MVE_BAD_QREG
);
16662 inst
.instruction
|= (et
.type
== NT_unsigned
) << 28;
16663 inst
.instruction
|= inst
.operands
[1].reg
<< 19;
16664 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
16665 inst
.instruction
|= inst
.operands
[2].reg
;
16670 do_neon_dyadic_if_su (void)
16672 enum neon_shape rs
= neon_select_shape (NS_DDD
, NS_QQQ
, NS_QQR
, NS_NULL
);
16673 struct neon_type_el et
= neon_check_type (3, rs
, N_EQK
, N_EQK
,
16676 if (check_simd_pred_availability (et
.type
== NT_float
,
16677 NEON_CHECK_ARCH
| NEON_CHECK_CC
))
16680 neon_dyadic_misc (NT_unsigned
, N_SUF_32
, 0);
16684 do_neon_addsub_if_i (void)
16686 if (ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_v1xd
)
16687 && try_vfp_nsyn (3, do_vfp_nsyn_add_sub
) == SUCCESS
)
16690 enum neon_shape rs
= neon_select_shape (NS_DDD
, NS_QQQ
, NS_QQR
, NS_NULL
);
16691 struct neon_type_el et
= neon_check_type (3, rs
, N_EQK
,
16692 N_EQK
, N_IF_32
| N_I64
| N_KEY
);
16694 constraint (rs
== NS_QQR
&& et
.size
== 64, BAD_FPU
);
16695 /* If we are parsing Q registers and the element types match MVE, which NEON
16696 also supports, then we must check whether this is an instruction that can
16697 be used by both MVE/NEON. This distinction can be made based on whether
16698 they are predicated or not. */
16699 if ((rs
== NS_QQQ
|| rs
== NS_QQR
) && et
.size
!= 64)
16701 if (check_simd_pred_availability (et
.type
== NT_float
,
16702 NEON_CHECK_ARCH
| NEON_CHECK_CC
))
16707 /* If they are either in a D register or are using an unsupported. */
16709 && vfp_or_neon_is_neon (NEON_CHECK_CC
| NEON_CHECK_ARCH
) == FAIL
)
16713 /* The "untyped" case can't happen. Do this to stop the "U" bit being
16714 affected if we specify unsigned args. */
16715 neon_dyadic_misc (NT_untyped
, N_IF_32
| N_I64
, 0);
16718 /* Swaps operands 1 and 2. If operand 1 (optional arg) was omitted, we want the
16720 V<op> A,B (A is operand 0, B is operand 2)
16725 so handle that case specially. */
16728 neon_exchange_operands (void)
16730 if (inst
.operands
[1].present
)
16732 void *scratch
= xmalloc (sizeof (inst
.operands
[0]));
16734 /* Swap operands[1] and operands[2]. */
16735 memcpy (scratch
, &inst
.operands
[1], sizeof (inst
.operands
[0]));
16736 inst
.operands
[1] = inst
.operands
[2];
16737 memcpy (&inst
.operands
[2], scratch
, sizeof (inst
.operands
[0]));
16742 inst
.operands
[1] = inst
.operands
[2];
16743 inst
.operands
[2] = inst
.operands
[0];
16748 neon_compare (unsigned regtypes
, unsigned immtypes
, int invert
)
16750 if (inst
.operands
[2].isreg
)
16753 neon_exchange_operands ();
16754 neon_dyadic_misc (NT_unsigned
, regtypes
, N_SIZ
);
16758 enum neon_shape rs
= neon_select_shape (NS_DDI
, NS_QQI
, NS_NULL
);
16759 struct neon_type_el et
= neon_check_type (2, rs
,
16760 N_EQK
| N_SIZ
, immtypes
| N_KEY
);
16762 NEON_ENCODE (IMMED
, inst
);
16763 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
16764 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
16765 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
);
16766 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 5;
16767 inst
.instruction
|= neon_quad (rs
) << 6;
16768 inst
.instruction
|= (et
.type
== NT_float
) << 10;
16769 inst
.instruction
|= neon_logbits (et
.size
) << 18;
16771 neon_dp_fixup (&inst
);
16778 neon_compare (N_SUF_32
, N_S_32
| N_F_16_32
, FALSE
);
16782 do_neon_cmp_inv (void)
16784 neon_compare (N_SUF_32
, N_S_32
| N_F_16_32
, TRUE
);
16790 neon_compare (N_IF_32
, N_IF_32
, FALSE
);
16793 /* For multiply instructions, we have the possibility of 16-bit or 32-bit
16794 scalars, which are encoded in 5 bits, M : Rm.
16795 For 16-bit scalars, the register is encoded in Rm[2:0] and the index in
16796 M:Rm[3], and for 32-bit scalars, the register is encoded in Rm[3:0] and the
16799 Dot Product instructions are similar to multiply instructions except elsize
16800 should always be 32.
16802 This function translates SCALAR, which is GAS's internal encoding of indexed
16803 scalar register, to raw encoding. There is also register and index range
16804 check based on ELSIZE. */
16807 neon_scalar_for_mul (unsigned scalar
, unsigned elsize
)
16809 unsigned regno
= NEON_SCALAR_REG (scalar
);
16810 unsigned elno
= NEON_SCALAR_INDEX (scalar
);
16815 if (regno
> 7 || elno
> 3)
16817 return regno
| (elno
<< 3);
16820 if (regno
> 15 || elno
> 1)
16822 return regno
| (elno
<< 4);
16826 first_error (_("scalar out of range for multiply instruction"));
16832 /* Encode multiply / multiply-accumulate scalar instructions. */
16835 neon_mul_mac (struct neon_type_el et
, int ubit
)
16839 /* Give a more helpful error message if we have an invalid type. */
16840 if (et
.type
== NT_invtype
)
16843 scalar
= neon_scalar_for_mul (inst
.operands
[2].reg
, et
.size
);
16844 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
16845 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
16846 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
) << 16;
16847 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 7;
16848 inst
.instruction
|= LOW4 (scalar
);
16849 inst
.instruction
|= HI1 (scalar
) << 5;
16850 inst
.instruction
|= (et
.type
== NT_float
) << 8;
16851 inst
.instruction
|= neon_logbits (et
.size
) << 20;
16852 inst
.instruction
|= (ubit
!= 0) << 24;
16854 neon_dp_fixup (&inst
);
16858 do_neon_mac_maybe_scalar (void)
16860 if (try_vfp_nsyn (3, do_vfp_nsyn_mla_mls
) == SUCCESS
)
16863 if (vfp_or_neon_is_neon (NEON_CHECK_CC
| NEON_CHECK_ARCH
) == FAIL
)
16866 if (inst
.operands
[2].isscalar
)
16868 enum neon_shape rs
= neon_select_shape (NS_DDS
, NS_QQS
, NS_NULL
);
16869 struct neon_type_el et
= neon_check_type (3, rs
,
16870 N_EQK
, N_EQK
, N_I16
| N_I32
| N_F_16_32
| N_KEY
);
16871 NEON_ENCODE (SCALAR
, inst
);
16872 neon_mul_mac (et
, neon_quad (rs
));
16876 /* The "untyped" case can't happen. Do this to stop the "U" bit being
16877 affected if we specify unsigned args. */
16878 neon_dyadic_misc (NT_untyped
, N_IF_32
, 0);
16883 do_neon_fmac (void)
16885 if (try_vfp_nsyn (3, do_vfp_nsyn_fma_fms
) == SUCCESS
)
16888 if (vfp_or_neon_is_neon (NEON_CHECK_CC
| NEON_CHECK_ARCH
) == FAIL
)
16891 neon_dyadic_misc (NT_untyped
, N_IF_32
, 0);
16897 enum neon_shape rs
= neon_select_shape (NS_DDD
, NS_QQQ
, NS_NULL
);
16898 struct neon_type_el et
= neon_check_type (3, rs
,
16899 N_EQK
, N_EQK
, N_8
| N_16
| N_32
| N_KEY
);
16900 neon_three_same (neon_quad (rs
), 0, et
.size
);
16903 /* VMUL with 3 registers allows the P8 type. The scalar version supports the
16904 same types as the MAC equivalents. The polynomial type for this instruction
16905 is encoded the same as the integer type. */
16910 if (try_vfp_nsyn (3, do_vfp_nsyn_mul
) == SUCCESS
)
16913 if (vfp_or_neon_is_neon (NEON_CHECK_CC
| NEON_CHECK_ARCH
) == FAIL
)
16916 if (inst
.operands
[2].isscalar
)
16917 do_neon_mac_maybe_scalar ();
16919 neon_dyadic_misc (NT_poly
, N_I8
| N_I16
| N_I32
| N_F16
| N_F32
| N_P8
, 0);
16923 do_neon_qdmulh (void)
16925 if (inst
.operands
[2].isscalar
)
16927 enum neon_shape rs
= neon_select_shape (NS_DDS
, NS_QQS
, NS_NULL
);
16928 struct neon_type_el et
= neon_check_type (3, rs
,
16929 N_EQK
, N_EQK
, N_S16
| N_S32
| N_KEY
);
16930 NEON_ENCODE (SCALAR
, inst
);
16931 neon_mul_mac (et
, neon_quad (rs
));
16935 enum neon_shape rs
= neon_select_shape (NS_DDD
, NS_QQQ
, NS_NULL
);
16936 struct neon_type_el et
= neon_check_type (3, rs
,
16937 N_EQK
, N_EQK
, N_S16
| N_S32
| N_KEY
);
16938 NEON_ENCODE (INTEGER
, inst
);
16939 /* The U bit (rounding) comes from bit mask. */
16940 neon_three_same (neon_quad (rs
), 0, et
.size
);
16945 do_mve_vaddv (void)
16947 enum neon_shape rs
= neon_select_shape (NS_RQ
, NS_NULL
);
16948 struct neon_type_el et
16949 = neon_check_type (2, rs
, N_EQK
, N_SU_32
| N_KEY
);
16951 if (et
.type
== NT_invtype
)
16952 first_error (BAD_EL_TYPE
);
16954 if (inst
.cond
> COND_ALWAYS
)
16955 inst
.pred_insn_type
= INSIDE_VPT_INSN
;
16957 inst
.pred_insn_type
= MVE_OUTSIDE_PRED_INSN
;
16959 constraint (inst
.operands
[1].reg
> 14, MVE_BAD_QREG
);
16961 mve_encode_rq (et
.type
== NT_unsigned
, et
.size
);
16967 enum neon_shape rs
= neon_select_shape (NS_QQQ
, NS_NULL
);
16968 struct neon_type_el et
16969 = neon_check_type (3, rs
, N_KEY
| N_I32
, N_EQK
, N_EQK
);
16971 if (et
.type
== NT_invtype
)
16972 first_error (BAD_EL_TYPE
);
16974 if (inst
.cond
> COND_ALWAYS
)
16975 inst
.pred_insn_type
= INSIDE_VPT_INSN
;
16977 inst
.pred_insn_type
= MVE_OUTSIDE_PRED_INSN
;
16979 mve_encode_qqq (0, 64);
16983 do_mve_vbrsr (void)
16985 enum neon_shape rs
= neon_select_shape (NS_QQR
, NS_NULL
);
16986 struct neon_type_el et
16987 = neon_check_type (3, rs
, N_EQK
, N_EQK
, N_8
| N_16
| N_32
| N_KEY
);
16989 if (inst
.cond
> COND_ALWAYS
)
16990 inst
.pred_insn_type
= INSIDE_VPT_INSN
;
16992 inst
.pred_insn_type
= MVE_OUTSIDE_PRED_INSN
;
16994 mve_encode_qqr (et
.size
, 0);
17000 neon_check_type (3, NS_QQQ
, N_EQK
, N_EQK
, N_I32
| N_KEY
);
17002 if (inst
.cond
> COND_ALWAYS
)
17003 inst
.pred_insn_type
= INSIDE_VPT_INSN
;
17005 inst
.pred_insn_type
= MVE_OUTSIDE_PRED_INSN
;
17007 mve_encode_qqq (1, 64);
17011 do_mve_vmull (void)
17014 enum neon_shape rs
= neon_select_shape (NS_HHH
, NS_FFF
, NS_DDD
, NS_DDS
,
17015 NS_QQS
, NS_QQQ
, NS_QQR
, NS_NULL
);
17016 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
)
17017 && inst
.cond
== COND_ALWAYS
17018 && ((unsigned)inst
.instruction
) == M_MNEM_vmullt
)
17023 struct neon_type_el et
= neon_check_type (3, rs
, N_EQK
, N_EQK
,
17024 N_SUF_32
| N_F64
| N_P8
17025 | N_P16
| N_I_MVE
| N_KEY
);
17026 if (((et
.type
== NT_poly
) && et
.size
== 8
17027 && ARM_CPU_IS_ANY (cpu_variant
))
17028 || (et
.type
== NT_integer
) || (et
.type
== NT_float
))
17035 constraint (rs
!= NS_QQQ
, BAD_FPU
);
17036 struct neon_type_el et
= neon_check_type (3, rs
, N_EQK
, N_EQK
,
17037 N_SU_32
| N_P8
| N_P16
| N_KEY
);
17039 /* We are dealing with MVE's vmullt. */
17041 && (inst
.operands
[0].reg
== inst
.operands
[1].reg
17042 || inst
.operands
[0].reg
== inst
.operands
[2].reg
))
17043 as_tsktsk (BAD_MVE_SRCDEST
);
17045 if (inst
.cond
> COND_ALWAYS
)
17046 inst
.pred_insn_type
= INSIDE_VPT_INSN
;
17048 inst
.pred_insn_type
= MVE_OUTSIDE_PRED_INSN
;
17050 if (et
.type
== NT_poly
)
17051 mve_encode_qqq (neon_logbits (et
.size
), 64);
17053 mve_encode_qqq (et
.type
== NT_unsigned
, et
.size
);
17058 inst
.instruction
= N_MNEM_vmul
;
17061 inst
.pred_insn_type
= INSIDE_IT_INSN
;
17066 do_mve_vabav (void)
17068 enum neon_shape rs
= neon_select_shape (NS_RQQ
, NS_NULL
);
17073 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
))
17076 struct neon_type_el et
= neon_check_type (2, NS_NULL
, N_EQK
, N_KEY
| N_S8
17077 | N_S16
| N_S32
| N_U8
| N_U16
17080 if (inst
.cond
> COND_ALWAYS
)
17081 inst
.pred_insn_type
= INSIDE_VPT_INSN
;
17083 inst
.pred_insn_type
= MVE_OUTSIDE_PRED_INSN
;
17085 mve_encode_rqq (et
.type
== NT_unsigned
, et
.size
);
17089 do_mve_vmladav (void)
17091 enum neon_shape rs
= neon_select_shape (NS_RQQ
, NS_NULL
);
17092 struct neon_type_el et
= neon_check_type (3, rs
,
17093 N_EQK
, N_EQK
, N_SU_MVE
| N_KEY
);
17095 if (et
.type
== NT_unsigned
17096 && (inst
.instruction
== M_MNEM_vmladavx
17097 || inst
.instruction
== M_MNEM_vmladavax
17098 || inst
.instruction
== M_MNEM_vmlsdav
17099 || inst
.instruction
== M_MNEM_vmlsdava
17100 || inst
.instruction
== M_MNEM_vmlsdavx
17101 || inst
.instruction
== M_MNEM_vmlsdavax
))
17102 first_error (BAD_SIMD_TYPE
);
17104 constraint (inst
.operands
[2].reg
> 14,
17105 _("MVE vector register in the range [Q0..Q7] expected"));
17107 if (inst
.cond
> COND_ALWAYS
)
17108 inst
.pred_insn_type
= INSIDE_VPT_INSN
;
17110 inst
.pred_insn_type
= MVE_OUTSIDE_PRED_INSN
;
17112 if (inst
.instruction
== M_MNEM_vmlsdav
17113 || inst
.instruction
== M_MNEM_vmlsdava
17114 || inst
.instruction
== M_MNEM_vmlsdavx
17115 || inst
.instruction
== M_MNEM_vmlsdavax
)
17116 inst
.instruction
|= (et
.size
== 8) << 28;
17118 inst
.instruction
|= (et
.size
== 8) << 8;
17120 mve_encode_rqq (et
.type
== NT_unsigned
, 64);
17121 inst
.instruction
|= (et
.size
== 32) << 16;
17125 do_neon_qrdmlah (void)
17127 /* Check we're on the correct architecture. */
17128 if (!mark_feature_used (&fpu_neon_ext_armv8
))
17130 _("instruction form not available on this architecture.");
17131 else if (!mark_feature_used (&fpu_neon_ext_v8_1
))
17133 as_warn (_("this instruction implies use of ARMv8.1 AdvSIMD."));
17134 record_feature_use (&fpu_neon_ext_v8_1
);
17137 if (inst
.operands
[2].isscalar
)
17139 enum neon_shape rs
= neon_select_shape (NS_DDS
, NS_QQS
, NS_NULL
);
17140 struct neon_type_el et
= neon_check_type (3, rs
,
17141 N_EQK
, N_EQK
, N_S16
| N_S32
| N_KEY
);
17142 NEON_ENCODE (SCALAR
, inst
);
17143 neon_mul_mac (et
, neon_quad (rs
));
17147 enum neon_shape rs
= neon_select_shape (NS_DDD
, NS_QQQ
, NS_NULL
);
17148 struct neon_type_el et
= neon_check_type (3, rs
,
17149 N_EQK
, N_EQK
, N_S16
| N_S32
| N_KEY
);
17150 NEON_ENCODE (INTEGER
, inst
);
17151 /* The U bit (rounding) comes from bit mask. */
17152 neon_three_same (neon_quad (rs
), 0, et
.size
);
17157 do_neon_fcmp_absolute (void)
17159 enum neon_shape rs
= neon_select_shape (NS_DDD
, NS_QQQ
, NS_NULL
);
17160 struct neon_type_el et
= neon_check_type (3, rs
, N_EQK
, N_EQK
,
17161 N_F_16_32
| N_KEY
);
17162 /* Size field comes from bit mask. */
17163 neon_three_same (neon_quad (rs
), 1, et
.size
== 16 ? (int) et
.size
: -1);
17167 do_neon_fcmp_absolute_inv (void)
17169 neon_exchange_operands ();
17170 do_neon_fcmp_absolute ();
17174 do_neon_step (void)
17176 enum neon_shape rs
= neon_select_shape (NS_DDD
, NS_QQQ
, NS_NULL
);
17177 struct neon_type_el et
= neon_check_type (3, rs
, N_EQK
, N_EQK
,
17178 N_F_16_32
| N_KEY
);
17179 neon_three_same (neon_quad (rs
), 0, et
.size
== 16 ? (int) et
.size
: -1);
17183 do_neon_abs_neg (void)
17185 enum neon_shape rs
;
17186 struct neon_type_el et
;
17188 if (try_vfp_nsyn (2, do_vfp_nsyn_abs_neg
) == SUCCESS
)
17191 rs
= neon_select_shape (NS_DD
, NS_QQ
, NS_NULL
);
17192 et
= neon_check_type (2, rs
, N_EQK
, N_S_32
| N_F_16_32
| N_KEY
);
17194 if (check_simd_pred_availability (et
.type
== NT_float
,
17195 NEON_CHECK_ARCH
| NEON_CHECK_CC
))
17198 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
17199 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
17200 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
);
17201 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 5;
17202 inst
.instruction
|= neon_quad (rs
) << 6;
17203 inst
.instruction
|= (et
.type
== NT_float
) << 10;
17204 inst
.instruction
|= neon_logbits (et
.size
) << 18;
17206 neon_dp_fixup (&inst
);
17212 enum neon_shape rs
= neon_select_shape (NS_DDI
, NS_QQI
, NS_NULL
);
17213 struct neon_type_el et
= neon_check_type (2, rs
,
17214 N_EQK
, N_8
| N_16
| N_32
| N_64
| N_KEY
);
17215 int imm
= inst
.operands
[2].imm
;
17216 constraint (imm
< 0 || (unsigned)imm
>= et
.size
,
17217 _("immediate out of range for insert"));
17218 neon_imm_shift (FALSE
, 0, neon_quad (rs
), et
, imm
);
17224 enum neon_shape rs
= neon_select_shape (NS_DDI
, NS_QQI
, NS_NULL
);
17225 struct neon_type_el et
= neon_check_type (2, rs
,
17226 N_EQK
, N_8
| N_16
| N_32
| N_64
| N_KEY
);
17227 int imm
= inst
.operands
[2].imm
;
17228 constraint (imm
< 1 || (unsigned)imm
> et
.size
,
17229 _("immediate out of range for insert"));
17230 neon_imm_shift (FALSE
, 0, neon_quad (rs
), et
, et
.size
- imm
);
17234 do_neon_qshlu_imm (void)
17236 enum neon_shape rs
= neon_select_shape (NS_DDI
, NS_QQI
, NS_NULL
);
17237 struct neon_type_el et
= neon_check_type (2, rs
,
17238 N_EQK
| N_UNS
, N_S8
| N_S16
| N_S32
| N_S64
| N_KEY
);
17239 int imm
= inst
.operands
[2].imm
;
17240 constraint (imm
< 0 || (unsigned)imm
>= et
.size
,
17241 _("immediate out of range for shift"));
17242 /* Only encodes the 'U present' variant of the instruction.
17243 In this case, signed types have OP (bit 8) set to 0.
17244 Unsigned types have OP set to 1. */
17245 inst
.instruction
|= (et
.type
== NT_unsigned
) << 8;
17246 /* The rest of the bits are the same as other immediate shifts. */
17247 neon_imm_shift (FALSE
, 0, neon_quad (rs
), et
, imm
);
17251 do_neon_qmovn (void)
17253 struct neon_type_el et
= neon_check_type (2, NS_DQ
,
17254 N_EQK
| N_HLF
, N_SU_16_64
| N_KEY
);
17255 /* Saturating move where operands can be signed or unsigned, and the
17256 destination has the same signedness. */
17257 NEON_ENCODE (INTEGER
, inst
);
17258 if (et
.type
== NT_unsigned
)
17259 inst
.instruction
|= 0xc0;
17261 inst
.instruction
|= 0x80;
17262 neon_two_same (0, 1, et
.size
/ 2);
17266 do_neon_qmovun (void)
17268 struct neon_type_el et
= neon_check_type (2, NS_DQ
,
17269 N_EQK
| N_HLF
| N_UNS
, N_S16
| N_S32
| N_S64
| N_KEY
);
17270 /* Saturating move with unsigned results. Operands must be signed. */
17271 NEON_ENCODE (INTEGER
, inst
);
17272 neon_two_same (0, 1, et
.size
/ 2);
17276 do_neon_rshift_sat_narrow (void)
17278 /* FIXME: Types for narrowing. If operands are signed, results can be signed
17279 or unsigned. If operands are unsigned, results must also be unsigned. */
17280 struct neon_type_el et
= neon_check_type (2, NS_DQI
,
17281 N_EQK
| N_HLF
, N_SU_16_64
| N_KEY
);
17282 int imm
= inst
.operands
[2].imm
;
17283 /* This gets the bounds check, size encoding and immediate bits calculation
17287 /* VQ{R}SHRN.I<size> <Dd>, <Qm>, #0 is a synonym for
17288 VQMOVN.I<size> <Dd>, <Qm>. */
17291 inst
.operands
[2].present
= 0;
17292 inst
.instruction
= N_MNEM_vqmovn
;
17297 constraint (imm
< 1 || (unsigned)imm
> et
.size
,
17298 _("immediate out of range"));
17299 neon_imm_shift (TRUE
, et
.type
== NT_unsigned
, 0, et
, et
.size
- imm
);
17303 do_neon_rshift_sat_narrow_u (void)
17305 /* FIXME: Types for narrowing. If operands are signed, results can be signed
17306 or unsigned. If operands are unsigned, results must also be unsigned. */
17307 struct neon_type_el et
= neon_check_type (2, NS_DQI
,
17308 N_EQK
| N_HLF
| N_UNS
, N_S16
| N_S32
| N_S64
| N_KEY
);
17309 int imm
= inst
.operands
[2].imm
;
17310 /* This gets the bounds check, size encoding and immediate bits calculation
17314 /* VQSHRUN.I<size> <Dd>, <Qm>, #0 is a synonym for
17315 VQMOVUN.I<size> <Dd>, <Qm>. */
17318 inst
.operands
[2].present
= 0;
17319 inst
.instruction
= N_MNEM_vqmovun
;
17324 constraint (imm
< 1 || (unsigned)imm
> et
.size
,
17325 _("immediate out of range"));
17326 /* FIXME: The manual is kind of unclear about what value U should have in
17327 VQ{R}SHRUN instructions, but U=0, op=0 definitely encodes VRSHR, so it
17329 neon_imm_shift (TRUE
, 1, 0, et
, et
.size
- imm
);
17333 do_neon_movn (void)
17335 struct neon_type_el et
= neon_check_type (2, NS_DQ
,
17336 N_EQK
| N_HLF
, N_I16
| N_I32
| N_I64
| N_KEY
);
17337 NEON_ENCODE (INTEGER
, inst
);
17338 neon_two_same (0, 1, et
.size
/ 2);
17342 do_neon_rshift_narrow (void)
17344 struct neon_type_el et
= neon_check_type (2, NS_DQI
,
17345 N_EQK
| N_HLF
, N_I16
| N_I32
| N_I64
| N_KEY
);
17346 int imm
= inst
.operands
[2].imm
;
17347 /* This gets the bounds check, size encoding and immediate bits calculation
17351 /* If immediate is zero then we are a pseudo-instruction for
17352 VMOVN.I<size> <Dd>, <Qm> */
17355 inst
.operands
[2].present
= 0;
17356 inst
.instruction
= N_MNEM_vmovn
;
17361 constraint (imm
< 1 || (unsigned)imm
> et
.size
,
17362 _("immediate out of range for narrowing operation"));
17363 neon_imm_shift (FALSE
, 0, 0, et
, et
.size
- imm
);
17367 do_neon_shll (void)
17369 /* FIXME: Type checking when lengthening. */
17370 struct neon_type_el et
= neon_check_type (2, NS_QDI
,
17371 N_EQK
| N_DBL
, N_I8
| N_I16
| N_I32
| N_KEY
);
17372 unsigned imm
= inst
.operands
[2].imm
;
17374 if (imm
== et
.size
)
17376 /* Maximum shift variant. */
17377 NEON_ENCODE (INTEGER
, inst
);
17378 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
17379 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
17380 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
);
17381 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 5;
17382 inst
.instruction
|= neon_logbits (et
.size
) << 18;
17384 neon_dp_fixup (&inst
);
17388 /* A more-specific type check for non-max versions. */
17389 et
= neon_check_type (2, NS_QDI
,
17390 N_EQK
| N_DBL
, N_SU_32
| N_KEY
);
17391 NEON_ENCODE (IMMED
, inst
);
17392 neon_imm_shift (TRUE
, et
.type
== NT_unsigned
, 0, et
, imm
);
17396 /* Check the various types for the VCVT instruction, and return which version
17397 the current instruction is. */
17399 #define CVT_FLAVOUR_VAR \
17400 CVT_VAR (s32_f32, N_S32, N_F32, whole_reg, "ftosls", "ftosis", "ftosizs") \
17401 CVT_VAR (u32_f32, N_U32, N_F32, whole_reg, "ftouls", "ftouis", "ftouizs") \
17402 CVT_VAR (f32_s32, N_F32, N_S32, whole_reg, "fsltos", "fsitos", NULL) \
17403 CVT_VAR (f32_u32, N_F32, N_U32, whole_reg, "fultos", "fuitos", NULL) \
17404 /* Half-precision conversions. */ \
17405 CVT_VAR (s16_f16, N_S16, N_F16 | N_KEY, whole_reg, NULL, NULL, NULL) \
17406 CVT_VAR (u16_f16, N_U16, N_F16 | N_KEY, whole_reg, NULL, NULL, NULL) \
17407 CVT_VAR (f16_s16, N_F16 | N_KEY, N_S16, whole_reg, NULL, NULL, NULL) \
17408 CVT_VAR (f16_u16, N_F16 | N_KEY, N_U16, whole_reg, NULL, NULL, NULL) \
17409 CVT_VAR (f32_f16, N_F32, N_F16, whole_reg, NULL, NULL, NULL) \
17410 CVT_VAR (f16_f32, N_F16, N_F32, whole_reg, NULL, NULL, NULL) \
17411 /* New VCVT instructions introduced by ARMv8.2 fp16 extension. \
17412 Compared with single/double precision variants, only the co-processor \
17413 field is different, so the encoding flow is reused here. */ \
17414 CVT_VAR (f16_s32, N_F16 | N_KEY, N_S32, N_VFP, "fsltos", "fsitos", NULL) \
17415 CVT_VAR (f16_u32, N_F16 | N_KEY, N_U32, N_VFP, "fultos", "fuitos", NULL) \
17416 CVT_VAR (u32_f16, N_U32, N_F16 | N_KEY, N_VFP, "ftouls", "ftouis", "ftouizs")\
17417 CVT_VAR (s32_f16, N_S32, N_F16 | N_KEY, N_VFP, "ftosls", "ftosis", "ftosizs")\
17418 /* VFP instructions. */ \
17419 CVT_VAR (f32_f64, N_F32, N_F64, N_VFP, NULL, "fcvtsd", NULL) \
17420 CVT_VAR (f64_f32, N_F64, N_F32, N_VFP, NULL, "fcvtds", NULL) \
17421 CVT_VAR (s32_f64, N_S32, N_F64 | key, N_VFP, "ftosld", "ftosid", "ftosizd") \
17422 CVT_VAR (u32_f64, N_U32, N_F64 | key, N_VFP, "ftould", "ftouid", "ftouizd") \
17423 CVT_VAR (f64_s32, N_F64 | key, N_S32, N_VFP, "fsltod", "fsitod", NULL) \
17424 CVT_VAR (f64_u32, N_F64 | key, N_U32, N_VFP, "fultod", "fuitod", NULL) \
17425 /* VFP instructions with bitshift. */ \
17426 CVT_VAR (f32_s16, N_F32 | key, N_S16, N_VFP, "fshtos", NULL, NULL) \
17427 CVT_VAR (f32_u16, N_F32 | key, N_U16, N_VFP, "fuhtos", NULL, NULL) \
17428 CVT_VAR (f64_s16, N_F64 | key, N_S16, N_VFP, "fshtod", NULL, NULL) \
17429 CVT_VAR (f64_u16, N_F64 | key, N_U16, N_VFP, "fuhtod", NULL, NULL) \
17430 CVT_VAR (s16_f32, N_S16, N_F32 | key, N_VFP, "ftoshs", NULL, NULL) \
17431 CVT_VAR (u16_f32, N_U16, N_F32 | key, N_VFP, "ftouhs", NULL, NULL) \
17432 CVT_VAR (s16_f64, N_S16, N_F64 | key, N_VFP, "ftoshd", NULL, NULL) \
17433 CVT_VAR (u16_f64, N_U16, N_F64 | key, N_VFP, "ftouhd", NULL, NULL)
17435 #define CVT_VAR(C, X, Y, R, BSN, CN, ZN) \
17436 neon_cvt_flavour_##C,
17438 /* The different types of conversions we can do. */
17439 enum neon_cvt_flavour
17442 neon_cvt_flavour_invalid
,
17443 neon_cvt_flavour_first_fp
= neon_cvt_flavour_f32_f64
17448 static enum neon_cvt_flavour
17449 get_neon_cvt_flavour (enum neon_shape rs
)
17451 #define CVT_VAR(C,X,Y,R,BSN,CN,ZN) \
17452 et = neon_check_type (2, rs, (R) | (X), (R) | (Y)); \
17453 if (et.type != NT_invtype) \
17455 inst.error = NULL; \
17456 return (neon_cvt_flavour_##C); \
17459 struct neon_type_el et
;
17460 unsigned whole_reg
= (rs
== NS_FFI
|| rs
== NS_FD
|| rs
== NS_DF
17461 || rs
== NS_FF
) ? N_VFP
: 0;
17462 /* The instruction versions which take an immediate take one register
17463 argument, which is extended to the width of the full register. Thus the
17464 "source" and "destination" registers must have the same width. Hack that
17465 here by making the size equal to the key (wider, in this case) operand. */
17466 unsigned key
= (rs
== NS_QQI
|| rs
== NS_DDI
|| rs
== NS_FFI
) ? N_KEY
: 0;
17470 return neon_cvt_flavour_invalid
;
17485 /* Neon-syntax VFP conversions. */
17488 do_vfp_nsyn_cvt (enum neon_shape rs
, enum neon_cvt_flavour flavour
)
17490 const char *opname
= 0;
17492 if (rs
== NS_DDI
|| rs
== NS_QQI
|| rs
== NS_FFI
17493 || rs
== NS_FHI
|| rs
== NS_HFI
)
17495 /* Conversions with immediate bitshift. */
17496 const char *enc
[] =
17498 #define CVT_VAR(C,A,B,R,BSN,CN,ZN) BSN,
17504 if (flavour
< (int) ARRAY_SIZE (enc
))
17506 opname
= enc
[flavour
];
17507 constraint (inst
.operands
[0].reg
!= inst
.operands
[1].reg
,
17508 _("operands 0 and 1 must be the same register"));
17509 inst
.operands
[1] = inst
.operands
[2];
17510 memset (&inst
.operands
[2], '\0', sizeof (inst
.operands
[2]));
17515 /* Conversions without bitshift. */
17516 const char *enc
[] =
17518 #define CVT_VAR(C,A,B,R,BSN,CN,ZN) CN,
17524 if (flavour
< (int) ARRAY_SIZE (enc
))
17525 opname
= enc
[flavour
];
17529 do_vfp_nsyn_opcode (opname
);
17531 /* ARMv8.2 fp16 VCVT instruction. */
17532 if (flavour
== neon_cvt_flavour_s32_f16
17533 || flavour
== neon_cvt_flavour_u32_f16
17534 || flavour
== neon_cvt_flavour_f16_u32
17535 || flavour
== neon_cvt_flavour_f16_s32
)
17536 do_scalar_fp16_v82_encode ();
17540 do_vfp_nsyn_cvtz (void)
17542 enum neon_shape rs
= neon_select_shape (NS_FH
, NS_FF
, NS_FD
, NS_NULL
);
17543 enum neon_cvt_flavour flavour
= get_neon_cvt_flavour (rs
);
17544 const char *enc
[] =
17546 #define CVT_VAR(C,A,B,R,BSN,CN,ZN) ZN,
17552 if (flavour
< (int) ARRAY_SIZE (enc
) && enc
[flavour
])
17553 do_vfp_nsyn_opcode (enc
[flavour
]);
17557 do_vfp_nsyn_cvt_fpv8 (enum neon_cvt_flavour flavour
,
17558 enum neon_cvt_mode mode
)
17563 /* Targets like FPv5-SP-D16 don't support FP v8 instructions with
17564 D register operands. */
17565 if (flavour
== neon_cvt_flavour_s32_f64
17566 || flavour
== neon_cvt_flavour_u32_f64
)
17567 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_armv8
),
17570 if (flavour
== neon_cvt_flavour_s32_f16
17571 || flavour
== neon_cvt_flavour_u32_f16
)
17572 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_fp16
),
17575 set_pred_insn_type (OUTSIDE_PRED_INSN
);
17579 case neon_cvt_flavour_s32_f64
:
17583 case neon_cvt_flavour_s32_f32
:
17587 case neon_cvt_flavour_s32_f16
:
17591 case neon_cvt_flavour_u32_f64
:
17595 case neon_cvt_flavour_u32_f32
:
17599 case neon_cvt_flavour_u32_f16
:
17604 first_error (_("invalid instruction shape"));
17610 case neon_cvt_mode_a
: rm
= 0; break;
17611 case neon_cvt_mode_n
: rm
= 1; break;
17612 case neon_cvt_mode_p
: rm
= 2; break;
17613 case neon_cvt_mode_m
: rm
= 3; break;
17614 default: first_error (_("invalid rounding mode")); return;
17617 NEON_ENCODE (FPV8
, inst
);
17618 encode_arm_vfp_reg (inst
.operands
[0].reg
, VFP_REG_Sd
);
17619 encode_arm_vfp_reg (inst
.operands
[1].reg
, sz
== 1 ? VFP_REG_Dm
: VFP_REG_Sm
);
17620 inst
.instruction
|= sz
<< 8;
17622 /* ARMv8.2 fp16 VCVT instruction. */
17623 if (flavour
== neon_cvt_flavour_s32_f16
17624 ||flavour
== neon_cvt_flavour_u32_f16
)
17625 do_scalar_fp16_v82_encode ();
17626 inst
.instruction
|= op
<< 7;
17627 inst
.instruction
|= rm
<< 16;
17628 inst
.instruction
|= 0xf0000000;
17629 inst
.is_neon
= TRUE
;
17633 do_neon_cvt_1 (enum neon_cvt_mode mode
)
17635 enum neon_shape rs
= neon_select_shape (NS_DDI
, NS_QQI
, NS_FFI
, NS_DD
, NS_QQ
,
17636 NS_FD
, NS_DF
, NS_FF
, NS_QD
, NS_DQ
,
17637 NS_FH
, NS_HF
, NS_FHI
, NS_HFI
,
17639 enum neon_cvt_flavour flavour
= get_neon_cvt_flavour (rs
);
17641 if (flavour
== neon_cvt_flavour_invalid
)
17644 /* PR11109: Handle round-to-zero for VCVT conversions. */
17645 if (mode
== neon_cvt_mode_z
17646 && ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_arch_vfp_v2
)
17647 && (flavour
== neon_cvt_flavour_s16_f16
17648 || flavour
== neon_cvt_flavour_u16_f16
17649 || flavour
== neon_cvt_flavour_s32_f32
17650 || flavour
== neon_cvt_flavour_u32_f32
17651 || flavour
== neon_cvt_flavour_s32_f64
17652 || flavour
== neon_cvt_flavour_u32_f64
)
17653 && (rs
== NS_FD
|| rs
== NS_FF
))
17655 do_vfp_nsyn_cvtz ();
17659 /* ARMv8.2 fp16 VCVT conversions. */
17660 if (mode
== neon_cvt_mode_z
17661 && ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_fp16
)
17662 && (flavour
== neon_cvt_flavour_s32_f16
17663 || flavour
== neon_cvt_flavour_u32_f16
)
17666 do_vfp_nsyn_cvtz ();
17667 do_scalar_fp16_v82_encode ();
17671 /* VFP rather than Neon conversions. */
17672 if (flavour
>= neon_cvt_flavour_first_fp
)
17674 if (mode
== neon_cvt_mode_x
|| mode
== neon_cvt_mode_z
)
17675 do_vfp_nsyn_cvt (rs
, flavour
);
17677 do_vfp_nsyn_cvt_fpv8 (flavour
, mode
);
17685 if (mode
== neon_cvt_mode_z
17686 && (flavour
== neon_cvt_flavour_f16_s16
17687 || flavour
== neon_cvt_flavour_f16_u16
17688 || flavour
== neon_cvt_flavour_s16_f16
17689 || flavour
== neon_cvt_flavour_u16_f16
17690 || flavour
== neon_cvt_flavour_f32_u32
17691 || flavour
== neon_cvt_flavour_f32_s32
17692 || flavour
== neon_cvt_flavour_s32_f32
17693 || flavour
== neon_cvt_flavour_u32_f32
))
17695 if (check_simd_pred_availability (1, NEON_CHECK_CC
| NEON_CHECK_ARCH
))
17698 else if (mode
== neon_cvt_mode_n
)
17700 /* We are dealing with vcvt with the 'ne' condition. */
17702 inst
.instruction
= N_MNEM_vcvt
;
17703 do_neon_cvt_1 (neon_cvt_mode_z
);
17706 /* fall through. */
17710 unsigned enctab
[] = {0x0000100, 0x1000100, 0x0, 0x1000000,
17711 0x0000100, 0x1000100, 0x0, 0x1000000};
17713 if ((rs
!= NS_QQI
|| !ARM_CPU_HAS_FEATURE (cpu_variant
, mve_fp_ext
))
17714 && vfp_or_neon_is_neon (NEON_CHECK_CC
| NEON_CHECK_ARCH
) == FAIL
)
17717 if (ARM_CPU_HAS_FEATURE (cpu_variant
, mve_fp_ext
))
17719 constraint (inst
.operands
[2].present
&& inst
.operands
[2].imm
== 0,
17720 _("immediate value out of range"));
17723 case neon_cvt_flavour_f16_s16
:
17724 case neon_cvt_flavour_f16_u16
:
17725 case neon_cvt_flavour_s16_f16
:
17726 case neon_cvt_flavour_u16_f16
:
17727 constraint (inst
.operands
[2].imm
> 16,
17728 _("immediate value out of range"));
17730 case neon_cvt_flavour_f32_u32
:
17731 case neon_cvt_flavour_f32_s32
:
17732 case neon_cvt_flavour_s32_f32
:
17733 case neon_cvt_flavour_u32_f32
:
17734 constraint (inst
.operands
[2].imm
> 32,
17735 _("immediate value out of range"));
17738 inst
.error
= BAD_FPU
;
17743 /* Fixed-point conversion with #0 immediate is encoded as an
17744 integer conversion. */
17745 if (inst
.operands
[2].present
&& inst
.operands
[2].imm
== 0)
17747 NEON_ENCODE (IMMED
, inst
);
17748 if (flavour
!= neon_cvt_flavour_invalid
)
17749 inst
.instruction
|= enctab
[flavour
];
17750 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
17751 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
17752 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
);
17753 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 5;
17754 inst
.instruction
|= neon_quad (rs
) << 6;
17755 inst
.instruction
|= 1 << 21;
17756 if (flavour
< neon_cvt_flavour_s16_f16
)
17758 inst
.instruction
|= 1 << 21;
17759 immbits
= 32 - inst
.operands
[2].imm
;
17760 inst
.instruction
|= immbits
<< 16;
17764 inst
.instruction
|= 3 << 20;
17765 immbits
= 16 - inst
.operands
[2].imm
;
17766 inst
.instruction
|= immbits
<< 16;
17767 inst
.instruction
&= ~(1 << 9);
17770 neon_dp_fixup (&inst
);
17775 if ((mode
== neon_cvt_mode_a
|| mode
== neon_cvt_mode_n
17776 || mode
== neon_cvt_mode_m
|| mode
== neon_cvt_mode_p
)
17777 && (flavour
== neon_cvt_flavour_s16_f16
17778 || flavour
== neon_cvt_flavour_u16_f16
17779 || flavour
== neon_cvt_flavour_s32_f32
17780 || flavour
== neon_cvt_flavour_u32_f32
))
17782 if (check_simd_pred_availability (1,
17783 NEON_CHECK_CC
| NEON_CHECK_ARCH8
))
17786 else if (mode
== neon_cvt_mode_z
17787 && (flavour
== neon_cvt_flavour_f16_s16
17788 || flavour
== neon_cvt_flavour_f16_u16
17789 || flavour
== neon_cvt_flavour_s16_f16
17790 || flavour
== neon_cvt_flavour_u16_f16
17791 || flavour
== neon_cvt_flavour_f32_u32
17792 || flavour
== neon_cvt_flavour_f32_s32
17793 || flavour
== neon_cvt_flavour_s32_f32
17794 || flavour
== neon_cvt_flavour_u32_f32
))
17796 if (check_simd_pred_availability (1,
17797 NEON_CHECK_CC
| NEON_CHECK_ARCH
))
17800 /* fall through. */
17802 if (mode
!= neon_cvt_mode_x
&& mode
!= neon_cvt_mode_z
)
17805 NEON_ENCODE (FLOAT
, inst
);
17806 if (check_simd_pred_availability (1,
17807 NEON_CHECK_CC
| NEON_CHECK_ARCH8
))
17810 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
17811 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
17812 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
);
17813 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 5;
17814 inst
.instruction
|= neon_quad (rs
) << 6;
17815 inst
.instruction
|= (flavour
== neon_cvt_flavour_u16_f16
17816 || flavour
== neon_cvt_flavour_u32_f32
) << 7;
17817 inst
.instruction
|= mode
<< 8;
17818 if (flavour
== neon_cvt_flavour_u16_f16
17819 || flavour
== neon_cvt_flavour_s16_f16
)
17820 /* Mask off the original size bits and reencode them. */
17821 inst
.instruction
= ((inst
.instruction
& 0xfff3ffff) | (1 << 18));
17824 inst
.instruction
|= 0xfc000000;
17826 inst
.instruction
|= 0xf0000000;
17832 unsigned enctab
[] = { 0x100, 0x180, 0x0, 0x080,
17833 0x100, 0x180, 0x0, 0x080};
17835 NEON_ENCODE (INTEGER
, inst
);
17837 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, mve_fp_ext
))
17839 if (vfp_or_neon_is_neon (NEON_CHECK_CC
| NEON_CHECK_ARCH
) == FAIL
)
17843 if (flavour
!= neon_cvt_flavour_invalid
)
17844 inst
.instruction
|= enctab
[flavour
];
17846 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
17847 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
17848 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
);
17849 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 5;
17850 inst
.instruction
|= neon_quad (rs
) << 6;
17851 if (flavour
>= neon_cvt_flavour_s16_f16
17852 && flavour
<= neon_cvt_flavour_f16_u16
)
17853 /* Half precision. */
17854 inst
.instruction
|= 1 << 18;
17856 inst
.instruction
|= 2 << 18;
17858 neon_dp_fixup (&inst
);
17863 /* Half-precision conversions for Advanced SIMD -- neon. */
17866 if (vfp_or_neon_is_neon (NEON_CHECK_CC
| NEON_CHECK_ARCH
) == FAIL
)
17870 && (inst
.vectype
.el
[0].size
!= 16 || inst
.vectype
.el
[1].size
!= 32))
17872 as_bad (_("operand size must match register width"));
17877 && ((inst
.vectype
.el
[0].size
!= 32 || inst
.vectype
.el
[1].size
!= 16)))
17879 as_bad (_("operand size must match register width"));
17884 inst
.instruction
= 0x3b60600;
17886 inst
.instruction
= 0x3b60700;
17888 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
17889 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
17890 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
);
17891 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 5;
17892 neon_dp_fixup (&inst
);
17896 /* Some VFP conversions go here (s32 <-> f32, u32 <-> f32). */
17897 if (mode
== neon_cvt_mode_x
|| mode
== neon_cvt_mode_z
)
17898 do_vfp_nsyn_cvt (rs
, flavour
);
17900 do_vfp_nsyn_cvt_fpv8 (flavour
, mode
);
17905 do_neon_cvtr (void)
17907 do_neon_cvt_1 (neon_cvt_mode_x
);
17913 do_neon_cvt_1 (neon_cvt_mode_z
);
17917 do_neon_cvta (void)
17919 do_neon_cvt_1 (neon_cvt_mode_a
);
17923 do_neon_cvtn (void)
17925 do_neon_cvt_1 (neon_cvt_mode_n
);
17929 do_neon_cvtp (void)
17931 do_neon_cvt_1 (neon_cvt_mode_p
);
17935 do_neon_cvtm (void)
17937 do_neon_cvt_1 (neon_cvt_mode_m
);
17941 do_neon_cvttb_2 (bfd_boolean t
, bfd_boolean to
, bfd_boolean is_double
)
17944 mark_feature_used (&fpu_vfp_ext_armv8
);
17946 encode_arm_vfp_reg (inst
.operands
[0].reg
,
17947 (is_double
&& !to
) ? VFP_REG_Dd
: VFP_REG_Sd
);
17948 encode_arm_vfp_reg (inst
.operands
[1].reg
,
17949 (is_double
&& to
) ? VFP_REG_Dm
: VFP_REG_Sm
);
17950 inst
.instruction
|= to
? 0x10000 : 0;
17951 inst
.instruction
|= t
? 0x80 : 0;
17952 inst
.instruction
|= is_double
? 0x100 : 0;
17953 do_vfp_cond_or_thumb ();
17957 do_neon_cvttb_1 (bfd_boolean t
)
17959 enum neon_shape rs
= neon_select_shape (NS_HF
, NS_HD
, NS_FH
, NS_FF
, NS_FD
,
17960 NS_DF
, NS_DH
, NS_QQ
, NS_QQI
, NS_NULL
);
17964 else if (rs
== NS_QQ
|| rs
== NS_QQI
)
17966 int single_to_half
= 0;
17967 if (check_simd_pred_availability (1, NEON_CHECK_ARCH
))
17970 enum neon_cvt_flavour flavour
= get_neon_cvt_flavour (rs
);
17972 if (ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
)
17973 && (flavour
== neon_cvt_flavour_u16_f16
17974 || flavour
== neon_cvt_flavour_s16_f16
17975 || flavour
== neon_cvt_flavour_f16_s16
17976 || flavour
== neon_cvt_flavour_f16_u16
17977 || flavour
== neon_cvt_flavour_u32_f32
17978 || flavour
== neon_cvt_flavour_s32_f32
17979 || flavour
== neon_cvt_flavour_f32_s32
17980 || flavour
== neon_cvt_flavour_f32_u32
))
17983 inst
.instruction
= N_MNEM_vcvt
;
17984 set_pred_insn_type (INSIDE_VPT_INSN
);
17985 do_neon_cvt_1 (neon_cvt_mode_z
);
17988 else if (rs
== NS_QQ
&& flavour
== neon_cvt_flavour_f32_f16
)
17989 single_to_half
= 1;
17990 else if (rs
== NS_QQ
&& flavour
!= neon_cvt_flavour_f16_f32
)
17992 first_error (BAD_FPU
);
17996 inst
.instruction
= 0xee3f0e01;
17997 inst
.instruction
|= single_to_half
<< 28;
17998 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
17999 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 13;
18000 inst
.instruction
|= t
<< 12;
18001 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 5;
18002 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
) << 1;
18005 else if (neon_check_type (2, rs
, N_F16
, N_F32
| N_VFP
).type
!= NT_invtype
)
18008 do_neon_cvttb_2 (t
, /*to=*/TRUE
, /*is_double=*/FALSE
);
18010 else if (neon_check_type (2, rs
, N_F32
| N_VFP
, N_F16
).type
!= NT_invtype
)
18013 do_neon_cvttb_2 (t
, /*to=*/FALSE
, /*is_double=*/FALSE
);
18015 else if (neon_check_type (2, rs
, N_F16
, N_F64
| N_VFP
).type
!= NT_invtype
)
18017 /* The VCVTB and VCVTT instructions with D-register operands
18018 don't work for SP only targets. */
18019 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_armv8
),
18023 do_neon_cvttb_2 (t
, /*to=*/TRUE
, /*is_double=*/TRUE
);
18025 else if (neon_check_type (2, rs
, N_F64
| N_VFP
, N_F16
).type
!= NT_invtype
)
18027 /* The VCVTB and VCVTT instructions with D-register operands
18028 don't work for SP only targets. */
18029 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_armv8
),
18033 do_neon_cvttb_2 (t
, /*to=*/FALSE
, /*is_double=*/TRUE
);
18040 do_neon_cvtb (void)
18042 do_neon_cvttb_1 (FALSE
);
18047 do_neon_cvtt (void)
18049 do_neon_cvttb_1 (TRUE
);
18053 neon_move_immediate (void)
18055 enum neon_shape rs
= neon_select_shape (NS_DI
, NS_QI
, NS_NULL
);
18056 struct neon_type_el et
= neon_check_type (2, rs
,
18057 N_I8
| N_I16
| N_I32
| N_I64
| N_F32
| N_KEY
, N_EQK
);
18058 unsigned immlo
, immhi
= 0, immbits
;
18059 int op
, cmode
, float_p
;
18061 constraint (et
.type
== NT_invtype
,
18062 _("operand size must be specified for immediate VMOV"));
18064 /* We start out as an MVN instruction if OP = 1, MOV otherwise. */
18065 op
= (inst
.instruction
& (1 << 5)) != 0;
18067 immlo
= inst
.operands
[1].imm
;
18068 if (inst
.operands
[1].regisimm
)
18069 immhi
= inst
.operands
[1].reg
;
18071 constraint (et
.size
< 32 && (immlo
& ~((1 << et
.size
) - 1)) != 0,
18072 _("immediate has bits set outside the operand size"));
18074 float_p
= inst
.operands
[1].immisfloat
;
18076 if ((cmode
= neon_cmode_for_move_imm (immlo
, immhi
, float_p
, &immbits
, &op
,
18077 et
.size
, et
.type
)) == FAIL
)
18079 /* Invert relevant bits only. */
18080 neon_invert_size (&immlo
, &immhi
, et
.size
);
18081 /* Flip from VMOV/VMVN to VMVN/VMOV. Some immediate types are unavailable
18082 with one or the other; those cases are caught by
18083 neon_cmode_for_move_imm. */
18085 if ((cmode
= neon_cmode_for_move_imm (immlo
, immhi
, float_p
, &immbits
,
18086 &op
, et
.size
, et
.type
)) == FAIL
)
18088 first_error (_("immediate out of range"));
18093 inst
.instruction
&= ~(1 << 5);
18094 inst
.instruction
|= op
<< 5;
18096 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
18097 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
18098 inst
.instruction
|= neon_quad (rs
) << 6;
18099 inst
.instruction
|= cmode
<< 8;
18101 neon_write_immbits (immbits
);
18107 if (inst
.operands
[1].isreg
)
18109 enum neon_shape rs
= neon_select_shape (NS_DD
, NS_QQ
, NS_NULL
);
18111 NEON_ENCODE (INTEGER
, inst
);
18112 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
18113 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
18114 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
);
18115 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 5;
18116 inst
.instruction
|= neon_quad (rs
) << 6;
18120 NEON_ENCODE (IMMED
, inst
);
18121 neon_move_immediate ();
18124 neon_dp_fixup (&inst
);
18127 /* Encode instructions of form:
18129 |28/24|23|22|21 20|19 16|15 12|11 8|7|6|5|4|3 0|
18130 | U |x |D |size | Rn | Rd |x x x x|N|x|M|x| Rm | */
18133 neon_mixed_length (struct neon_type_el et
, unsigned size
)
18135 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
18136 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
18137 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
) << 16;
18138 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 7;
18139 inst
.instruction
|= LOW4 (inst
.operands
[2].reg
);
18140 inst
.instruction
|= HI1 (inst
.operands
[2].reg
) << 5;
18141 inst
.instruction
|= (et
.type
== NT_unsigned
) << 24;
18142 inst
.instruction
|= neon_logbits (size
) << 20;
18144 neon_dp_fixup (&inst
);
18148 do_neon_dyadic_long (void)
18150 enum neon_shape rs
= neon_select_shape (NS_QDD
, NS_QQQ
, NS_QQR
, NS_NULL
);
18153 if (vfp_or_neon_is_neon (NEON_CHECK_ARCH
| NEON_CHECK_CC
) == FAIL
)
18156 NEON_ENCODE (INTEGER
, inst
);
18157 /* FIXME: Type checking for lengthening op. */
18158 struct neon_type_el et
= neon_check_type (3, NS_QDD
,
18159 N_EQK
| N_DBL
, N_EQK
, N_SU_32
| N_KEY
);
18160 neon_mixed_length (et
, et
.size
);
18162 else if (ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
)
18163 && (inst
.cond
== 0xf || inst
.cond
== 0x10))
18165 /* If parsing for MVE, vaddl/vsubl/vabdl{e,t} can only be vadd/vsub/vabd
18166 in an IT block with le/lt conditions. */
18168 if (inst
.cond
== 0xf)
18170 else if (inst
.cond
== 0x10)
18173 inst
.pred_insn_type
= INSIDE_IT_INSN
;
18175 if (inst
.instruction
== N_MNEM_vaddl
)
18177 inst
.instruction
= N_MNEM_vadd
;
18178 do_neon_addsub_if_i ();
18180 else if (inst
.instruction
== N_MNEM_vsubl
)
18182 inst
.instruction
= N_MNEM_vsub
;
18183 do_neon_addsub_if_i ();
18185 else if (inst
.instruction
== N_MNEM_vabdl
)
18187 inst
.instruction
= N_MNEM_vabd
;
18188 do_neon_dyadic_if_su ();
18192 first_error (BAD_FPU
);
18196 do_neon_abal (void)
18198 struct neon_type_el et
= neon_check_type (3, NS_QDD
,
18199 N_EQK
| N_INT
| N_DBL
, N_EQK
, N_SU_32
| N_KEY
);
18200 neon_mixed_length (et
, et
.size
);
18204 neon_mac_reg_scalar_long (unsigned regtypes
, unsigned scalartypes
)
18206 if (inst
.operands
[2].isscalar
)
18208 struct neon_type_el et
= neon_check_type (3, NS_QDS
,
18209 N_EQK
| N_DBL
, N_EQK
, regtypes
| N_KEY
);
18210 NEON_ENCODE (SCALAR
, inst
);
18211 neon_mul_mac (et
, et
.type
== NT_unsigned
);
18215 struct neon_type_el et
= neon_check_type (3, NS_QDD
,
18216 N_EQK
| N_DBL
, N_EQK
, scalartypes
| N_KEY
);
18217 NEON_ENCODE (INTEGER
, inst
);
18218 neon_mixed_length (et
, et
.size
);
18223 do_neon_mac_maybe_scalar_long (void)
18225 neon_mac_reg_scalar_long (N_S16
| N_S32
| N_U16
| N_U32
, N_SU_32
);
18228 /* Like neon_scalar_for_mul, this function generate Rm encoding from GAS's
18229 internal SCALAR. QUAD_P is 1 if it's for Q format, otherwise it's 0. */
18232 neon_scalar_for_fmac_fp16_long (unsigned scalar
, unsigned quad_p
)
18234 unsigned regno
= NEON_SCALAR_REG (scalar
);
18235 unsigned elno
= NEON_SCALAR_INDEX (scalar
);
18239 if (regno
> 7 || elno
> 3)
18242 return ((regno
& 0x7)
18243 | ((elno
& 0x1) << 3)
18244 | (((elno
>> 1) & 0x1) << 5));
18248 if (regno
> 15 || elno
> 1)
18251 return (((regno
& 0x1) << 5)
18252 | ((regno
>> 1) & 0x7)
18253 | ((elno
& 0x1) << 3));
18257 first_error (_("scalar out of range for multiply instruction"));
18262 do_neon_fmac_maybe_scalar_long (int subtype
)
18264 enum neon_shape rs
;
18266 /* NOTE: vfmal/vfmsl use slightly different NEON three-same encoding. 'size"
18267 field (bits[21:20]) has different meaning. For scalar index variant, it's
18268 used to differentiate add and subtract, otherwise it's with fixed value
18272 if (inst
.cond
!= COND_ALWAYS
)
18273 as_warn (_("vfmal/vfmsl with FP16 type cannot be conditional, the "
18274 "behaviour is UNPREDICTABLE"));
18276 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_fp16_fml
),
18279 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_neon_ext_armv8
),
18282 /* vfmal/vfmsl are in three-same D/Q register format or the third operand can
18283 be a scalar index register. */
18284 if (inst
.operands
[2].isscalar
)
18286 high8
= 0xfe000000;
18289 rs
= neon_select_shape (NS_DHS
, NS_QDS
, NS_NULL
);
18293 high8
= 0xfc000000;
18296 inst
.instruction
|= (0x1 << 23);
18297 rs
= neon_select_shape (NS_DHH
, NS_QDD
, NS_NULL
);
18300 neon_check_type (3, rs
, N_EQK
, N_EQK
, N_KEY
| N_F16
);
18302 /* "opcode" from template has included "ubit", so simply pass 0 here. Also,
18303 the "S" bit in size field has been reused to differentiate vfmal and vfmsl,
18304 so we simply pass -1 as size. */
18305 unsigned quad_p
= (rs
== NS_QDD
|| rs
== NS_QDS
);
18306 neon_three_same (quad_p
, 0, size
);
18308 /* Undo neon_dp_fixup. Redo the high eight bits. */
18309 inst
.instruction
&= 0x00ffffff;
18310 inst
.instruction
|= high8
;
18312 #define LOW1(R) ((R) & 0x1)
18313 #define HI4(R) (((R) >> 1) & 0xf)
18314 /* Unlike usually NEON three-same, encoding for Vn and Vm will depend on
18315 whether the instruction is in Q form and whether Vm is a scalar indexed
18317 if (inst
.operands
[2].isscalar
)
18320 = neon_scalar_for_fmac_fp16_long (inst
.operands
[2].reg
, quad_p
);
18321 inst
.instruction
&= 0xffffffd0;
18322 inst
.instruction
|= rm
;
18326 /* Redo Rn as well. */
18327 inst
.instruction
&= 0xfff0ff7f;
18328 inst
.instruction
|= HI4 (inst
.operands
[1].reg
) << 16;
18329 inst
.instruction
|= LOW1 (inst
.operands
[1].reg
) << 7;
18334 /* Redo Rn and Rm. */
18335 inst
.instruction
&= 0xfff0ff50;
18336 inst
.instruction
|= HI4 (inst
.operands
[1].reg
) << 16;
18337 inst
.instruction
|= LOW1 (inst
.operands
[1].reg
) << 7;
18338 inst
.instruction
|= HI4 (inst
.operands
[2].reg
);
18339 inst
.instruction
|= LOW1 (inst
.operands
[2].reg
) << 5;
18344 do_neon_vfmal (void)
18346 return do_neon_fmac_maybe_scalar_long (0);
18350 do_neon_vfmsl (void)
18352 return do_neon_fmac_maybe_scalar_long (1);
18356 do_neon_dyadic_wide (void)
18358 struct neon_type_el et
= neon_check_type (3, NS_QQD
,
18359 N_EQK
| N_DBL
, N_EQK
| N_DBL
, N_SU_32
| N_KEY
);
18360 neon_mixed_length (et
, et
.size
);
18364 do_neon_dyadic_narrow (void)
18366 struct neon_type_el et
= neon_check_type (3, NS_QDD
,
18367 N_EQK
| N_DBL
, N_EQK
, N_I16
| N_I32
| N_I64
| N_KEY
);
18368 /* Operand sign is unimportant, and the U bit is part of the opcode,
18369 so force the operand type to integer. */
18370 et
.type
= NT_integer
;
18371 neon_mixed_length (et
, et
.size
/ 2);
18375 do_neon_mul_sat_scalar_long (void)
18377 neon_mac_reg_scalar_long (N_S16
| N_S32
, N_S16
| N_S32
);
18381 do_neon_vmull (void)
18383 if (inst
.operands
[2].isscalar
)
18384 do_neon_mac_maybe_scalar_long ();
18387 struct neon_type_el et
= neon_check_type (3, NS_QDD
,
18388 N_EQK
| N_DBL
, N_EQK
, N_SU_32
| N_P8
| N_P64
| N_KEY
);
18390 if (et
.type
== NT_poly
)
18391 NEON_ENCODE (POLY
, inst
);
18393 NEON_ENCODE (INTEGER
, inst
);
18395 /* For polynomial encoding the U bit must be zero, and the size must
18396 be 8 (encoded as 0b00) or, on ARMv8 or later 64 (encoded, non
18397 obviously, as 0b10). */
18400 /* Check we're on the correct architecture. */
18401 if (!mark_feature_used (&fpu_crypto_ext_armv8
))
18403 _("Instruction form not available on this architecture.");
18408 neon_mixed_length (et
, et
.size
);
18415 enum neon_shape rs
= neon_select_shape (NS_DDDI
, NS_QQQI
, NS_NULL
);
18416 struct neon_type_el et
= neon_check_type (3, rs
,
18417 N_EQK
, N_EQK
, N_8
| N_16
| N_32
| N_64
| N_KEY
);
18418 unsigned imm
= (inst
.operands
[3].imm
* et
.size
) / 8;
18420 constraint (imm
>= (unsigned) (neon_quad (rs
) ? 16 : 8),
18421 _("shift out of range"));
18422 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
18423 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
18424 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
) << 16;
18425 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 7;
18426 inst
.instruction
|= LOW4 (inst
.operands
[2].reg
);
18427 inst
.instruction
|= HI1 (inst
.operands
[2].reg
) << 5;
18428 inst
.instruction
|= neon_quad (rs
) << 6;
18429 inst
.instruction
|= imm
<< 8;
18431 neon_dp_fixup (&inst
);
18437 enum neon_shape rs
= neon_select_shape (NS_DD
, NS_QQ
, NS_NULL
);
18438 struct neon_type_el et
= neon_check_type (2, rs
,
18439 N_EQK
, N_8
| N_16
| N_32
| N_KEY
);
18440 unsigned op
= (inst
.instruction
>> 7) & 3;
18441 /* N (width of reversed regions) is encoded as part of the bitmask. We
18442 extract it here to check the elements to be reversed are smaller.
18443 Otherwise we'd get a reserved instruction. */
18444 unsigned elsize
= (op
== 2) ? 16 : (op
== 1) ? 32 : (op
== 0) ? 64 : 0;
18445 gas_assert (elsize
!= 0);
18446 constraint (et
.size
>= elsize
,
18447 _("elements must be smaller than reversal region"));
18448 neon_two_same (neon_quad (rs
), 1, et
.size
);
18454 if (inst
.operands
[1].isscalar
)
18456 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_neon_ext_v1
),
18458 enum neon_shape rs
= neon_select_shape (NS_DS
, NS_QS
, NS_NULL
);
18459 struct neon_type_el et
= neon_check_type (2, rs
,
18460 N_EQK
, N_8
| N_16
| N_32
| N_KEY
);
18461 unsigned sizebits
= et
.size
>> 3;
18462 unsigned dm
= NEON_SCALAR_REG (inst
.operands
[1].reg
);
18463 int logsize
= neon_logbits (et
.size
);
18464 unsigned x
= NEON_SCALAR_INDEX (inst
.operands
[1].reg
) << logsize
;
18466 if (vfp_or_neon_is_neon (NEON_CHECK_CC
) == FAIL
)
18469 NEON_ENCODE (SCALAR
, inst
);
18470 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
18471 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
18472 inst
.instruction
|= LOW4 (dm
);
18473 inst
.instruction
|= HI1 (dm
) << 5;
18474 inst
.instruction
|= neon_quad (rs
) << 6;
18475 inst
.instruction
|= x
<< 17;
18476 inst
.instruction
|= sizebits
<< 16;
18478 neon_dp_fixup (&inst
);
18482 enum neon_shape rs
= neon_select_shape (NS_DR
, NS_QR
, NS_NULL
);
18483 struct neon_type_el et
= neon_check_type (2, rs
,
18484 N_8
| N_16
| N_32
| N_KEY
, N_EQK
);
18487 if (check_simd_pred_availability (0, NEON_CHECK_ARCH
))
18491 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_neon_ext_v1
),
18494 if (ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
))
18496 if (inst
.operands
[1].reg
== REG_SP
)
18497 as_tsktsk (MVE_BAD_SP
);
18498 else if (inst
.operands
[1].reg
== REG_PC
)
18499 as_tsktsk (MVE_BAD_PC
);
18502 /* Duplicate ARM register to lanes of vector. */
18503 NEON_ENCODE (ARMREG
, inst
);
18506 case 8: inst
.instruction
|= 0x400000; break;
18507 case 16: inst
.instruction
|= 0x000020; break;
18508 case 32: inst
.instruction
|= 0x000000; break;
18511 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
) << 12;
18512 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 16;
18513 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 7;
18514 inst
.instruction
|= neon_quad (rs
) << 21;
18515 /* The encoding for this instruction is identical for the ARM and Thumb
18516 variants, except for the condition field. */
18517 do_vfp_cond_or_thumb ();
18522 do_mve_mov (int toQ
)
18524 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
))
18526 if (inst
.cond
> COND_ALWAYS
)
18527 inst
.pred_insn_type
= MVE_UNPREDICABLE_INSN
;
18529 unsigned Rt
= 0, Rt2
= 1, Q0
= 2, Q1
= 3;
18538 constraint (inst
.operands
[Q0
].reg
!= inst
.operands
[Q1
].reg
+ 2,
18539 _("Index one must be [2,3] and index two must be two less than"
18541 constraint (inst
.operands
[Rt
].reg
== inst
.operands
[Rt2
].reg
,
18542 _("General purpose registers may not be the same"));
18543 constraint (inst
.operands
[Rt
].reg
== REG_SP
18544 || inst
.operands
[Rt2
].reg
== REG_SP
,
18546 constraint (inst
.operands
[Rt
].reg
== REG_PC
18547 || inst
.operands
[Rt2
].reg
== REG_PC
,
18550 inst
.instruction
= 0xec000f00;
18551 inst
.instruction
|= HI1 (inst
.operands
[Q1
].reg
/ 32) << 23;
18552 inst
.instruction
|= !!toQ
<< 20;
18553 inst
.instruction
|= inst
.operands
[Rt2
].reg
<< 16;
18554 inst
.instruction
|= LOW4 (inst
.operands
[Q1
].reg
/ 32) << 13;
18555 inst
.instruction
|= (inst
.operands
[Q1
].reg
% 4) << 4;
18556 inst
.instruction
|= inst
.operands
[Rt
].reg
;
18562 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
))
18565 if (inst
.cond
> COND_ALWAYS
)
18566 inst
.pred_insn_type
= INSIDE_VPT_INSN
;
18568 inst
.pred_insn_type
= MVE_OUTSIDE_PRED_INSN
;
18570 struct neon_type_el et
= neon_check_type (2, NS_QQ
, N_EQK
, N_I16
| N_I32
18573 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
18574 inst
.instruction
|= (neon_logbits (et
.size
) - 1) << 18;
18575 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
18576 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 5;
18577 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
);
18582 /* VMOV has particularly many variations. It can be one of:
18583 0. VMOV<c><q> <Qd>, <Qm>
18584 1. VMOV<c><q> <Dd>, <Dm>
18585 (Register operations, which are VORR with Rm = Rn.)
18586 2. VMOV<c><q>.<dt> <Qd>, #<imm>
18587 3. VMOV<c><q>.<dt> <Dd>, #<imm>
18589 4. VMOV<c><q>.<size> <Dn[x]>, <Rd>
18590 (ARM register to scalar.)
18591 5. VMOV<c><q> <Dm>, <Rd>, <Rn>
18592 (Two ARM registers to vector.)
18593 6. VMOV<c><q>.<dt> <Rd>, <Dn[x]>
18594 (Scalar to ARM register.)
18595 7. VMOV<c><q> <Rd>, <Rn>, <Dm>
18596 (Vector to two ARM registers.)
18597 8. VMOV.F32 <Sd>, <Sm>
18598 9. VMOV.F64 <Dd>, <Dm>
18599 (VFP register moves.)
18600 10. VMOV.F32 <Sd>, #imm
18601 11. VMOV.F64 <Dd>, #imm
18602 (VFP float immediate load.)
18603 12. VMOV <Rd>, <Sm>
18604 (VFP single to ARM reg.)
18605 13. VMOV <Sd>, <Rm>
18606 (ARM reg to VFP single.)
18607 14. VMOV <Rd>, <Re>, <Sn>, <Sm>
18608 (Two ARM regs to two VFP singles.)
18609 15. VMOV <Sd>, <Se>, <Rn>, <Rm>
18610 (Two VFP singles to two ARM regs.)
18611 16. VMOV<c> <Rt>, <Rt2>, <Qd[idx]>, <Qd[idx2]>
18612 17. VMOV<c> <Qd[idx]>, <Qd[idx2]>, <Rt>, <Rt2>
18613 18. VMOV<c>.<dt> <Rt>, <Qn[idx]>
18614 19. VMOV<c>.<dt> <Qd[idx]>, <Rt>
18616 These cases can be disambiguated using neon_select_shape, except cases 1/9
18617 and 3/11 which depend on the operand type too.
18619 All the encoded bits are hardcoded by this function.
18621 Cases 4, 6 may be used with VFPv1 and above (only 32-bit transfers!).
18622 Cases 5, 7 may be used with VFPv2 and above.
18624 FIXME: Some of the checking may be a bit sloppy (in a couple of cases you
18625 can specify a type where it doesn't make sense to, and is ignored). */
18630 enum neon_shape rs
= neon_select_shape (NS_RRSS
, NS_SSRR
, NS_RRFF
, NS_FFRR
,
18631 NS_DRR
, NS_RRD
, NS_QQ
, NS_DD
, NS_QI
,
18632 NS_DI
, NS_SR
, NS_RS
, NS_FF
, NS_FI
,
18633 NS_RF
, NS_FR
, NS_HR
, NS_RH
, NS_HI
,
18635 struct neon_type_el et
;
18636 const char *ldconst
= 0;
18640 case NS_DD
: /* case 1/9. */
18641 et
= neon_check_type (2, rs
, N_EQK
, N_F64
| N_KEY
);
18642 /* It is not an error here if no type is given. */
18644 if (et
.type
== NT_float
&& et
.size
== 64)
18646 do_vfp_nsyn_opcode ("fcpyd");
18649 /* fall through. */
18651 case NS_QQ
: /* case 0/1. */
18653 if (check_simd_pred_availability (0, NEON_CHECK_CC
| NEON_CHECK_ARCH
))
18655 /* The architecture manual I have doesn't explicitly state which
18656 value the U bit should have for register->register moves, but
18657 the equivalent VORR instruction has U = 0, so do that. */
18658 inst
.instruction
= 0x0200110;
18659 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
18660 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
18661 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
);
18662 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 5;
18663 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
) << 16;
18664 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 7;
18665 inst
.instruction
|= neon_quad (rs
) << 6;
18667 neon_dp_fixup (&inst
);
18671 case NS_DI
: /* case 3/11. */
18672 et
= neon_check_type (2, rs
, N_EQK
, N_F64
| N_KEY
);
18674 if (et
.type
== NT_float
&& et
.size
== 64)
18676 /* case 11 (fconstd). */
18677 ldconst
= "fconstd";
18678 goto encode_fconstd
;
18680 /* fall through. */
18682 case NS_QI
: /* case 2/3. */
18683 if (check_simd_pred_availability (0, NEON_CHECK_CC
| NEON_CHECK_ARCH
))
18685 inst
.instruction
= 0x0800010;
18686 neon_move_immediate ();
18687 neon_dp_fixup (&inst
);
18690 case NS_SR
: /* case 4. */
18692 unsigned bcdebits
= 0;
18694 unsigned dn
= NEON_SCALAR_REG (inst
.operands
[0].reg
);
18695 unsigned x
= NEON_SCALAR_INDEX (inst
.operands
[0].reg
);
18697 /* .<size> is optional here, defaulting to .32. */
18698 if (inst
.vectype
.elems
== 0
18699 && inst
.operands
[0].vectype
.type
== NT_invtype
18700 && inst
.operands
[1].vectype
.type
== NT_invtype
)
18702 inst
.vectype
.el
[0].type
= NT_untyped
;
18703 inst
.vectype
.el
[0].size
= 32;
18704 inst
.vectype
.elems
= 1;
18707 et
= neon_check_type (2, NS_NULL
, N_8
| N_16
| N_32
| N_KEY
, N_EQK
);
18708 logsize
= neon_logbits (et
.size
);
18712 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
)
18713 && vfp_or_neon_is_neon (NEON_CHECK_ARCH
) == FAIL
)
18718 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_v1
)
18719 && !ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
),
18723 if (ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
))
18725 if (inst
.operands
[1].reg
== REG_SP
)
18726 as_tsktsk (MVE_BAD_SP
);
18727 else if (inst
.operands
[1].reg
== REG_PC
)
18728 as_tsktsk (MVE_BAD_PC
);
18730 unsigned size
= inst
.operands
[0].isscalar
== 1 ? 64 : 128;
18732 constraint (et
.type
== NT_invtype
, _("bad type for scalar"));
18733 constraint (x
>= size
/ et
.size
, _("scalar index out of range"));
18738 case 8: bcdebits
= 0x8; break;
18739 case 16: bcdebits
= 0x1; break;
18740 case 32: bcdebits
= 0x0; break;
18744 bcdebits
|= (x
& ((1 << (3-logsize
)) - 1)) << logsize
;
18746 inst
.instruction
= 0xe000b10;
18747 do_vfp_cond_or_thumb ();
18748 inst
.instruction
|= LOW4 (dn
) << 16;
18749 inst
.instruction
|= HI1 (dn
) << 7;
18750 inst
.instruction
|= inst
.operands
[1].reg
<< 12;
18751 inst
.instruction
|= (bcdebits
& 3) << 5;
18752 inst
.instruction
|= ((bcdebits
>> 2) & 3) << 21;
18753 inst
.instruction
|= (x
>> (3-logsize
)) << 16;
18757 case NS_DRR
: /* case 5 (fmdrr). */
18758 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_v2
)
18759 && !ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
),
18762 inst
.instruction
= 0xc400b10;
18763 do_vfp_cond_or_thumb ();
18764 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
);
18765 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 5;
18766 inst
.instruction
|= inst
.operands
[1].reg
<< 12;
18767 inst
.instruction
|= inst
.operands
[2].reg
<< 16;
18770 case NS_RS
: /* case 6. */
18773 unsigned dn
= NEON_SCALAR_REG (inst
.operands
[1].reg
);
18774 unsigned x
= NEON_SCALAR_INDEX (inst
.operands
[1].reg
);
18775 unsigned abcdebits
= 0;
18777 /* .<dt> is optional here, defaulting to .32. */
18778 if (inst
.vectype
.elems
== 0
18779 && inst
.operands
[0].vectype
.type
== NT_invtype
18780 && inst
.operands
[1].vectype
.type
== NT_invtype
)
18782 inst
.vectype
.el
[0].type
= NT_untyped
;
18783 inst
.vectype
.el
[0].size
= 32;
18784 inst
.vectype
.elems
= 1;
18787 et
= neon_check_type (2, NS_NULL
,
18788 N_EQK
, N_S8
| N_S16
| N_U8
| N_U16
| N_32
| N_KEY
);
18789 logsize
= neon_logbits (et
.size
);
18793 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
)
18794 && vfp_or_neon_is_neon (NEON_CHECK_CC
18795 | NEON_CHECK_ARCH
) == FAIL
)
18800 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_v1
)
18801 && !ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
),
18805 if (ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
))
18807 if (inst
.operands
[0].reg
== REG_SP
)
18808 as_tsktsk (MVE_BAD_SP
);
18809 else if (inst
.operands
[0].reg
== REG_PC
)
18810 as_tsktsk (MVE_BAD_PC
);
18813 unsigned size
= inst
.operands
[1].isscalar
== 1 ? 64 : 128;
18815 constraint (et
.type
== NT_invtype
, _("bad type for scalar"));
18816 constraint (x
>= size
/ et
.size
, _("scalar index out of range"));
18820 case 8: abcdebits
= (et
.type
== NT_signed
) ? 0x08 : 0x18; break;
18821 case 16: abcdebits
= (et
.type
== NT_signed
) ? 0x01 : 0x11; break;
18822 case 32: abcdebits
= 0x00; break;
18826 abcdebits
|= (x
& ((1 << (3-logsize
)) - 1)) << logsize
;
18827 inst
.instruction
= 0xe100b10;
18828 do_vfp_cond_or_thumb ();
18829 inst
.instruction
|= LOW4 (dn
) << 16;
18830 inst
.instruction
|= HI1 (dn
) << 7;
18831 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
18832 inst
.instruction
|= (abcdebits
& 3) << 5;
18833 inst
.instruction
|= (abcdebits
>> 2) << 21;
18834 inst
.instruction
|= (x
>> (3-logsize
)) << 16;
18838 case NS_RRD
: /* case 7 (fmrrd). */
18839 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_v2
)
18840 && !ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
),
18843 inst
.instruction
= 0xc500b10;
18844 do_vfp_cond_or_thumb ();
18845 inst
.instruction
|= inst
.operands
[0].reg
<< 12;
18846 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
18847 inst
.instruction
|= LOW4 (inst
.operands
[2].reg
);
18848 inst
.instruction
|= HI1 (inst
.operands
[2].reg
) << 5;
18851 case NS_FF
: /* case 8 (fcpys). */
18852 do_vfp_nsyn_opcode ("fcpys");
18856 case NS_FI
: /* case 10 (fconsts). */
18857 ldconst
= "fconsts";
18859 if (!inst
.operands
[1].immisfloat
)
18862 /* Immediate has to fit in 8 bits so float is enough. */
18863 float imm
= (float) inst
.operands
[1].imm
;
18864 memcpy (&new_imm
, &imm
, sizeof (float));
18865 /* But the assembly may have been written to provide an integer
18866 bit pattern that equates to a float, so check that the
18867 conversion has worked. */
18868 if (is_quarter_float (new_imm
))
18870 if (is_quarter_float (inst
.operands
[1].imm
))
18871 as_warn (_("immediate constant is valid both as a bit-pattern and a floating point value (using the fp value)"));
18873 inst
.operands
[1].imm
= new_imm
;
18874 inst
.operands
[1].immisfloat
= 1;
18878 if (is_quarter_float (inst
.operands
[1].imm
))
18880 inst
.operands
[1].imm
= neon_qfloat_bits (inst
.operands
[1].imm
);
18881 do_vfp_nsyn_opcode (ldconst
);
18883 /* ARMv8.2 fp16 vmov.f16 instruction. */
18885 do_scalar_fp16_v82_encode ();
18888 first_error (_("immediate out of range"));
18892 case NS_RF
: /* case 12 (fmrs). */
18893 do_vfp_nsyn_opcode ("fmrs");
18894 /* ARMv8.2 fp16 vmov.f16 instruction. */
18896 do_scalar_fp16_v82_encode ();
18900 case NS_FR
: /* case 13 (fmsr). */
18901 do_vfp_nsyn_opcode ("fmsr");
18902 /* ARMv8.2 fp16 vmov.f16 instruction. */
18904 do_scalar_fp16_v82_encode ();
18914 /* The encoders for the fmrrs and fmsrr instructions expect three operands
18915 (one of which is a list), but we have parsed four. Do some fiddling to
18916 make the operands what do_vfp_reg2_from_sp2 and do_vfp_sp2_from_reg2
18918 case NS_RRFF
: /* case 14 (fmrrs). */
18919 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_v2
)
18920 && !ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
),
18922 constraint (inst
.operands
[3].reg
!= inst
.operands
[2].reg
+ 1,
18923 _("VFP registers must be adjacent"));
18924 inst
.operands
[2].imm
= 2;
18925 memset (&inst
.operands
[3], '\0', sizeof (inst
.operands
[3]));
18926 do_vfp_nsyn_opcode ("fmrrs");
18929 case NS_FFRR
: /* case 15 (fmsrr). */
18930 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_v2
)
18931 && !ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
),
18933 constraint (inst
.operands
[1].reg
!= inst
.operands
[0].reg
+ 1,
18934 _("VFP registers must be adjacent"));
18935 inst
.operands
[1] = inst
.operands
[2];
18936 inst
.operands
[2] = inst
.operands
[3];
18937 inst
.operands
[0].imm
= 2;
18938 memset (&inst
.operands
[3], '\0', sizeof (inst
.operands
[3]));
18939 do_vfp_nsyn_opcode ("fmsrr");
18943 /* neon_select_shape has determined that the instruction
18944 shape is wrong and has already set the error message. */
18955 if (!(inst
.operands
[0].present
&& inst
.operands
[0].isquad
18956 && inst
.operands
[1].present
&& inst
.operands
[1].isquad
18957 && !inst
.operands
[2].present
))
18959 inst
.instruction
= 0;
18962 set_pred_insn_type (INSIDE_IT_INSN
);
18967 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
))
18970 if (inst
.cond
!= COND_ALWAYS
)
18971 inst
.pred_insn_type
= INSIDE_VPT_INSN
;
18973 struct neon_type_el et
= neon_check_type (2, NS_QQ
, N_EQK
, N_S8
| N_U8
18974 | N_S16
| N_U16
| N_KEY
);
18976 inst
.instruction
|= (et
.type
== NT_unsigned
) << 28;
18977 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
18978 inst
.instruction
|= (neon_logbits (et
.size
) + 1) << 19;
18979 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
18980 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 5;
18981 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
);
18986 do_neon_rshift_round_imm (void)
18988 enum neon_shape rs
= neon_select_shape (NS_DDI
, NS_QQI
, NS_NULL
);
18989 struct neon_type_el et
= neon_check_type (2, rs
, N_EQK
, N_SU_ALL
| N_KEY
);
18990 int imm
= inst
.operands
[2].imm
;
18992 /* imm == 0 case is encoded as VMOV for V{R}SHR. */
18995 inst
.operands
[2].present
= 0;
19000 constraint (imm
< 1 || (unsigned)imm
> et
.size
,
19001 _("immediate out of range for shift"));
19002 neon_imm_shift (TRUE
, et
.type
== NT_unsigned
, neon_quad (rs
), et
,
19007 do_neon_movhf (void)
19009 enum neon_shape rs
= neon_select_shape (NS_HH
, NS_NULL
);
19010 constraint (rs
!= NS_HH
, _("invalid suffix"));
19012 if (inst
.cond
!= COND_ALWAYS
)
19016 as_warn (_("ARMv8.2 scalar fp16 instruction cannot be conditional,"
19017 " the behaviour is UNPREDICTABLE"));
19021 inst
.error
= BAD_COND
;
19026 do_vfp_sp_monadic ();
19029 inst
.instruction
|= 0xf0000000;
19033 do_neon_movl (void)
19035 struct neon_type_el et
= neon_check_type (2, NS_QD
,
19036 N_EQK
| N_DBL
, N_SU_32
| N_KEY
);
19037 unsigned sizebits
= et
.size
>> 3;
19038 inst
.instruction
|= sizebits
<< 19;
19039 neon_two_same (0, et
.type
== NT_unsigned
, -1);
19045 enum neon_shape rs
= neon_select_shape (NS_DD
, NS_QQ
, NS_NULL
);
19046 struct neon_type_el et
= neon_check_type (2, rs
,
19047 N_EQK
, N_8
| N_16
| N_32
| N_KEY
);
19048 NEON_ENCODE (INTEGER
, inst
);
19049 neon_two_same (neon_quad (rs
), 1, et
.size
);
19053 do_neon_zip_uzp (void)
19055 enum neon_shape rs
= neon_select_shape (NS_DD
, NS_QQ
, NS_NULL
);
19056 struct neon_type_el et
= neon_check_type (2, rs
,
19057 N_EQK
, N_8
| N_16
| N_32
| N_KEY
);
19058 if (rs
== NS_DD
&& et
.size
== 32)
19060 /* Special case: encode as VTRN.32 <Dd>, <Dm>. */
19061 inst
.instruction
= N_MNEM_vtrn
;
19065 neon_two_same (neon_quad (rs
), 1, et
.size
);
19069 do_neon_sat_abs_neg (void)
19071 enum neon_shape rs
= neon_select_shape (NS_DD
, NS_QQ
, NS_NULL
);
19072 struct neon_type_el et
= neon_check_type (2, rs
,
19073 N_EQK
, N_S8
| N_S16
| N_S32
| N_KEY
);
19074 neon_two_same (neon_quad (rs
), 1, et
.size
);
19078 do_neon_pair_long (void)
19080 enum neon_shape rs
= neon_select_shape (NS_DD
, NS_QQ
, NS_NULL
);
19081 struct neon_type_el et
= neon_check_type (2, rs
, N_EQK
, N_SU_32
| N_KEY
);
19082 /* Unsigned is encoded in OP field (bit 7) for these instruction. */
19083 inst
.instruction
|= (et
.type
== NT_unsigned
) << 7;
19084 neon_two_same (neon_quad (rs
), 1, et
.size
);
19088 do_neon_recip_est (void)
19090 enum neon_shape rs
= neon_select_shape (NS_DD
, NS_QQ
, NS_NULL
);
19091 struct neon_type_el et
= neon_check_type (2, rs
,
19092 N_EQK
| N_FLT
, N_F_16_32
| N_U32
| N_KEY
);
19093 inst
.instruction
|= (et
.type
== NT_float
) << 8;
19094 neon_two_same (neon_quad (rs
), 1, et
.size
);
19100 if (check_simd_pred_availability (0, NEON_CHECK_ARCH
| NEON_CHECK_CC
))
19103 enum neon_shape rs
;
19104 if (ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
))
19105 rs
= neon_select_shape (NS_QQ
, NS_NULL
);
19107 rs
= neon_select_shape (NS_DD
, NS_QQ
, NS_NULL
);
19109 struct neon_type_el et
= neon_check_type (2, rs
,
19110 N_EQK
, N_S8
| N_S16
| N_S32
| N_KEY
);
19111 neon_two_same (neon_quad (rs
), 1, et
.size
);
19117 if (check_simd_pred_availability (0, NEON_CHECK_ARCH
| NEON_CHECK_CC
))
19120 enum neon_shape rs
;
19121 if (ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
))
19122 rs
= neon_select_shape (NS_QQ
, NS_NULL
);
19124 rs
= neon_select_shape (NS_DD
, NS_QQ
, NS_NULL
);
19126 struct neon_type_el et
= neon_check_type (2, rs
,
19127 N_EQK
, N_I8
| N_I16
| N_I32
| N_KEY
);
19128 neon_two_same (neon_quad (rs
), 1, et
.size
);
19134 enum neon_shape rs
= neon_select_shape (NS_DD
, NS_QQ
, NS_NULL
);
19135 struct neon_type_el et
= neon_check_type (2, rs
,
19136 N_EQK
| N_INT
, N_8
| N_KEY
);
19137 neon_two_same (neon_quad (rs
), 1, et
.size
);
19143 enum neon_shape rs
= neon_select_shape (NS_DD
, NS_QQ
, NS_NULL
);
19144 neon_two_same (neon_quad (rs
), 1, -1);
19148 do_neon_tbl_tbx (void)
19150 unsigned listlenbits
;
19151 neon_check_type (3, NS_DLD
, N_EQK
, N_EQK
, N_8
| N_KEY
);
19153 if (inst
.operands
[1].imm
< 1 || inst
.operands
[1].imm
> 4)
19155 first_error (_("bad list length for table lookup"));
19159 listlenbits
= inst
.operands
[1].imm
- 1;
19160 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
19161 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
19162 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
) << 16;
19163 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 7;
19164 inst
.instruction
|= LOW4 (inst
.operands
[2].reg
);
19165 inst
.instruction
|= HI1 (inst
.operands
[2].reg
) << 5;
19166 inst
.instruction
|= listlenbits
<< 8;
19168 neon_dp_fixup (&inst
);
19172 do_neon_ldm_stm (void)
19174 /* P, U and L bits are part of bitmask. */
19175 int is_dbmode
= (inst
.instruction
& (1 << 24)) != 0;
19176 unsigned offsetbits
= inst
.operands
[1].imm
* 2;
19178 if (inst
.operands
[1].issingle
)
19180 do_vfp_nsyn_ldm_stm (is_dbmode
);
19184 constraint (is_dbmode
&& !inst
.operands
[0].writeback
,
19185 _("writeback (!) must be used for VLDMDB and VSTMDB"));
19187 constraint (inst
.operands
[1].imm
< 1 || inst
.operands
[1].imm
> 16,
19188 _("register list must contain at least 1 and at most 16 "
19191 inst
.instruction
|= inst
.operands
[0].reg
<< 16;
19192 inst
.instruction
|= inst
.operands
[0].writeback
<< 21;
19193 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
) << 12;
19194 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 22;
19196 inst
.instruction
|= offsetbits
;
19198 do_vfp_cond_or_thumb ();
19202 do_neon_ldr_str (void)
19204 int is_ldr
= (inst
.instruction
& (1 << 20)) != 0;
19206 /* Use of PC in vstr in ARM mode is deprecated in ARMv7.
19207 And is UNPREDICTABLE in thumb mode. */
19209 && inst
.operands
[1].reg
== REG_PC
19210 && (ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v7
) || thumb_mode
))
19213 inst
.error
= _("Use of PC here is UNPREDICTABLE");
19214 else if (warn_on_deprecated
)
19215 as_tsktsk (_("Use of PC here is deprecated"));
19218 if (inst
.operands
[0].issingle
)
19221 do_vfp_nsyn_opcode ("flds");
19223 do_vfp_nsyn_opcode ("fsts");
19225 /* ARMv8.2 vldr.16/vstr.16 instruction. */
19226 if (inst
.vectype
.el
[0].size
== 16)
19227 do_scalar_fp16_v82_encode ();
19232 do_vfp_nsyn_opcode ("fldd");
19234 do_vfp_nsyn_opcode ("fstd");
19239 do_t_vldr_vstr_sysreg (void)
19241 int fp_vldr_bitno
= 20, sysreg_vldr_bitno
= 20;
19242 bfd_boolean is_vldr
= ((inst
.instruction
& (1 << fp_vldr_bitno
)) != 0);
19244 /* Use of PC is UNPREDICTABLE. */
19245 if (inst
.operands
[1].reg
== REG_PC
)
19246 inst
.error
= _("Use of PC here is UNPREDICTABLE");
19248 if (inst
.operands
[1].immisreg
)
19249 inst
.error
= _("instruction does not accept register index");
19251 if (!inst
.operands
[1].isreg
)
19252 inst
.error
= _("instruction does not accept PC-relative addressing");
19254 if (abs (inst
.operands
[1].imm
) >= (1 << 7))
19255 inst
.error
= _("immediate value out of range");
19257 inst
.instruction
= 0xec000f80;
19259 inst
.instruction
|= 1 << sysreg_vldr_bitno
;
19260 encode_arm_cp_address (1, TRUE
, FALSE
, BFD_RELOC_ARM_T32_VLDR_VSTR_OFF_IMM
);
19261 inst
.instruction
|= (inst
.operands
[0].imm
& 0x7) << 13;
19262 inst
.instruction
|= (inst
.operands
[0].imm
& 0x8) << 19;
19266 do_vldr_vstr (void)
19268 bfd_boolean sysreg_op
= !inst
.operands
[0].isreg
;
19270 /* VLDR/VSTR (System Register). */
19273 if (!mark_feature_used (&arm_ext_v8_1m_main
))
19274 as_bad (_("Instruction not permitted on this architecture"));
19276 do_t_vldr_vstr_sysreg ();
19281 if (!mark_feature_used (&fpu_vfp_ext_v1xd
))
19282 as_bad (_("Instruction not permitted on this architecture"));
19283 do_neon_ldr_str ();
19287 /* "interleave" version also handles non-interleaving register VLD1/VST1
19291 do_neon_ld_st_interleave (void)
19293 struct neon_type_el et
= neon_check_type (1, NS_NULL
,
19294 N_8
| N_16
| N_32
| N_64
);
19295 unsigned alignbits
= 0;
19297 /* The bits in this table go:
19298 0: register stride of one (0) or two (1)
19299 1,2: register list length, minus one (1, 2, 3, 4).
19300 3,4: <n> in instruction type, minus one (VLD<n> / VST<n>).
19301 We use -1 for invalid entries. */
19302 const int typetable
[] =
19304 0x7, -1, 0xa, -1, 0x6, -1, 0x2, -1, /* VLD1 / VST1. */
19305 -1, -1, 0x8, 0x9, -1, -1, 0x3, -1, /* VLD2 / VST2. */
19306 -1, -1, -1, -1, 0x4, 0x5, -1, -1, /* VLD3 / VST3. */
19307 -1, -1, -1, -1, -1, -1, 0x0, 0x1 /* VLD4 / VST4. */
19311 if (et
.type
== NT_invtype
)
19314 if (inst
.operands
[1].immisalign
)
19315 switch (inst
.operands
[1].imm
>> 8)
19317 case 64: alignbits
= 1; break;
19319 if (NEON_REGLIST_LENGTH (inst
.operands
[0].imm
) != 2
19320 && NEON_REGLIST_LENGTH (inst
.operands
[0].imm
) != 4)
19321 goto bad_alignment
;
19325 if (NEON_REGLIST_LENGTH (inst
.operands
[0].imm
) != 4)
19326 goto bad_alignment
;
19331 first_error (_("bad alignment"));
19335 inst
.instruction
|= alignbits
<< 4;
19336 inst
.instruction
|= neon_logbits (et
.size
) << 6;
19338 /* Bits [4:6] of the immediate in a list specifier encode register stride
19339 (minus 1) in bit 4, and list length in bits [5:6]. We put the <n> of
19340 VLD<n>/VST<n> in bits [9:8] of the initial bitmask. Suck it out here, look
19341 up the right value for "type" in a table based on this value and the given
19342 list style, then stick it back. */
19343 idx
= ((inst
.operands
[0].imm
>> 4) & 7)
19344 | (((inst
.instruction
>> 8) & 3) << 3);
19346 typebits
= typetable
[idx
];
19348 constraint (typebits
== -1, _("bad list type for instruction"));
19349 constraint (((inst
.instruction
>> 8) & 3) && et
.size
== 64,
19352 inst
.instruction
&= ~0xf00;
19353 inst
.instruction
|= typebits
<< 8;
19356 /* Check alignment is valid for do_neon_ld_st_lane and do_neon_ld_dup.
19357 *DO_ALIGN is set to 1 if the relevant alignment bit should be set, 0
19358 otherwise. The variable arguments are a list of pairs of legal (size, align)
19359 values, terminated with -1. */
19362 neon_alignment_bit (int size
, int align
, int *do_alignment
, ...)
19365 int result
= FAIL
, thissize
, thisalign
;
19367 if (!inst
.operands
[1].immisalign
)
19373 va_start (ap
, do_alignment
);
19377 thissize
= va_arg (ap
, int);
19378 if (thissize
== -1)
19380 thisalign
= va_arg (ap
, int);
19382 if (size
== thissize
&& align
== thisalign
)
19385 while (result
!= SUCCESS
);
19389 if (result
== SUCCESS
)
19392 first_error (_("unsupported alignment for instruction"));
19398 do_neon_ld_st_lane (void)
19400 struct neon_type_el et
= neon_check_type (1, NS_NULL
, N_8
| N_16
| N_32
);
19401 int align_good
, do_alignment
= 0;
19402 int logsize
= neon_logbits (et
.size
);
19403 int align
= inst
.operands
[1].imm
>> 8;
19404 int n
= (inst
.instruction
>> 8) & 3;
19405 int max_el
= 64 / et
.size
;
19407 if (et
.type
== NT_invtype
)
19410 constraint (NEON_REGLIST_LENGTH (inst
.operands
[0].imm
) != n
+ 1,
19411 _("bad list length"));
19412 constraint (NEON_LANE (inst
.operands
[0].imm
) >= max_el
,
19413 _("scalar index out of range"));
19414 constraint (n
!= 0 && NEON_REG_STRIDE (inst
.operands
[0].imm
) == 2
19416 _("stride of 2 unavailable when element size is 8"));
19420 case 0: /* VLD1 / VST1. */
19421 align_good
= neon_alignment_bit (et
.size
, align
, &do_alignment
, 16, 16,
19423 if (align_good
== FAIL
)
19427 unsigned alignbits
= 0;
19430 case 16: alignbits
= 0x1; break;
19431 case 32: alignbits
= 0x3; break;
19434 inst
.instruction
|= alignbits
<< 4;
19438 case 1: /* VLD2 / VST2. */
19439 align_good
= neon_alignment_bit (et
.size
, align
, &do_alignment
, 8, 16,
19440 16, 32, 32, 64, -1);
19441 if (align_good
== FAIL
)
19444 inst
.instruction
|= 1 << 4;
19447 case 2: /* VLD3 / VST3. */
19448 constraint (inst
.operands
[1].immisalign
,
19449 _("can't use alignment with this instruction"));
19452 case 3: /* VLD4 / VST4. */
19453 align_good
= neon_alignment_bit (et
.size
, align
, &do_alignment
, 8, 32,
19454 16, 64, 32, 64, 32, 128, -1);
19455 if (align_good
== FAIL
)
19459 unsigned alignbits
= 0;
19462 case 8: alignbits
= 0x1; break;
19463 case 16: alignbits
= 0x1; break;
19464 case 32: alignbits
= (align
== 64) ? 0x1 : 0x2; break;
19467 inst
.instruction
|= alignbits
<< 4;
19474 /* Reg stride of 2 is encoded in bit 5 when size==16, bit 6 when size==32. */
19475 if (n
!= 0 && NEON_REG_STRIDE (inst
.operands
[0].imm
) == 2)
19476 inst
.instruction
|= 1 << (4 + logsize
);
19478 inst
.instruction
|= NEON_LANE (inst
.operands
[0].imm
) << (logsize
+ 5);
19479 inst
.instruction
|= logsize
<< 10;
19482 /* Encode single n-element structure to all lanes VLD<n> instructions. */
19485 do_neon_ld_dup (void)
19487 struct neon_type_el et
= neon_check_type (1, NS_NULL
, N_8
| N_16
| N_32
);
19488 int align_good
, do_alignment
= 0;
19490 if (et
.type
== NT_invtype
)
19493 switch ((inst
.instruction
>> 8) & 3)
19495 case 0: /* VLD1. */
19496 gas_assert (NEON_REG_STRIDE (inst
.operands
[0].imm
) != 2);
19497 align_good
= neon_alignment_bit (et
.size
, inst
.operands
[1].imm
>> 8,
19498 &do_alignment
, 16, 16, 32, 32, -1);
19499 if (align_good
== FAIL
)
19501 switch (NEON_REGLIST_LENGTH (inst
.operands
[0].imm
))
19504 case 2: inst
.instruction
|= 1 << 5; break;
19505 default: first_error (_("bad list length")); return;
19507 inst
.instruction
|= neon_logbits (et
.size
) << 6;
19510 case 1: /* VLD2. */
19511 align_good
= neon_alignment_bit (et
.size
, inst
.operands
[1].imm
>> 8,
19512 &do_alignment
, 8, 16, 16, 32, 32, 64,
19514 if (align_good
== FAIL
)
19516 constraint (NEON_REGLIST_LENGTH (inst
.operands
[0].imm
) != 2,
19517 _("bad list length"));
19518 if (NEON_REG_STRIDE (inst
.operands
[0].imm
) == 2)
19519 inst
.instruction
|= 1 << 5;
19520 inst
.instruction
|= neon_logbits (et
.size
) << 6;
19523 case 2: /* VLD3. */
19524 constraint (inst
.operands
[1].immisalign
,
19525 _("can't use alignment with this instruction"));
19526 constraint (NEON_REGLIST_LENGTH (inst
.operands
[0].imm
) != 3,
19527 _("bad list length"));
19528 if (NEON_REG_STRIDE (inst
.operands
[0].imm
) == 2)
19529 inst
.instruction
|= 1 << 5;
19530 inst
.instruction
|= neon_logbits (et
.size
) << 6;
19533 case 3: /* VLD4. */
19535 int align
= inst
.operands
[1].imm
>> 8;
19536 align_good
= neon_alignment_bit (et
.size
, align
, &do_alignment
, 8, 32,
19537 16, 64, 32, 64, 32, 128, -1);
19538 if (align_good
== FAIL
)
19540 constraint (NEON_REGLIST_LENGTH (inst
.operands
[0].imm
) != 4,
19541 _("bad list length"));
19542 if (NEON_REG_STRIDE (inst
.operands
[0].imm
) == 2)
19543 inst
.instruction
|= 1 << 5;
19544 if (et
.size
== 32 && align
== 128)
19545 inst
.instruction
|= 0x3 << 6;
19547 inst
.instruction
|= neon_logbits (et
.size
) << 6;
19554 inst
.instruction
|= do_alignment
<< 4;
19557 /* Disambiguate VLD<n> and VST<n> instructions, and fill in common bits (those
19558 apart from bits [11:4]. */
19561 do_neon_ldx_stx (void)
19563 if (inst
.operands
[1].isreg
)
19564 constraint (inst
.operands
[1].reg
== REG_PC
, BAD_PC
);
19566 switch (NEON_LANE (inst
.operands
[0].imm
))
19568 case NEON_INTERLEAVE_LANES
:
19569 NEON_ENCODE (INTERLV
, inst
);
19570 do_neon_ld_st_interleave ();
19573 case NEON_ALL_LANES
:
19574 NEON_ENCODE (DUP
, inst
);
19575 if (inst
.instruction
== N_INV
)
19577 first_error ("only loads support such operands");
19584 NEON_ENCODE (LANE
, inst
);
19585 do_neon_ld_st_lane ();
19588 /* L bit comes from bit mask. */
19589 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
19590 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
19591 inst
.instruction
|= inst
.operands
[1].reg
<< 16;
19593 if (inst
.operands
[1].postind
)
19595 int postreg
= inst
.operands
[1].imm
& 0xf;
19596 constraint (!inst
.operands
[1].immisreg
,
19597 _("post-index must be a register"));
19598 constraint (postreg
== 0xd || postreg
== 0xf,
19599 _("bad register for post-index"));
19600 inst
.instruction
|= postreg
;
19604 constraint (inst
.operands
[1].immisreg
, BAD_ADDR_MODE
);
19605 constraint (inst
.relocs
[0].exp
.X_op
!= O_constant
19606 || inst
.relocs
[0].exp
.X_add_number
!= 0,
19609 if (inst
.operands
[1].writeback
)
19611 inst
.instruction
|= 0xd;
19614 inst
.instruction
|= 0xf;
19618 inst
.instruction
|= 0xf9000000;
19620 inst
.instruction
|= 0xf4000000;
19625 do_vfp_nsyn_fpv8 (enum neon_shape rs
)
19627 /* Targets like FPv5-SP-D16 don't support FP v8 instructions with
19628 D register operands. */
19629 if (neon_shape_class
[rs
] == SC_DOUBLE
)
19630 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_armv8
),
19633 NEON_ENCODE (FPV8
, inst
);
19635 if (rs
== NS_FFF
|| rs
== NS_HHH
)
19637 do_vfp_sp_dyadic ();
19639 /* ARMv8.2 fp16 instruction. */
19641 do_scalar_fp16_v82_encode ();
19644 do_vfp_dp_rd_rn_rm ();
19647 inst
.instruction
|= 0x100;
19649 inst
.instruction
|= 0xf0000000;
19655 set_pred_insn_type (OUTSIDE_PRED_INSN
);
19657 if (try_vfp_nsyn (3, do_vfp_nsyn_fpv8
) != SUCCESS
)
19658 first_error (_("invalid instruction shape"));
19664 set_pred_insn_type (OUTSIDE_PRED_INSN
);
19666 if (try_vfp_nsyn (3, do_vfp_nsyn_fpv8
) == SUCCESS
)
19669 if (vfp_or_neon_is_neon (NEON_CHECK_CC
| NEON_CHECK_ARCH8
) == FAIL
)
19672 neon_dyadic_misc (NT_untyped
, N_F_16_32
, 0);
19676 do_vrint_1 (enum neon_cvt_mode mode
)
19678 enum neon_shape rs
= neon_select_shape (NS_HH
, NS_FF
, NS_DD
, NS_QQ
, NS_NULL
);
19679 struct neon_type_el et
;
19684 /* Targets like FPv5-SP-D16 don't support FP v8 instructions with
19685 D register operands. */
19686 if (neon_shape_class
[rs
] == SC_DOUBLE
)
19687 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_armv8
),
19690 et
= neon_check_type (2, rs
, N_EQK
| N_VFP
, N_F_ALL
| N_KEY
19692 if (et
.type
!= NT_invtype
)
19694 /* VFP encodings. */
19695 if (mode
== neon_cvt_mode_a
|| mode
== neon_cvt_mode_n
19696 || mode
== neon_cvt_mode_p
|| mode
== neon_cvt_mode_m
)
19697 set_pred_insn_type (OUTSIDE_PRED_INSN
);
19699 NEON_ENCODE (FPV8
, inst
);
19700 if (rs
== NS_FF
|| rs
== NS_HH
)
19701 do_vfp_sp_monadic ();
19703 do_vfp_dp_rd_rm ();
19707 case neon_cvt_mode_r
: inst
.instruction
|= 0x00000000; break;
19708 case neon_cvt_mode_z
: inst
.instruction
|= 0x00000080; break;
19709 case neon_cvt_mode_x
: inst
.instruction
|= 0x00010000; break;
19710 case neon_cvt_mode_a
: inst
.instruction
|= 0xf0000000; break;
19711 case neon_cvt_mode_n
: inst
.instruction
|= 0xf0010000; break;
19712 case neon_cvt_mode_p
: inst
.instruction
|= 0xf0020000; break;
19713 case neon_cvt_mode_m
: inst
.instruction
|= 0xf0030000; break;
19717 inst
.instruction
|= (rs
== NS_DD
) << 8;
19718 do_vfp_cond_or_thumb ();
19720 /* ARMv8.2 fp16 vrint instruction. */
19722 do_scalar_fp16_v82_encode ();
19726 /* Neon encodings (or something broken...). */
19728 et
= neon_check_type (2, rs
, N_EQK
, N_F_16_32
| N_KEY
);
19730 if (et
.type
== NT_invtype
)
19733 set_pred_insn_type (OUTSIDE_PRED_INSN
);
19734 NEON_ENCODE (FLOAT
, inst
);
19736 if (vfp_or_neon_is_neon (NEON_CHECK_CC
| NEON_CHECK_ARCH8
) == FAIL
)
19739 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
19740 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
19741 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
);
19742 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 5;
19743 inst
.instruction
|= neon_quad (rs
) << 6;
19744 /* Mask off the original size bits and reencode them. */
19745 inst
.instruction
= ((inst
.instruction
& 0xfff3ffff)
19746 | neon_logbits (et
.size
) << 18);
19750 case neon_cvt_mode_z
: inst
.instruction
|= 3 << 7; break;
19751 case neon_cvt_mode_x
: inst
.instruction
|= 1 << 7; break;
19752 case neon_cvt_mode_a
: inst
.instruction
|= 2 << 7; break;
19753 case neon_cvt_mode_n
: inst
.instruction
|= 0 << 7; break;
19754 case neon_cvt_mode_p
: inst
.instruction
|= 7 << 7; break;
19755 case neon_cvt_mode_m
: inst
.instruction
|= 5 << 7; break;
19756 case neon_cvt_mode_r
: inst
.error
= _("invalid rounding mode"); break;
19761 inst
.instruction
|= 0xfc000000;
19763 inst
.instruction
|= 0xf0000000;
19770 do_vrint_1 (neon_cvt_mode_x
);
19776 do_vrint_1 (neon_cvt_mode_z
);
19782 do_vrint_1 (neon_cvt_mode_r
);
19788 do_vrint_1 (neon_cvt_mode_a
);
19794 do_vrint_1 (neon_cvt_mode_n
);
19800 do_vrint_1 (neon_cvt_mode_p
);
19806 do_vrint_1 (neon_cvt_mode_m
);
19810 neon_scalar_for_vcmla (unsigned opnd
, unsigned elsize
)
19812 unsigned regno
= NEON_SCALAR_REG (opnd
);
19813 unsigned elno
= NEON_SCALAR_INDEX (opnd
);
19815 if (elsize
== 16 && elno
< 2 && regno
< 16)
19816 return regno
| (elno
<< 4);
19817 else if (elsize
== 32 && elno
== 0)
19820 first_error (_("scalar out of range"));
19827 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, mve_fp_ext
)
19828 && (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_neon_ext_armv8
)
19829 || !mark_feature_used (&arm_ext_v8_3
)), (BAD_FPU
));
19830 constraint (inst
.relocs
[0].exp
.X_op
!= O_constant
,
19831 _("expression too complex"));
19832 unsigned rot
= inst
.relocs
[0].exp
.X_add_number
;
19833 constraint (rot
!= 0 && rot
!= 90 && rot
!= 180 && rot
!= 270,
19834 _("immediate out of range"));
19837 if (check_simd_pred_availability (1, NEON_CHECK_ARCH8
| NEON_CHECK_CC
))
19840 if (inst
.operands
[2].isscalar
)
19842 if (ARM_CPU_HAS_FEATURE (cpu_variant
, mve_fp_ext
))
19843 first_error (_("invalid instruction shape"));
19844 enum neon_shape rs
= neon_select_shape (NS_DDSI
, NS_QQSI
, NS_NULL
);
19845 unsigned size
= neon_check_type (3, rs
, N_EQK
, N_EQK
,
19846 N_KEY
| N_F16
| N_F32
).size
;
19847 unsigned m
= neon_scalar_for_vcmla (inst
.operands
[2].reg
, size
);
19849 inst
.instruction
= 0xfe000800;
19850 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
19851 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
19852 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
) << 16;
19853 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 7;
19854 inst
.instruction
|= LOW4 (m
);
19855 inst
.instruction
|= HI1 (m
) << 5;
19856 inst
.instruction
|= neon_quad (rs
) << 6;
19857 inst
.instruction
|= rot
<< 20;
19858 inst
.instruction
|= (size
== 32) << 23;
19862 enum neon_shape rs
;
19863 if (ARM_CPU_HAS_FEATURE (cpu_variant
, mve_fp_ext
))
19864 rs
= neon_select_shape (NS_QQQI
, NS_NULL
);
19866 rs
= neon_select_shape (NS_DDDI
, NS_QQQI
, NS_NULL
);
19868 unsigned size
= neon_check_type (3, rs
, N_EQK
, N_EQK
,
19869 N_KEY
| N_F16
| N_F32
).size
;
19870 if (ARM_CPU_HAS_FEATURE (cpu_variant
, mve_fp_ext
) && size
== 32
19871 && (inst
.operands
[0].reg
== inst
.operands
[1].reg
19872 || inst
.operands
[0].reg
== inst
.operands
[2].reg
))
19873 as_tsktsk (BAD_MVE_SRCDEST
);
19875 neon_three_same (neon_quad (rs
), 0, -1);
19876 inst
.instruction
&= 0x00ffffff; /* Undo neon_dp_fixup. */
19877 inst
.instruction
|= 0xfc200800;
19878 inst
.instruction
|= rot
<< 23;
19879 inst
.instruction
|= (size
== 32) << 20;
19886 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
)
19887 && (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_neon_ext_armv8
)
19888 || !mark_feature_used (&arm_ext_v8_3
)), (BAD_FPU
));
19889 constraint (inst
.relocs
[0].exp
.X_op
!= O_constant
,
19890 _("expression too complex"));
19892 unsigned rot
= inst
.relocs
[0].exp
.X_add_number
;
19893 constraint (rot
!= 90 && rot
!= 270, _("immediate out of range"));
19894 enum neon_shape rs
;
19895 struct neon_type_el et
;
19896 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
))
19898 rs
= neon_select_shape (NS_DDDI
, NS_QQQI
, NS_NULL
);
19899 et
= neon_check_type (3, rs
, N_EQK
, N_EQK
, N_KEY
| N_F16
| N_F32
);
19903 rs
= neon_select_shape (NS_QQQI
, NS_NULL
);
19904 et
= neon_check_type (3, rs
, N_EQK
, N_EQK
, N_KEY
| N_F16
| N_F32
| N_I8
19906 if (et
.size
== 32 && inst
.operands
[0].reg
== inst
.operands
[2].reg
)
19907 as_tsktsk (_("Warning: 32-bit element size and same first and third "
19908 "operand makes instruction UNPREDICTABLE"));
19911 if (et
.type
== NT_invtype
)
19914 if (check_simd_pred_availability (et
.type
== NT_float
, NEON_CHECK_ARCH8
19918 if (et
.type
== NT_float
)
19920 neon_three_same (neon_quad (rs
), 0, -1);
19921 inst
.instruction
&= 0x00ffffff; /* Undo neon_dp_fixup. */
19922 inst
.instruction
|= 0xfc800800;
19923 inst
.instruction
|= (rot
== 270) << 24;
19924 inst
.instruction
|= (et
.size
== 32) << 20;
19928 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
), BAD_FPU
);
19929 inst
.instruction
= 0xfe000f00;
19930 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
19931 inst
.instruction
|= neon_logbits (et
.size
) << 20;
19932 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
) << 16;
19933 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
19934 inst
.instruction
|= (rot
== 270) << 12;
19935 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 7;
19936 inst
.instruction
|= HI1 (inst
.operands
[2].reg
) << 5;
19937 inst
.instruction
|= LOW4 (inst
.operands
[2].reg
);
19942 /* Dot Product instructions encoding support. */
19945 do_neon_dotproduct (int unsigned_p
)
19947 enum neon_shape rs
;
19948 unsigned scalar_oprd2
= 0;
19951 if (inst
.cond
!= COND_ALWAYS
)
19952 as_warn (_("Dot Product instructions cannot be conditional, the behaviour "
19953 "is UNPREDICTABLE"));
19955 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_neon_ext_armv8
),
19958 /* Dot Product instructions are in three-same D/Q register format or the third
19959 operand can be a scalar index register. */
19960 if (inst
.operands
[2].isscalar
)
19962 scalar_oprd2
= neon_scalar_for_mul (inst
.operands
[2].reg
, 32);
19963 high8
= 0xfe000000;
19964 rs
= neon_select_shape (NS_DDS
, NS_QQS
, NS_NULL
);
19968 high8
= 0xfc000000;
19969 rs
= neon_select_shape (NS_DDD
, NS_QQQ
, NS_NULL
);
19973 neon_check_type (3, rs
, N_EQK
, N_EQK
, N_KEY
| N_U8
);
19975 neon_check_type (3, rs
, N_EQK
, N_EQK
, N_KEY
| N_S8
);
19977 /* The "U" bit in traditional Three Same encoding is fixed to 0 for Dot
19978 Product instruction, so we pass 0 as the "ubit" parameter. And the
19979 "Size" field are fixed to 0x2, so we pass 32 as the "size" parameter. */
19980 neon_three_same (neon_quad (rs
), 0, 32);
19982 /* Undo neon_dp_fixup. Dot Product instructions are using a slightly
19983 different NEON three-same encoding. */
19984 inst
.instruction
&= 0x00ffffff;
19985 inst
.instruction
|= high8
;
19986 /* Encode 'U' bit which indicates signedness. */
19987 inst
.instruction
|= (unsigned_p
? 1 : 0) << 4;
19988 /* Re-encode operand2 if it's indexed scalar operand. What has been encoded
19989 from inst.operand[2].reg in neon_three_same is GAS's internal encoding, not
19990 the instruction encoding. */
19991 if (inst
.operands
[2].isscalar
)
19993 inst
.instruction
&= 0xffffffd0;
19994 inst
.instruction
|= LOW4 (scalar_oprd2
);
19995 inst
.instruction
|= HI1 (scalar_oprd2
) << 5;
19999 /* Dot Product instructions for signed integer. */
20002 do_neon_dotproduct_s (void)
20004 return do_neon_dotproduct (0);
20007 /* Dot Product instructions for unsigned integer. */
20010 do_neon_dotproduct_u (void)
20012 return do_neon_dotproduct (1);
20015 /* Crypto v1 instructions. */
20017 do_crypto_2op_1 (unsigned elttype
, int op
)
20019 set_pred_insn_type (OUTSIDE_PRED_INSN
);
20021 if (neon_check_type (2, NS_QQ
, N_EQK
| N_UNT
, elttype
| N_UNT
| N_KEY
).type
20027 NEON_ENCODE (INTEGER
, inst
);
20028 inst
.instruction
|= LOW4 (inst
.operands
[0].reg
) << 12;
20029 inst
.instruction
|= HI1 (inst
.operands
[0].reg
) << 22;
20030 inst
.instruction
|= LOW4 (inst
.operands
[1].reg
);
20031 inst
.instruction
|= HI1 (inst
.operands
[1].reg
) << 5;
20033 inst
.instruction
|= op
<< 6;
20036 inst
.instruction
|= 0xfc000000;
20038 inst
.instruction
|= 0xf0000000;
20042 do_crypto_3op_1 (int u
, int op
)
20044 set_pred_insn_type (OUTSIDE_PRED_INSN
);
20046 if (neon_check_type (3, NS_QQQ
, N_EQK
| N_UNT
, N_EQK
| N_UNT
,
20047 N_32
| N_UNT
| N_KEY
).type
== NT_invtype
)
20052 NEON_ENCODE (INTEGER
, inst
);
20053 neon_three_same (1, u
, 8 << op
);
20059 do_crypto_2op_1 (N_8
, 0);
20065 do_crypto_2op_1 (N_8
, 1);
20071 do_crypto_2op_1 (N_8
, 2);
20077 do_crypto_2op_1 (N_8
, 3);
20083 do_crypto_3op_1 (0, 0);
20089 do_crypto_3op_1 (0, 1);
20095 do_crypto_3op_1 (0, 2);
20101 do_crypto_3op_1 (0, 3);
20107 do_crypto_3op_1 (1, 0);
20113 do_crypto_3op_1 (1, 1);
20117 do_sha256su1 (void)
20119 do_crypto_3op_1 (1, 2);
20125 do_crypto_2op_1 (N_32
, -1);
20131 do_crypto_2op_1 (N_32
, 0);
20135 do_sha256su0 (void)
20137 do_crypto_2op_1 (N_32
, 1);
20141 do_crc32_1 (unsigned int poly
, unsigned int sz
)
20143 unsigned int Rd
= inst
.operands
[0].reg
;
20144 unsigned int Rn
= inst
.operands
[1].reg
;
20145 unsigned int Rm
= inst
.operands
[2].reg
;
20147 set_pred_insn_type (OUTSIDE_PRED_INSN
);
20148 inst
.instruction
|= LOW4 (Rd
) << (thumb_mode
? 8 : 12);
20149 inst
.instruction
|= LOW4 (Rn
) << 16;
20150 inst
.instruction
|= LOW4 (Rm
);
20151 inst
.instruction
|= sz
<< (thumb_mode
? 4 : 21);
20152 inst
.instruction
|= poly
<< (thumb_mode
? 20 : 9);
20154 if (Rd
== REG_PC
|| Rn
== REG_PC
|| Rm
== REG_PC
)
20155 as_warn (UNPRED_REG ("r15"));
20197 constraint (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_vfp_ext_armv8
),
20199 neon_check_type (2, NS_FD
, N_S32
, N_F64
);
20200 do_vfp_sp_dp_cvt ();
20201 do_vfp_cond_or_thumb ();
20205 /* Overall per-instruction processing. */
20207 /* We need to be able to fix up arbitrary expressions in some statements.
20208 This is so that we can handle symbols that are an arbitrary distance from
20209 the pc. The most common cases are of the form ((+/-sym -/+ . - 8) & mask),
20210 which returns part of an address in a form which will be valid for
20211 a data instruction. We do this by pushing the expression into a symbol
20212 in the expr_section, and creating a fix for that. */
20215 fix_new_arm (fragS
* frag
,
20229 /* Create an absolute valued symbol, so we have something to
20230 refer to in the object file. Unfortunately for us, gas's
20231 generic expression parsing will already have folded out
20232 any use of .set foo/.type foo %function that may have
20233 been used to set type information of the target location,
20234 that's being specified symbolically. We have to presume
20235 the user knows what they are doing. */
20239 sprintf (name
, "*ABS*0x%lx", (unsigned long)exp
->X_add_number
);
20241 symbol
= symbol_find_or_make (name
);
20242 S_SET_SEGMENT (symbol
, absolute_section
);
20243 symbol_set_frag (symbol
, &zero_address_frag
);
20244 S_SET_VALUE (symbol
, exp
->X_add_number
);
20245 exp
->X_op
= O_symbol
;
20246 exp
->X_add_symbol
= symbol
;
20247 exp
->X_add_number
= 0;
20253 new_fix
= fix_new_exp (frag
, where
, size
, exp
, pc_rel
,
20254 (enum bfd_reloc_code_real
) reloc
);
20258 new_fix
= (fixS
*) fix_new (frag
, where
, size
, make_expr_symbol (exp
), 0,
20259 pc_rel
, (enum bfd_reloc_code_real
) reloc
);
20263 /* Mark whether the fix is to a THUMB instruction, or an ARM
20265 new_fix
->tc_fix_data
= thumb_mode
;
20268 /* Create a frg for an instruction requiring relaxation. */
20270 output_relax_insn (void)
20276 /* The size of the instruction is unknown, so tie the debug info to the
20277 start of the instruction. */
20278 dwarf2_emit_insn (0);
20280 switch (inst
.relocs
[0].exp
.X_op
)
20283 sym
= inst
.relocs
[0].exp
.X_add_symbol
;
20284 offset
= inst
.relocs
[0].exp
.X_add_number
;
20288 offset
= inst
.relocs
[0].exp
.X_add_number
;
20291 sym
= make_expr_symbol (&inst
.relocs
[0].exp
);
20295 to
= frag_var (rs_machine_dependent
, INSN_SIZE
, THUMB_SIZE
,
20296 inst
.relax
, sym
, offset
, NULL
/*offset, opcode*/);
20297 md_number_to_chars (to
, inst
.instruction
, THUMB_SIZE
);
20300 /* Write a 32-bit thumb instruction to buf. */
20302 put_thumb32_insn (char * buf
, unsigned long insn
)
20304 md_number_to_chars (buf
, insn
>> 16, THUMB_SIZE
);
20305 md_number_to_chars (buf
+ THUMB_SIZE
, insn
, THUMB_SIZE
);
20309 output_inst (const char * str
)
20315 as_bad ("%s -- `%s'", inst
.error
, str
);
20320 output_relax_insn ();
20323 if (inst
.size
== 0)
20326 to
= frag_more (inst
.size
);
20327 /* PR 9814: Record the thumb mode into the current frag so that we know
20328 what type of NOP padding to use, if necessary. We override any previous
20329 setting so that if the mode has changed then the NOPS that we use will
20330 match the encoding of the last instruction in the frag. */
20331 frag_now
->tc_frag_data
.thumb_mode
= thumb_mode
| MODE_RECORDED
;
20333 if (thumb_mode
&& (inst
.size
> THUMB_SIZE
))
20335 gas_assert (inst
.size
== (2 * THUMB_SIZE
));
20336 put_thumb32_insn (to
, inst
.instruction
);
20338 else if (inst
.size
> INSN_SIZE
)
20340 gas_assert (inst
.size
== (2 * INSN_SIZE
));
20341 md_number_to_chars (to
, inst
.instruction
, INSN_SIZE
);
20342 md_number_to_chars (to
+ INSN_SIZE
, inst
.instruction
, INSN_SIZE
);
20345 md_number_to_chars (to
, inst
.instruction
, inst
.size
);
20348 for (r
= 0; r
< ARM_IT_MAX_RELOCS
; r
++)
20350 if (inst
.relocs
[r
].type
!= BFD_RELOC_UNUSED
)
20351 fix_new_arm (frag_now
, to
- frag_now
->fr_literal
,
20352 inst
.size
, & inst
.relocs
[r
].exp
, inst
.relocs
[r
].pc_rel
,
20353 inst
.relocs
[r
].type
);
20356 dwarf2_emit_insn (inst
.size
);
20360 output_it_inst (int cond
, int mask
, char * to
)
20362 unsigned long instruction
= 0xbf00;
20365 instruction
|= mask
;
20366 instruction
|= cond
<< 4;
20370 to
= frag_more (2);
20372 dwarf2_emit_insn (2);
20376 md_number_to_chars (to
, instruction
, 2);
20381 /* Tag values used in struct asm_opcode's tag field. */
20384 OT_unconditional
, /* Instruction cannot be conditionalized.
20385 The ARM condition field is still 0xE. */
20386 OT_unconditionalF
, /* Instruction cannot be conditionalized
20387 and carries 0xF in its ARM condition field. */
20388 OT_csuffix
, /* Instruction takes a conditional suffix. */
20389 OT_csuffixF
, /* Some forms of the instruction take a scalar
20390 conditional suffix, others place 0xF where the
20391 condition field would be, others take a vector
20392 conditional suffix. */
20393 OT_cinfix3
, /* Instruction takes a conditional infix,
20394 beginning at character index 3. (In
20395 unified mode, it becomes a suffix.) */
20396 OT_cinfix3_deprecated
, /* The same as OT_cinfix3. This is used for
20397 tsts, cmps, cmns, and teqs. */
20398 OT_cinfix3_legacy
, /* Legacy instruction takes a conditional infix at
20399 character index 3, even in unified mode. Used for
20400 legacy instructions where suffix and infix forms
20401 may be ambiguous. */
20402 OT_csuf_or_in3
, /* Instruction takes either a conditional
20403 suffix or an infix at character index 3. */
20404 OT_odd_infix_unc
, /* This is the unconditional variant of an
20405 instruction that takes a conditional infix
20406 at an unusual position. In unified mode,
20407 this variant will accept a suffix. */
20408 OT_odd_infix_0
/* Values greater than or equal to OT_odd_infix_0
20409 are the conditional variants of instructions that
20410 take conditional infixes in unusual positions.
20411 The infix appears at character index
20412 (tag - OT_odd_infix_0). These are not accepted
20413 in unified mode. */
20416 /* Subroutine of md_assemble, responsible for looking up the primary
20417 opcode from the mnemonic the user wrote. STR points to the
20418 beginning of the mnemonic.
20420 This is not simply a hash table lookup, because of conditional
20421 variants. Most instructions have conditional variants, which are
20422 expressed with a _conditional affix_ to the mnemonic. If we were
20423 to encode each conditional variant as a literal string in the opcode
20424 table, it would have approximately 20,000 entries.
20426 Most mnemonics take this affix as a suffix, and in unified syntax,
20427 'most' is upgraded to 'all'. However, in the divided syntax, some
20428 instructions take the affix as an infix, notably the s-variants of
20429 the arithmetic instructions. Of those instructions, all but six
20430 have the infix appear after the third character of the mnemonic.
20432 Accordingly, the algorithm for looking up primary opcodes given
20435 1. Look up the identifier in the opcode table.
20436 If we find a match, go to step U.
20438 2. Look up the last two characters of the identifier in the
20439 conditions table. If we find a match, look up the first N-2
20440 characters of the identifier in the opcode table. If we
20441 find a match, go to step CE.
20443 3. Look up the fourth and fifth characters of the identifier in
20444 the conditions table. If we find a match, extract those
20445 characters from the identifier, and look up the remaining
20446 characters in the opcode table. If we find a match, go
20451 U. Examine the tag field of the opcode structure, in case this is
20452 one of the six instructions with its conditional infix in an
20453 unusual place. If it is, the tag tells us where to find the
20454 infix; look it up in the conditions table and set inst.cond
20455 accordingly. Otherwise, this is an unconditional instruction.
20456 Again set inst.cond accordingly. Return the opcode structure.
20458 CE. Examine the tag field to make sure this is an instruction that
20459 should receive a conditional suffix. If it is not, fail.
20460 Otherwise, set inst.cond from the suffix we already looked up,
20461 and return the opcode structure.
20463 CM. Examine the tag field to make sure this is an instruction that
20464 should receive a conditional infix after the third character.
20465 If it is not, fail. Otherwise, undo the edits to the current
20466 line of input and proceed as for case CE. */
20468 static const struct asm_opcode
*
20469 opcode_lookup (char **str
)
20473 const struct asm_opcode
*opcode
;
20474 const struct asm_cond
*cond
;
20477 /* Scan up to the end of the mnemonic, which must end in white space,
20478 '.' (in unified mode, or for Neon/VFP instructions), or end of string. */
20479 for (base
= end
= *str
; *end
!= '\0'; end
++)
20480 if (*end
== ' ' || *end
== '.')
20486 /* Handle a possible width suffix and/or Neon type suffix. */
20491 /* The .w and .n suffixes are only valid if the unified syntax is in
20493 if (unified_syntax
&& end
[1] == 'w')
20495 else if (unified_syntax
&& end
[1] == 'n')
20500 inst
.vectype
.elems
= 0;
20502 *str
= end
+ offset
;
20504 if (end
[offset
] == '.')
20506 /* See if we have a Neon type suffix (possible in either unified or
20507 non-unified ARM syntax mode). */
20508 if (parse_neon_type (&inst
.vectype
, str
) == FAIL
)
20511 else if (end
[offset
] != '\0' && end
[offset
] != ' ')
20517 /* Look for unaffixed or special-case affixed mnemonic. */
20518 opcode
= (const struct asm_opcode
*) hash_find_n (arm_ops_hsh
, base
,
20523 if (opcode
->tag
< OT_odd_infix_0
)
20525 inst
.cond
= COND_ALWAYS
;
20529 if (warn_on_deprecated
&& unified_syntax
)
20530 as_tsktsk (_("conditional infixes are deprecated in unified syntax"));
20531 affix
= base
+ (opcode
->tag
- OT_odd_infix_0
);
20532 cond
= (const struct asm_cond
*) hash_find_n (arm_cond_hsh
, affix
, 2);
20535 inst
.cond
= cond
->value
;
20538 if (ARM_CPU_HAS_FEATURE (cpu_variant
, mve_ext
))
20540 /* Cannot have a conditional suffix on a mnemonic of less than a character.
20542 if (end
- base
< 2)
20545 cond
= (const struct asm_cond
*) hash_find_n (arm_vcond_hsh
, affix
, 1);
20546 opcode
= (const struct asm_opcode
*) hash_find_n (arm_ops_hsh
, base
,
20548 /* If this opcode can not be vector predicated then don't accept it with a
20549 vector predication code. */
20550 if (opcode
&& !opcode
->mayBeVecPred
)
20553 if (!opcode
|| !cond
)
20555 /* Cannot have a conditional suffix on a mnemonic of less than two
20557 if (end
- base
< 3)
20560 /* Look for suffixed mnemonic. */
20562 cond
= (const struct asm_cond
*) hash_find_n (arm_cond_hsh
, affix
, 2);
20563 opcode
= (const struct asm_opcode
*) hash_find_n (arm_ops_hsh
, base
,
20567 if (opcode
&& cond
)
20570 switch (opcode
->tag
)
20572 case OT_cinfix3_legacy
:
20573 /* Ignore conditional suffixes matched on infix only mnemonics. */
20577 case OT_cinfix3_deprecated
:
20578 case OT_odd_infix_unc
:
20579 if (!unified_syntax
)
20581 /* Fall through. */
20585 case OT_csuf_or_in3
:
20586 inst
.cond
= cond
->value
;
20589 case OT_unconditional
:
20590 case OT_unconditionalF
:
20592 inst
.cond
= cond
->value
;
20595 /* Delayed diagnostic. */
20596 inst
.error
= BAD_COND
;
20597 inst
.cond
= COND_ALWAYS
;
20606 /* Cannot have a usual-position infix on a mnemonic of less than
20607 six characters (five would be a suffix). */
20608 if (end
- base
< 6)
20611 /* Look for infixed mnemonic in the usual position. */
20613 cond
= (const struct asm_cond
*) hash_find_n (arm_cond_hsh
, affix
, 2);
20617 memcpy (save
, affix
, 2);
20618 memmove (affix
, affix
+ 2, (end
- affix
) - 2);
20619 opcode
= (const struct asm_opcode
*) hash_find_n (arm_ops_hsh
, base
,
20621 memmove (affix
+ 2, affix
, (end
- affix
) - 2);
20622 memcpy (affix
, save
, 2);
20625 && (opcode
->tag
== OT_cinfix3
20626 || opcode
->tag
== OT_cinfix3_deprecated
20627 || opcode
->tag
== OT_csuf_or_in3
20628 || opcode
->tag
== OT_cinfix3_legacy
))
20631 if (warn_on_deprecated
&& unified_syntax
20632 && (opcode
->tag
== OT_cinfix3
20633 || opcode
->tag
== OT_cinfix3_deprecated
))
20634 as_tsktsk (_("conditional infixes are deprecated in unified syntax"));
20636 inst
.cond
= cond
->value
;
20643 /* This function generates an initial IT instruction, leaving its block
20644 virtually open for the new instructions. Eventually,
20645 the mask will be updated by now_pred_add_mask () each time
20646 a new instruction needs to be included in the IT block.
20647 Finally, the block is closed with close_automatic_it_block ().
20648 The block closure can be requested either from md_assemble (),
20649 a tencode (), or due to a label hook. */
20652 new_automatic_it_block (int cond
)
20654 now_pred
.state
= AUTOMATIC_PRED_BLOCK
;
20655 now_pred
.mask
= 0x18;
20656 now_pred
.cc
= cond
;
20657 now_pred
.block_length
= 1;
20658 mapping_state (MAP_THUMB
);
20659 now_pred
.insn
= output_it_inst (cond
, now_pred
.mask
, NULL
);
20660 now_pred
.warn_deprecated
= FALSE
;
20661 now_pred
.insn_cond
= TRUE
;
20664 /* Close an automatic IT block.
20665 See comments in new_automatic_it_block (). */
20668 close_automatic_it_block (void)
20670 now_pred
.mask
= 0x10;
20671 now_pred
.block_length
= 0;
20674 /* Update the mask of the current automatically-generated IT
20675 instruction. See comments in new_automatic_it_block (). */
20678 now_pred_add_mask (int cond
)
20680 #define CLEAR_BIT(value, nbit) ((value) & ~(1 << (nbit)))
20681 #define SET_BIT_VALUE(value, bitvalue, nbit) (CLEAR_BIT (value, nbit) \
20682 | ((bitvalue) << (nbit)))
20683 const int resulting_bit
= (cond
& 1);
20685 now_pred
.mask
&= 0xf;
20686 now_pred
.mask
= SET_BIT_VALUE (now_pred
.mask
,
20688 (5 - now_pred
.block_length
));
20689 now_pred
.mask
= SET_BIT_VALUE (now_pred
.mask
,
20691 ((5 - now_pred
.block_length
) - 1));
20692 output_it_inst (now_pred
.cc
, now_pred
.mask
, now_pred
.insn
);
20695 #undef SET_BIT_VALUE
20698 /* The IT blocks handling machinery is accessed through the these functions:
20699 it_fsm_pre_encode () from md_assemble ()
20700 set_pred_insn_type () optional, from the tencode functions
20701 set_pred_insn_type_last () ditto
20702 in_pred_block () ditto
20703 it_fsm_post_encode () from md_assemble ()
20704 force_automatic_it_block_close () from label handling functions
20707 1) md_assemble () calls it_fsm_pre_encode () before calling tencode (),
20708 initializing the IT insn type with a generic initial value depending
20709 on the inst.condition.
20710 2) During the tencode function, two things may happen:
20711 a) The tencode function overrides the IT insn type by
20712 calling either set_pred_insn_type (type) or
20713 set_pred_insn_type_last ().
20714 b) The tencode function queries the IT block state by
20715 calling in_pred_block () (i.e. to determine narrow/not narrow mode).
20717 Both set_pred_insn_type and in_pred_block run the internal FSM state
20718 handling function (handle_pred_state), because: a) setting the IT insn
20719 type may incur in an invalid state (exiting the function),
20720 and b) querying the state requires the FSM to be updated.
20721 Specifically we want to avoid creating an IT block for conditional
20722 branches, so it_fsm_pre_encode is actually a guess and we can't
20723 determine whether an IT block is required until the tencode () routine
20724 has decided what type of instruction this actually it.
20725 Because of this, if set_pred_insn_type and in_pred_block have to be
20726 used, set_pred_insn_type has to be called first.
20728 set_pred_insn_type_last () is a wrapper of set_pred_insn_type (type),
20729 that determines the insn IT type depending on the inst.cond code.
20730 When a tencode () routine encodes an instruction that can be
20731 either outside an IT block, or, in the case of being inside, has to be
20732 the last one, set_pred_insn_type_last () will determine the proper
20733 IT instruction type based on the inst.cond code. Otherwise,
20734 set_pred_insn_type can be called for overriding that logic or
20735 for covering other cases.
20737 Calling handle_pred_state () may not transition the IT block state to
20738 OUTSIDE_PRED_BLOCK immediately, since the (current) state could be
20739 still queried. Instead, if the FSM determines that the state should
20740 be transitioned to OUTSIDE_PRED_BLOCK, a flag is marked to be closed
20741 after the tencode () function: that's what it_fsm_post_encode () does.
20743 Since in_pred_block () calls the state handling function to get an
20744 updated state, an error may occur (due to invalid insns combination).
20745 In that case, inst.error is set.
20746 Therefore, inst.error has to be checked after the execution of
20747 the tencode () routine.
20749 3) Back in md_assemble(), it_fsm_post_encode () is called to commit
20750 any pending state change (if any) that didn't take place in
20751 handle_pred_state () as explained above. */
20754 it_fsm_pre_encode (void)
20756 if (inst
.cond
!= COND_ALWAYS
)
20757 inst
.pred_insn_type
= INSIDE_IT_INSN
;
20759 inst
.pred_insn_type
= OUTSIDE_PRED_INSN
;
20761 now_pred
.state_handled
= 0;
20764 /* IT state FSM handling function. */
20765 /* MVE instructions and non-MVE instructions are handled differently because of
20766 the introduction of VPT blocks.
20767 Specifications say that any non-MVE instruction inside a VPT block is
20768 UNPREDICTABLE, with the exception of the BKPT instruction. Whereas most MVE
20769 instructions are deemed to be UNPREDICTABLE if inside an IT block. For the
20770 few exceptions we have MVE_UNPREDICABLE_INSN.
20771 The error messages provided depending on the different combinations possible
20772 are described in the cases below:
20773 For 'most' MVE instructions:
20774 1) In an IT block, with an IT code: syntax error
20775 2) In an IT block, with a VPT code: error: must be in a VPT block
20776 3) In an IT block, with no code: warning: UNPREDICTABLE
20777 4) In a VPT block, with an IT code: syntax error
20778 5) In a VPT block, with a VPT code: OK!
20779 6) In a VPT block, with no code: error: missing code
20780 7) Outside a pred block, with an IT code: error: syntax error
20781 8) Outside a pred block, with a VPT code: error: should be in a VPT block
20782 9) Outside a pred block, with no code: OK!
20783 For non-MVE instructions:
20784 10) In an IT block, with an IT code: OK!
20785 11) In an IT block, with a VPT code: syntax error
20786 12) In an IT block, with no code: error: missing code
20787 13) In a VPT block, with an IT code: error: should be in an IT block
20788 14) In a VPT block, with a VPT code: syntax error
20789 15) In a VPT block, with no code: UNPREDICTABLE
20790 16) Outside a pred block, with an IT code: error: should be in an IT block
20791 17) Outside a pred block, with a VPT code: syntax error
20792 18) Outside a pred block, with no code: OK!
20797 handle_pred_state (void)
20799 now_pred
.state_handled
= 1;
20800 now_pred
.insn_cond
= FALSE
;
20802 switch (now_pred
.state
)
20804 case OUTSIDE_PRED_BLOCK
:
20805 switch (inst
.pred_insn_type
)
20807 case MVE_UNPREDICABLE_INSN
:
20808 case MVE_OUTSIDE_PRED_INSN
:
20809 if (inst
.cond
< COND_ALWAYS
)
20811 /* Case 7: Outside a pred block, with an IT code: error: syntax
20813 inst
.error
= BAD_SYNTAX
;
20816 /* Case 9: Outside a pred block, with no code: OK! */
20818 case OUTSIDE_PRED_INSN
:
20819 if (inst
.cond
> COND_ALWAYS
)
20821 /* Case 17: Outside a pred block, with a VPT code: syntax error.
20823 inst
.error
= BAD_SYNTAX
;
20826 /* Case 18: Outside a pred block, with no code: OK! */
20829 case INSIDE_VPT_INSN
:
20830 /* Case 8: Outside a pred block, with a VPT code: error: should be in
20832 inst
.error
= BAD_OUT_VPT
;
20835 case INSIDE_IT_INSN
:
20836 case INSIDE_IT_LAST_INSN
:
20837 if (inst
.cond
< COND_ALWAYS
)
20839 /* Case 16: Outside a pred block, with an IT code: error: should
20840 be in an IT block. */
20841 if (thumb_mode
== 0)
20844 && !(implicit_it_mode
& IMPLICIT_IT_MODE_ARM
))
20845 as_tsktsk (_("Warning: conditional outside an IT block"\
20850 if ((implicit_it_mode
& IMPLICIT_IT_MODE_THUMB
)
20851 && ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v6t2
))
20853 /* Automatically generate the IT instruction. */
20854 new_automatic_it_block (inst
.cond
);
20855 if (inst
.pred_insn_type
== INSIDE_IT_LAST_INSN
)
20856 close_automatic_it_block ();
20860 inst
.error
= BAD_OUT_IT
;
20866 else if (inst
.cond
> COND_ALWAYS
)
20868 /* Case 17: Outside a pred block, with a VPT code: syntax error.
20870 inst
.error
= BAD_SYNTAX
;
20875 case IF_INSIDE_IT_LAST_INSN
:
20876 case NEUTRAL_IT_INSN
:
20880 if (inst
.cond
!= COND_ALWAYS
)
20881 first_error (BAD_SYNTAX
);
20882 now_pred
.state
= MANUAL_PRED_BLOCK
;
20883 now_pred
.block_length
= 0;
20884 now_pred
.type
= VECTOR_PRED
;
20888 now_pred
.state
= MANUAL_PRED_BLOCK
;
20889 now_pred
.block_length
= 0;
20890 now_pred
.type
= SCALAR_PRED
;
20895 case AUTOMATIC_PRED_BLOCK
:
20896 /* Three things may happen now:
20897 a) We should increment current it block size;
20898 b) We should close current it block (closing insn or 4 insns);
20899 c) We should close current it block and start a new one (due
20900 to incompatible conditions or
20901 4 insns-length block reached). */
20903 switch (inst
.pred_insn_type
)
20905 case INSIDE_VPT_INSN
:
20907 case MVE_UNPREDICABLE_INSN
:
20908 case MVE_OUTSIDE_PRED_INSN
:
20910 case OUTSIDE_PRED_INSN
:
20911 /* The closure of the block shall happen immediately,
20912 so any in_pred_block () call reports the block as closed. */
20913 force_automatic_it_block_close ();
20916 case INSIDE_IT_INSN
:
20917 case INSIDE_IT_LAST_INSN
:
20918 case IF_INSIDE_IT_LAST_INSN
:
20919 now_pred
.block_length
++;
20921 if (now_pred
.block_length
> 4
20922 || !now_pred_compatible (inst
.cond
))
20924 force_automatic_it_block_close ();
20925 if (inst
.pred_insn_type
!= IF_INSIDE_IT_LAST_INSN
)
20926 new_automatic_it_block (inst
.cond
);
20930 now_pred
.insn_cond
= TRUE
;
20931 now_pred_add_mask (inst
.cond
);
20934 if (now_pred
.state
== AUTOMATIC_PRED_BLOCK
20935 && (inst
.pred_insn_type
== INSIDE_IT_LAST_INSN
20936 || inst
.pred_insn_type
== IF_INSIDE_IT_LAST_INSN
))
20937 close_automatic_it_block ();
20940 case NEUTRAL_IT_INSN
:
20941 now_pred
.block_length
++;
20942 now_pred
.insn_cond
= TRUE
;
20944 if (now_pred
.block_length
> 4)
20945 force_automatic_it_block_close ();
20947 now_pred_add_mask (now_pred
.cc
& 1);
20951 close_automatic_it_block ();
20952 now_pred
.state
= MANUAL_PRED_BLOCK
;
20957 case MANUAL_PRED_BLOCK
:
20960 if (now_pred
.type
== SCALAR_PRED
)
20962 /* Check conditional suffixes. */
20963 cond
= now_pred
.cc
^ ((now_pred
.mask
>> 4) & 1) ^ 1;
20964 now_pred
.mask
<<= 1;
20965 now_pred
.mask
&= 0x1f;
20966 is_last
= (now_pred
.mask
== 0x10);
20970 now_pred
.cc
^= (now_pred
.mask
>> 4);
20971 cond
= now_pred
.cc
+ 0xf;
20972 now_pred
.mask
<<= 1;
20973 now_pred
.mask
&= 0x1f;
20974 is_last
= now_pred
.mask
== 0x10;
20976 now_pred
.insn_cond
= TRUE
;
20978 switch (inst
.pred_insn_type
)
20980 case OUTSIDE_PRED_INSN
:
20981 if (now_pred
.type
== SCALAR_PRED
)
20983 if (inst
.cond
== COND_ALWAYS
)
20985 /* Case 12: In an IT block, with no code: error: missing
20987 inst
.error
= BAD_NOT_IT
;
20990 else if (inst
.cond
> COND_ALWAYS
)
20992 /* Case 11: In an IT block, with a VPT code: syntax error.
20994 inst
.error
= BAD_SYNTAX
;
20997 else if (thumb_mode
)
20999 /* This is for some special cases where a non-MVE
21000 instruction is not allowed in an IT block, such as cbz,
21001 but are put into one with a condition code.
21002 You could argue this should be a syntax error, but we
21003 gave the 'not allowed in IT block' diagnostic in the
21004 past so we will keep doing so. */
21005 inst
.error
= BAD_NOT_IT
;
21012 /* Case 15: In a VPT block, with no code: UNPREDICTABLE. */
21013 as_tsktsk (MVE_NOT_VPT
);
21016 case MVE_OUTSIDE_PRED_INSN
:
21017 if (now_pred
.type
== SCALAR_PRED
)
21019 if (inst
.cond
== COND_ALWAYS
)
21021 /* Case 3: In an IT block, with no code: warning:
21023 as_tsktsk (MVE_NOT_IT
);
21026 else if (inst
.cond
< COND_ALWAYS
)
21028 /* Case 1: In an IT block, with an IT code: syntax error.
21030 inst
.error
= BAD_SYNTAX
;
21038 if (inst
.cond
< COND_ALWAYS
)
21040 /* Case 4: In a VPT block, with an IT code: syntax error.
21042 inst
.error
= BAD_SYNTAX
;
21045 else if (inst
.cond
== COND_ALWAYS
)
21047 /* Case 6: In a VPT block, with no code: error: missing
21049 inst
.error
= BAD_NOT_VPT
;
21057 case MVE_UNPREDICABLE_INSN
:
21058 as_tsktsk (now_pred
.type
== SCALAR_PRED
? MVE_NOT_IT
: MVE_NOT_VPT
);
21060 case INSIDE_IT_INSN
:
21061 if (inst
.cond
> COND_ALWAYS
)
21063 /* Case 11: In an IT block, with a VPT code: syntax error. */
21064 /* Case 14: In a VPT block, with a VPT code: syntax error. */
21065 inst
.error
= BAD_SYNTAX
;
21068 else if (now_pred
.type
== SCALAR_PRED
)
21070 /* Case 10: In an IT block, with an IT code: OK! */
21071 if (cond
!= inst
.cond
)
21073 inst
.error
= now_pred
.type
== SCALAR_PRED
? BAD_IT_COND
:
21080 /* Case 13: In a VPT block, with an IT code: error: should be
21082 inst
.error
= BAD_OUT_IT
;
21087 case INSIDE_VPT_INSN
:
21088 if (now_pred
.type
== SCALAR_PRED
)
21090 /* Case 2: In an IT block, with a VPT code: error: must be in a
21092 inst
.error
= BAD_OUT_VPT
;
21095 /* Case 5: In a VPT block, with a VPT code: OK! */
21096 else if (cond
!= inst
.cond
)
21098 inst
.error
= BAD_VPT_COND
;
21102 case INSIDE_IT_LAST_INSN
:
21103 case IF_INSIDE_IT_LAST_INSN
:
21104 if (now_pred
.type
== VECTOR_PRED
|| inst
.cond
> COND_ALWAYS
)
21106 /* Case 4: In a VPT block, with an IT code: syntax error. */
21107 /* Case 11: In an IT block, with a VPT code: syntax error. */
21108 inst
.error
= BAD_SYNTAX
;
21111 else if (cond
!= inst
.cond
)
21113 inst
.error
= BAD_IT_COND
;
21118 inst
.error
= BAD_BRANCH
;
21123 case NEUTRAL_IT_INSN
:
21124 /* The BKPT instruction is unconditional even in a IT or VPT
21129 if (now_pred
.type
== SCALAR_PRED
)
21131 inst
.error
= BAD_IT_IT
;
21134 /* fall through. */
21136 if (inst
.cond
== COND_ALWAYS
)
21138 /* Executing a VPT/VPST instruction inside an IT block or a
21139 VPT/VPST/IT instruction inside a VPT block is UNPREDICTABLE.
21141 if (now_pred
.type
== SCALAR_PRED
)
21142 as_tsktsk (MVE_NOT_IT
);
21144 as_tsktsk (MVE_NOT_VPT
);
21149 /* VPT/VPST do not accept condition codes. */
21150 inst
.error
= BAD_SYNTAX
;
21161 struct depr_insn_mask
21163 unsigned long pattern
;
21164 unsigned long mask
;
21165 const char* description
;
21168 /* List of 16-bit instruction patterns deprecated in an IT block in
21170 static const struct depr_insn_mask depr_it_insns
[] = {
21171 { 0xc000, 0xc000, N_("Short branches, Undefined, SVC, LDM/STM") },
21172 { 0xb000, 0xb000, N_("Miscellaneous 16-bit instructions") },
21173 { 0xa000, 0xb800, N_("ADR") },
21174 { 0x4800, 0xf800, N_("Literal loads") },
21175 { 0x4478, 0xf478, N_("Hi-register ADD, MOV, CMP, BX, BLX using pc") },
21176 { 0x4487, 0xfc87, N_("Hi-register ADD, MOV, CMP using pc") },
21177 /* NOTE: 0x00dd is not the real encoding, instead, it is the 'tvalue'
21178 field in asm_opcode. 'tvalue' is used at the stage this check happen. */
21179 { 0x00dd, 0x7fff, N_("ADD/SUB sp, sp #imm") },
21184 it_fsm_post_encode (void)
21188 if (!now_pred
.state_handled
)
21189 handle_pred_state ();
21191 if (now_pred
.insn_cond
21192 && !now_pred
.warn_deprecated
21193 && warn_on_deprecated
21194 && ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v8
)
21195 && !ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_m
))
21197 if (inst
.instruction
>= 0x10000)
21199 as_tsktsk (_("IT blocks containing 32-bit Thumb instructions are "
21200 "performance deprecated in ARMv8-A and ARMv8-R"));
21201 now_pred
.warn_deprecated
= TRUE
;
21205 const struct depr_insn_mask
*p
= depr_it_insns
;
21207 while (p
->mask
!= 0)
21209 if ((inst
.instruction
& p
->mask
) == p
->pattern
)
21211 as_tsktsk (_("IT blocks containing 16-bit Thumb "
21212 "instructions of the following class are "
21213 "performance deprecated in ARMv8-A and "
21214 "ARMv8-R: %s"), p
->description
);
21215 now_pred
.warn_deprecated
= TRUE
;
21223 if (now_pred
.block_length
> 1)
21225 as_tsktsk (_("IT blocks containing more than one conditional "
21226 "instruction are performance deprecated in ARMv8-A and "
21228 now_pred
.warn_deprecated
= TRUE
;
21232 is_last
= (now_pred
.mask
== 0x10);
21235 now_pred
.state
= OUTSIDE_PRED_BLOCK
;
21241 force_automatic_it_block_close (void)
21243 if (now_pred
.state
== AUTOMATIC_PRED_BLOCK
)
21245 close_automatic_it_block ();
21246 now_pred
.state
= OUTSIDE_PRED_BLOCK
;
21252 in_pred_block (void)
21254 if (!now_pred
.state_handled
)
21255 handle_pred_state ();
21257 return now_pred
.state
!= OUTSIDE_PRED_BLOCK
;
21260 /* Whether OPCODE only has T32 encoding. Since this function is only used by
21261 t32_insn_ok, OPCODE enabled by v6t2 extension bit do not need to be listed
21262 here, hence the "known" in the function name. */
21265 known_t32_only_insn (const struct asm_opcode
*opcode
)
21267 /* Original Thumb-1 wide instruction. */
21268 if (opcode
->tencode
== do_t_blx
21269 || opcode
->tencode
== do_t_branch23
21270 || ARM_CPU_HAS_FEATURE (*opcode
->tvariant
, arm_ext_msr
)
21271 || ARM_CPU_HAS_FEATURE (*opcode
->tvariant
, arm_ext_barrier
))
21274 /* Wide-only instruction added to ARMv8-M Baseline. */
21275 if (ARM_CPU_HAS_FEATURE (*opcode
->tvariant
, arm_ext_v8m_m_only
)
21276 || ARM_CPU_HAS_FEATURE (*opcode
->tvariant
, arm_ext_atomics
)
21277 || ARM_CPU_HAS_FEATURE (*opcode
->tvariant
, arm_ext_v6t2_v8m
)
21278 || ARM_CPU_HAS_FEATURE (*opcode
->tvariant
, arm_ext_div
))
21284 /* Whether wide instruction variant can be used if available for a valid OPCODE
21288 t32_insn_ok (arm_feature_set arch
, const struct asm_opcode
*opcode
)
21290 if (known_t32_only_insn (opcode
))
21293 /* Instruction with narrow and wide encoding added to ARMv8-M. Availability
21294 of variant T3 of B.W is checked in do_t_branch. */
21295 if (ARM_CPU_HAS_FEATURE (arch
, arm_ext_v8m
)
21296 && opcode
->tencode
== do_t_branch
)
21299 /* MOV accepts T1/T3 encodings under Baseline, T3 encoding is 32bit. */
21300 if (ARM_CPU_HAS_FEATURE (arch
, arm_ext_v8m
)
21301 && opcode
->tencode
== do_t_mov_cmp
21302 /* Make sure CMP instruction is not affected. */
21303 && opcode
->aencode
== do_mov
)
21306 /* Wide instruction variants of all instructions with narrow *and* wide
21307 variants become available with ARMv6t2. Other opcodes are either
21308 narrow-only or wide-only and are thus available if OPCODE is valid. */
21309 if (ARM_CPU_HAS_FEATURE (arch
, arm_ext_v6t2
))
21312 /* OPCODE with narrow only instruction variant or wide variant not
21318 md_assemble (char *str
)
21321 const struct asm_opcode
* opcode
;
21323 /* Align the previous label if needed. */
21324 if (last_label_seen
!= NULL
)
21326 symbol_set_frag (last_label_seen
, frag_now
);
21327 S_SET_VALUE (last_label_seen
, (valueT
) frag_now_fix ());
21328 S_SET_SEGMENT (last_label_seen
, now_seg
);
21331 memset (&inst
, '\0', sizeof (inst
));
21333 for (r
= 0; r
< ARM_IT_MAX_RELOCS
; r
++)
21334 inst
.relocs
[r
].type
= BFD_RELOC_UNUSED
;
21336 opcode
= opcode_lookup (&p
);
21339 /* It wasn't an instruction, but it might be a register alias of
21340 the form alias .req reg, or a Neon .dn/.qn directive. */
21341 if (! create_register_alias (str
, p
)
21342 && ! create_neon_reg_alias (str
, p
))
21343 as_bad (_("bad instruction `%s'"), str
);
21348 if (warn_on_deprecated
&& opcode
->tag
== OT_cinfix3_deprecated
)
21349 as_tsktsk (_("s suffix on comparison instruction is deprecated"));
21351 /* The value which unconditional instructions should have in place of the
21352 condition field. */
21353 inst
.uncond_value
= (opcode
->tag
== OT_csuffixF
) ? 0xf : -1;
21357 arm_feature_set variant
;
21359 variant
= cpu_variant
;
21360 /* Only allow coprocessor instructions on Thumb-2 capable devices. */
21361 if (!ARM_CPU_HAS_FEATURE (variant
, arm_arch_t2
))
21362 ARM_CLEAR_FEATURE (variant
, variant
, fpu_any_hard
);
21363 /* Check that this instruction is supported for this CPU. */
21364 if (!opcode
->tvariant
21365 || (thumb_mode
== 1
21366 && !ARM_CPU_HAS_FEATURE (variant
, *opcode
->tvariant
)))
21368 if (opcode
->tencode
== do_t_swi
)
21369 as_bad (_("SVC is not permitted on this architecture"));
21371 as_bad (_("selected processor does not support `%s' in Thumb mode"), str
);
21374 if (inst
.cond
!= COND_ALWAYS
&& !unified_syntax
21375 && opcode
->tencode
!= do_t_branch
)
21377 as_bad (_("Thumb does not support conditional execution"));
21381 /* Two things are addressed here:
21382 1) Implicit require narrow instructions on Thumb-1.
21383 This avoids relaxation accidentally introducing Thumb-2
21385 2) Reject wide instructions in non Thumb-2 cores.
21387 Only instructions with narrow and wide variants need to be handled
21388 but selecting all non wide-only instructions is easier. */
21389 if (!ARM_CPU_HAS_FEATURE (variant
, arm_ext_v6t2
)
21390 && !t32_insn_ok (variant
, opcode
))
21392 if (inst
.size_req
== 0)
21394 else if (inst
.size_req
== 4)
21396 if (ARM_CPU_HAS_FEATURE (variant
, arm_ext_v8m
))
21397 as_bad (_("selected processor does not support 32bit wide "
21398 "variant of instruction `%s'"), str
);
21400 as_bad (_("selected processor does not support `%s' in "
21401 "Thumb-2 mode"), str
);
21406 inst
.instruction
= opcode
->tvalue
;
21408 if (!parse_operands (p
, opcode
->operands
, /*thumb=*/TRUE
))
21410 /* Prepare the pred_insn_type for those encodings that don't set
21412 it_fsm_pre_encode ();
21414 opcode
->tencode ();
21416 it_fsm_post_encode ();
21419 if (!(inst
.error
|| inst
.relax
))
21421 gas_assert (inst
.instruction
< 0xe800 || inst
.instruction
> 0xffff);
21422 inst
.size
= (inst
.instruction
> 0xffff ? 4 : 2);
21423 if (inst
.size_req
&& inst
.size_req
!= inst
.size
)
21425 as_bad (_("cannot honor width suffix -- `%s'"), str
);
21430 /* Something has gone badly wrong if we try to relax a fixed size
21432 gas_assert (inst
.size_req
== 0 || !inst
.relax
);
21434 ARM_MERGE_FEATURE_SETS (thumb_arch_used
, thumb_arch_used
,
21435 *opcode
->tvariant
);
21436 /* Many Thumb-2 instructions also have Thumb-1 variants, so explicitly
21437 set those bits when Thumb-2 32-bit instructions are seen. The impact
21438 of relaxable instructions will be considered later after we finish all
21440 if (ARM_FEATURE_CORE_EQUAL (cpu_variant
, arm_arch_any
))
21441 variant
= arm_arch_none
;
21443 variant
= cpu_variant
;
21444 if (inst
.size
== 4 && !t32_insn_ok (variant
, opcode
))
21445 ARM_MERGE_FEATURE_SETS (thumb_arch_used
, thumb_arch_used
,
21448 check_neon_suffixes
;
21452 mapping_state (MAP_THUMB
);
21455 else if (ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v1
))
21459 /* bx is allowed on v5 cores, and sometimes on v4 cores. */
21460 is_bx
= (opcode
->aencode
== do_bx
);
21462 /* Check that this instruction is supported for this CPU. */
21463 if (!(is_bx
&& fix_v4bx
)
21464 && !(opcode
->avariant
&&
21465 ARM_CPU_HAS_FEATURE (cpu_variant
, *opcode
->avariant
)))
21467 as_bad (_("selected processor does not support `%s' in ARM mode"), str
);
21472 as_bad (_("width suffixes are invalid in ARM mode -- `%s'"), str
);
21476 inst
.instruction
= opcode
->avalue
;
21477 if (opcode
->tag
== OT_unconditionalF
)
21478 inst
.instruction
|= 0xFU
<< 28;
21480 inst
.instruction
|= inst
.cond
<< 28;
21481 inst
.size
= INSN_SIZE
;
21482 if (!parse_operands (p
, opcode
->operands
, /*thumb=*/FALSE
))
21484 it_fsm_pre_encode ();
21485 opcode
->aencode ();
21486 it_fsm_post_encode ();
21488 /* Arm mode bx is marked as both v4T and v5 because it's still required
21489 on a hypothetical non-thumb v5 core. */
21491 ARM_MERGE_FEATURE_SETS (arm_arch_used
, arm_arch_used
, arm_ext_v4t
);
21493 ARM_MERGE_FEATURE_SETS (arm_arch_used
, arm_arch_used
,
21494 *opcode
->avariant
);
21496 check_neon_suffixes
;
21500 mapping_state (MAP_ARM
);
21505 as_bad (_("attempt to use an ARM instruction on a Thumb-only processor "
21513 check_pred_blocks_finished (void)
21518 for (sect
= stdoutput
->sections
; sect
!= NULL
; sect
= sect
->next
)
21519 if (seg_info (sect
)->tc_segment_info_data
.current_pred
.state
21520 == MANUAL_PRED_BLOCK
)
21522 if (now_pred
.type
== SCALAR_PRED
)
21523 as_warn (_("section '%s' finished with an open IT block."),
21526 as_warn (_("section '%s' finished with an open VPT/VPST block."),
21530 if (now_pred
.state
== MANUAL_PRED_BLOCK
)
21532 if (now_pred
.type
== SCALAR_PRED
)
21533 as_warn (_("file finished with an open IT block."));
21535 as_warn (_("file finished with an open VPT/VPST block."));
21540 /* Various frobbings of labels and their addresses. */
21543 arm_start_line_hook (void)
21545 last_label_seen
= NULL
;
21549 arm_frob_label (symbolS
* sym
)
21551 last_label_seen
= sym
;
21553 ARM_SET_THUMB (sym
, thumb_mode
);
21555 #if defined OBJ_COFF || defined OBJ_ELF
21556 ARM_SET_INTERWORK (sym
, support_interwork
);
21559 force_automatic_it_block_close ();
21561 /* Note - do not allow local symbols (.Lxxx) to be labelled
21562 as Thumb functions. This is because these labels, whilst
21563 they exist inside Thumb code, are not the entry points for
21564 possible ARM->Thumb calls. Also, these labels can be used
21565 as part of a computed goto or switch statement. eg gcc
21566 can generate code that looks like this:
21568 ldr r2, [pc, .Laaa]
21578 The first instruction loads the address of the jump table.
21579 The second instruction converts a table index into a byte offset.
21580 The third instruction gets the jump address out of the table.
21581 The fourth instruction performs the jump.
21583 If the address stored at .Laaa is that of a symbol which has the
21584 Thumb_Func bit set, then the linker will arrange for this address
21585 to have the bottom bit set, which in turn would mean that the
21586 address computation performed by the third instruction would end
21587 up with the bottom bit set. Since the ARM is capable of unaligned
21588 word loads, the instruction would then load the incorrect address
21589 out of the jump table, and chaos would ensue. */
21590 if (label_is_thumb_function_name
21591 && (S_GET_NAME (sym
)[0] != '.' || S_GET_NAME (sym
)[1] != 'L')
21592 && (bfd_get_section_flags (stdoutput
, now_seg
) & SEC_CODE
) != 0)
21594 /* When the address of a Thumb function is taken the bottom
21595 bit of that address should be set. This will allow
21596 interworking between Arm and Thumb functions to work
21599 THUMB_SET_FUNC (sym
, 1);
21601 label_is_thumb_function_name
= FALSE
;
21604 dwarf2_emit_label (sym
);
21608 arm_data_in_code (void)
21610 if (thumb_mode
&& ! strncmp (input_line_pointer
+ 1, "data:", 5))
21612 *input_line_pointer
= '/';
21613 input_line_pointer
+= 5;
21614 *input_line_pointer
= 0;
21622 arm_canonicalize_symbol_name (char * name
)
21626 if (thumb_mode
&& (len
= strlen (name
)) > 5
21627 && streq (name
+ len
- 5, "/data"))
21628 *(name
+ len
- 5) = 0;
21633 /* Table of all register names defined by default. The user can
21634 define additional names with .req. Note that all register names
21635 should appear in both upper and lowercase variants. Some registers
21636 also have mixed-case names. */
21638 #define REGDEF(s,n,t) { #s, n, REG_TYPE_##t, TRUE, 0 }
21639 #define REGNUM(p,n,t) REGDEF(p##n, n, t)
21640 #define REGNUM2(p,n,t) REGDEF(p##n, 2 * n, t)
21641 #define REGSET(p,t) \
21642 REGNUM(p, 0,t), REGNUM(p, 1,t), REGNUM(p, 2,t), REGNUM(p, 3,t), \
21643 REGNUM(p, 4,t), REGNUM(p, 5,t), REGNUM(p, 6,t), REGNUM(p, 7,t), \
21644 REGNUM(p, 8,t), REGNUM(p, 9,t), REGNUM(p,10,t), REGNUM(p,11,t), \
21645 REGNUM(p,12,t), REGNUM(p,13,t), REGNUM(p,14,t), REGNUM(p,15,t)
21646 #define REGSETH(p,t) \
21647 REGNUM(p,16,t), REGNUM(p,17,t), REGNUM(p,18,t), REGNUM(p,19,t), \
21648 REGNUM(p,20,t), REGNUM(p,21,t), REGNUM(p,22,t), REGNUM(p,23,t), \
21649 REGNUM(p,24,t), REGNUM(p,25,t), REGNUM(p,26,t), REGNUM(p,27,t), \
21650 REGNUM(p,28,t), REGNUM(p,29,t), REGNUM(p,30,t), REGNUM(p,31,t)
21651 #define REGSET2(p,t) \
21652 REGNUM2(p, 0,t), REGNUM2(p, 1,t), REGNUM2(p, 2,t), REGNUM2(p, 3,t), \
21653 REGNUM2(p, 4,t), REGNUM2(p, 5,t), REGNUM2(p, 6,t), REGNUM2(p, 7,t), \
21654 REGNUM2(p, 8,t), REGNUM2(p, 9,t), REGNUM2(p,10,t), REGNUM2(p,11,t), \
21655 REGNUM2(p,12,t), REGNUM2(p,13,t), REGNUM2(p,14,t), REGNUM2(p,15,t)
21656 #define SPLRBANK(base,bank,t) \
21657 REGDEF(lr_##bank, 768|((base+0)<<16), t), \
21658 REGDEF(sp_##bank, 768|((base+1)<<16), t), \
21659 REGDEF(spsr_##bank, 768|(base<<16)|SPSR_BIT, t), \
21660 REGDEF(LR_##bank, 768|((base+0)<<16), t), \
21661 REGDEF(SP_##bank, 768|((base+1)<<16), t), \
21662 REGDEF(SPSR_##bank, 768|(base<<16)|SPSR_BIT, t)
21664 static const struct reg_entry reg_names
[] =
21666 /* ARM integer registers. */
21667 REGSET(r
, RN
), REGSET(R
, RN
),
21669 /* ATPCS synonyms. */
21670 REGDEF(a1
,0,RN
), REGDEF(a2
,1,RN
), REGDEF(a3
, 2,RN
), REGDEF(a4
, 3,RN
),
21671 REGDEF(v1
,4,RN
), REGDEF(v2
,5,RN
), REGDEF(v3
, 6,RN
), REGDEF(v4
, 7,RN
),
21672 REGDEF(v5
,8,RN
), REGDEF(v6
,9,RN
), REGDEF(v7
,10,RN
), REGDEF(v8
,11,RN
),
21674 REGDEF(A1
,0,RN
), REGDEF(A2
,1,RN
), REGDEF(A3
, 2,RN
), REGDEF(A4
, 3,RN
),
21675 REGDEF(V1
,4,RN
), REGDEF(V2
,5,RN
), REGDEF(V3
, 6,RN
), REGDEF(V4
, 7,RN
),
21676 REGDEF(V5
,8,RN
), REGDEF(V6
,9,RN
), REGDEF(V7
,10,RN
), REGDEF(V8
,11,RN
),
21678 /* Well-known aliases. */
21679 REGDEF(wr
, 7,RN
), REGDEF(sb
, 9,RN
), REGDEF(sl
,10,RN
), REGDEF(fp
,11,RN
),
21680 REGDEF(ip
,12,RN
), REGDEF(sp
,13,RN
), REGDEF(lr
,14,RN
), REGDEF(pc
,15,RN
),
21682 REGDEF(WR
, 7,RN
), REGDEF(SB
, 9,RN
), REGDEF(SL
,10,RN
), REGDEF(FP
,11,RN
),
21683 REGDEF(IP
,12,RN
), REGDEF(SP
,13,RN
), REGDEF(LR
,14,RN
), REGDEF(PC
,15,RN
),
21685 /* Defining the new Zero register from ARMv8.1-M. */
21689 /* Coprocessor numbers. */
21690 REGSET(p
, CP
), REGSET(P
, CP
),
21692 /* Coprocessor register numbers. The "cr" variants are for backward
21694 REGSET(c
, CN
), REGSET(C
, CN
),
21695 REGSET(cr
, CN
), REGSET(CR
, CN
),
21697 /* ARM banked registers. */
21698 REGDEF(R8_usr
,512|(0<<16),RNB
), REGDEF(r8_usr
,512|(0<<16),RNB
),
21699 REGDEF(R9_usr
,512|(1<<16),RNB
), REGDEF(r9_usr
,512|(1<<16),RNB
),
21700 REGDEF(R10_usr
,512|(2<<16),RNB
), REGDEF(r10_usr
,512|(2<<16),RNB
),
21701 REGDEF(R11_usr
,512|(3<<16),RNB
), REGDEF(r11_usr
,512|(3<<16),RNB
),
21702 REGDEF(R12_usr
,512|(4<<16),RNB
), REGDEF(r12_usr
,512|(4<<16),RNB
),
21703 REGDEF(SP_usr
,512|(5<<16),RNB
), REGDEF(sp_usr
,512|(5<<16),RNB
),
21704 REGDEF(LR_usr
,512|(6<<16),RNB
), REGDEF(lr_usr
,512|(6<<16),RNB
),
21706 REGDEF(R8_fiq
,512|(8<<16),RNB
), REGDEF(r8_fiq
,512|(8<<16),RNB
),
21707 REGDEF(R9_fiq
,512|(9<<16),RNB
), REGDEF(r9_fiq
,512|(9<<16),RNB
),
21708 REGDEF(R10_fiq
,512|(10<<16),RNB
), REGDEF(r10_fiq
,512|(10<<16),RNB
),
21709 REGDEF(R11_fiq
,512|(11<<16),RNB
), REGDEF(r11_fiq
,512|(11<<16),RNB
),
21710 REGDEF(R12_fiq
,512|(12<<16),RNB
), REGDEF(r12_fiq
,512|(12<<16),RNB
),
21711 REGDEF(SP_fiq
,512|(13<<16),RNB
), REGDEF(sp_fiq
,512|(13<<16),RNB
),
21712 REGDEF(LR_fiq
,512|(14<<16),RNB
), REGDEF(lr_fiq
,512|(14<<16),RNB
),
21713 REGDEF(SPSR_fiq
,512|(14<<16)|SPSR_BIT
,RNB
), REGDEF(spsr_fiq
,512|(14<<16)|SPSR_BIT
,RNB
),
21715 SPLRBANK(0,IRQ
,RNB
), SPLRBANK(0,irq
,RNB
),
21716 SPLRBANK(2,SVC
,RNB
), SPLRBANK(2,svc
,RNB
),
21717 SPLRBANK(4,ABT
,RNB
), SPLRBANK(4,abt
,RNB
),
21718 SPLRBANK(6,UND
,RNB
), SPLRBANK(6,und
,RNB
),
21719 SPLRBANK(12,MON
,RNB
), SPLRBANK(12,mon
,RNB
),
21720 REGDEF(elr_hyp
,768|(14<<16),RNB
), REGDEF(ELR_hyp
,768|(14<<16),RNB
),
21721 REGDEF(sp_hyp
,768|(15<<16),RNB
), REGDEF(SP_hyp
,768|(15<<16),RNB
),
21722 REGDEF(spsr_hyp
,768|(14<<16)|SPSR_BIT
,RNB
),
21723 REGDEF(SPSR_hyp
,768|(14<<16)|SPSR_BIT
,RNB
),
21725 /* FPA registers. */
21726 REGNUM(f
,0,FN
), REGNUM(f
,1,FN
), REGNUM(f
,2,FN
), REGNUM(f
,3,FN
),
21727 REGNUM(f
,4,FN
), REGNUM(f
,5,FN
), REGNUM(f
,6,FN
), REGNUM(f
,7, FN
),
21729 REGNUM(F
,0,FN
), REGNUM(F
,1,FN
), REGNUM(F
,2,FN
), REGNUM(F
,3,FN
),
21730 REGNUM(F
,4,FN
), REGNUM(F
,5,FN
), REGNUM(F
,6,FN
), REGNUM(F
,7, FN
),
21732 /* VFP SP registers. */
21733 REGSET(s
,VFS
), REGSET(S
,VFS
),
21734 REGSETH(s
,VFS
), REGSETH(S
,VFS
),
21736 /* VFP DP Registers. */
21737 REGSET(d
,VFD
), REGSET(D
,VFD
),
21738 /* Extra Neon DP registers. */
21739 REGSETH(d
,VFD
), REGSETH(D
,VFD
),
21741 /* Neon QP registers. */
21742 REGSET2(q
,NQ
), REGSET2(Q
,NQ
),
21744 /* VFP control registers. */
21745 REGDEF(fpsid
,0,VFC
), REGDEF(fpscr
,1,VFC
), REGDEF(fpexc
,8,VFC
),
21746 REGDEF(FPSID
,0,VFC
), REGDEF(FPSCR
,1,VFC
), REGDEF(FPEXC
,8,VFC
),
21747 REGDEF(fpinst
,9,VFC
), REGDEF(fpinst2
,10,VFC
),
21748 REGDEF(FPINST
,9,VFC
), REGDEF(FPINST2
,10,VFC
),
21749 REGDEF(mvfr0
,7,VFC
), REGDEF(mvfr1
,6,VFC
),
21750 REGDEF(MVFR0
,7,VFC
), REGDEF(MVFR1
,6,VFC
),
21751 REGDEF(mvfr2
,5,VFC
), REGDEF(MVFR2
,5,VFC
),
21753 /* Maverick DSP coprocessor registers. */
21754 REGSET(mvf
,MVF
), REGSET(mvd
,MVD
), REGSET(mvfx
,MVFX
), REGSET(mvdx
,MVDX
),
21755 REGSET(MVF
,MVF
), REGSET(MVD
,MVD
), REGSET(MVFX
,MVFX
), REGSET(MVDX
,MVDX
),
21757 REGNUM(mvax
,0,MVAX
), REGNUM(mvax
,1,MVAX
),
21758 REGNUM(mvax
,2,MVAX
), REGNUM(mvax
,3,MVAX
),
21759 REGDEF(dspsc
,0,DSPSC
),
21761 REGNUM(MVAX
,0,MVAX
), REGNUM(MVAX
,1,MVAX
),
21762 REGNUM(MVAX
,2,MVAX
), REGNUM(MVAX
,3,MVAX
),
21763 REGDEF(DSPSC
,0,DSPSC
),
21765 /* iWMMXt data registers - p0, c0-15. */
21766 REGSET(wr
,MMXWR
), REGSET(wR
,MMXWR
), REGSET(WR
, MMXWR
),
21768 /* iWMMXt control registers - p1, c0-3. */
21769 REGDEF(wcid
, 0,MMXWC
), REGDEF(wCID
, 0,MMXWC
), REGDEF(WCID
, 0,MMXWC
),
21770 REGDEF(wcon
, 1,MMXWC
), REGDEF(wCon
, 1,MMXWC
), REGDEF(WCON
, 1,MMXWC
),
21771 REGDEF(wcssf
, 2,MMXWC
), REGDEF(wCSSF
, 2,MMXWC
), REGDEF(WCSSF
, 2,MMXWC
),
21772 REGDEF(wcasf
, 3,MMXWC
), REGDEF(wCASF
, 3,MMXWC
), REGDEF(WCASF
, 3,MMXWC
),
21774 /* iWMMXt scalar (constant/offset) registers - p1, c8-11. */
21775 REGDEF(wcgr0
, 8,MMXWCG
), REGDEF(wCGR0
, 8,MMXWCG
), REGDEF(WCGR0
, 8,MMXWCG
),
21776 REGDEF(wcgr1
, 9,MMXWCG
), REGDEF(wCGR1
, 9,MMXWCG
), REGDEF(WCGR1
, 9,MMXWCG
),
21777 REGDEF(wcgr2
,10,MMXWCG
), REGDEF(wCGR2
,10,MMXWCG
), REGDEF(WCGR2
,10,MMXWCG
),
21778 REGDEF(wcgr3
,11,MMXWCG
), REGDEF(wCGR3
,11,MMXWCG
), REGDEF(WCGR3
,11,MMXWCG
),
21780 /* XScale accumulator registers. */
21781 REGNUM(acc
,0,XSCALE
), REGNUM(ACC
,0,XSCALE
),
21787 /* Table of all PSR suffixes. Bare "CPSR" and "SPSR" are handled
21788 within psr_required_here. */
21789 static const struct asm_psr psrs
[] =
21791 /* Backward compatibility notation. Note that "all" is no longer
21792 truly all possible PSR bits. */
21793 {"all", PSR_c
| PSR_f
},
21797 /* Individual flags. */
21803 /* Combinations of flags. */
21804 {"fs", PSR_f
| PSR_s
},
21805 {"fx", PSR_f
| PSR_x
},
21806 {"fc", PSR_f
| PSR_c
},
21807 {"sf", PSR_s
| PSR_f
},
21808 {"sx", PSR_s
| PSR_x
},
21809 {"sc", PSR_s
| PSR_c
},
21810 {"xf", PSR_x
| PSR_f
},
21811 {"xs", PSR_x
| PSR_s
},
21812 {"xc", PSR_x
| PSR_c
},
21813 {"cf", PSR_c
| PSR_f
},
21814 {"cs", PSR_c
| PSR_s
},
21815 {"cx", PSR_c
| PSR_x
},
21816 {"fsx", PSR_f
| PSR_s
| PSR_x
},
21817 {"fsc", PSR_f
| PSR_s
| PSR_c
},
21818 {"fxs", PSR_f
| PSR_x
| PSR_s
},
21819 {"fxc", PSR_f
| PSR_x
| PSR_c
},
21820 {"fcs", PSR_f
| PSR_c
| PSR_s
},
21821 {"fcx", PSR_f
| PSR_c
| PSR_x
},
21822 {"sfx", PSR_s
| PSR_f
| PSR_x
},
21823 {"sfc", PSR_s
| PSR_f
| PSR_c
},
21824 {"sxf", PSR_s
| PSR_x
| PSR_f
},
21825 {"sxc", PSR_s
| PSR_x
| PSR_c
},
21826 {"scf", PSR_s
| PSR_c
| PSR_f
},
21827 {"scx", PSR_s
| PSR_c
| PSR_x
},
21828 {"xfs", PSR_x
| PSR_f
| PSR_s
},
21829 {"xfc", PSR_x
| PSR_f
| PSR_c
},
21830 {"xsf", PSR_x
| PSR_s
| PSR_f
},
21831 {"xsc", PSR_x
| PSR_s
| PSR_c
},
21832 {"xcf", PSR_x
| PSR_c
| PSR_f
},
21833 {"xcs", PSR_x
| PSR_c
| PSR_s
},
21834 {"cfs", PSR_c
| PSR_f
| PSR_s
},
21835 {"cfx", PSR_c
| PSR_f
| PSR_x
},
21836 {"csf", PSR_c
| PSR_s
| PSR_f
},
21837 {"csx", PSR_c
| PSR_s
| PSR_x
},
21838 {"cxf", PSR_c
| PSR_x
| PSR_f
},
21839 {"cxs", PSR_c
| PSR_x
| PSR_s
},
21840 {"fsxc", PSR_f
| PSR_s
| PSR_x
| PSR_c
},
21841 {"fscx", PSR_f
| PSR_s
| PSR_c
| PSR_x
},
21842 {"fxsc", PSR_f
| PSR_x
| PSR_s
| PSR_c
},
21843 {"fxcs", PSR_f
| PSR_x
| PSR_c
| PSR_s
},
21844 {"fcsx", PSR_f
| PSR_c
| PSR_s
| PSR_x
},
21845 {"fcxs", PSR_f
| PSR_c
| PSR_x
| PSR_s
},
21846 {"sfxc", PSR_s
| PSR_f
| PSR_x
| PSR_c
},
21847 {"sfcx", PSR_s
| PSR_f
| PSR_c
| PSR_x
},
21848 {"sxfc", PSR_s
| PSR_x
| PSR_f
| PSR_c
},
21849 {"sxcf", PSR_s
| PSR_x
| PSR_c
| PSR_f
},
21850 {"scfx", PSR_s
| PSR_c
| PSR_f
| PSR_x
},
21851 {"scxf", PSR_s
| PSR_c
| PSR_x
| PSR_f
},
21852 {"xfsc", PSR_x
| PSR_f
| PSR_s
| PSR_c
},
21853 {"xfcs", PSR_x
| PSR_f
| PSR_c
| PSR_s
},
21854 {"xsfc", PSR_x
| PSR_s
| PSR_f
| PSR_c
},
21855 {"xscf", PSR_x
| PSR_s
| PSR_c
| PSR_f
},
21856 {"xcfs", PSR_x
| PSR_c
| PSR_f
| PSR_s
},
21857 {"xcsf", PSR_x
| PSR_c
| PSR_s
| PSR_f
},
21858 {"cfsx", PSR_c
| PSR_f
| PSR_s
| PSR_x
},
21859 {"cfxs", PSR_c
| PSR_f
| PSR_x
| PSR_s
},
21860 {"csfx", PSR_c
| PSR_s
| PSR_f
| PSR_x
},
21861 {"csxf", PSR_c
| PSR_s
| PSR_x
| PSR_f
},
21862 {"cxfs", PSR_c
| PSR_x
| PSR_f
| PSR_s
},
21863 {"cxsf", PSR_c
| PSR_x
| PSR_s
| PSR_f
},
21866 /* Table of V7M psr names. */
21867 static const struct asm_psr v7m_psrs
[] =
21869 {"apsr", 0x0 }, {"APSR", 0x0 },
21870 {"iapsr", 0x1 }, {"IAPSR", 0x1 },
21871 {"eapsr", 0x2 }, {"EAPSR", 0x2 },
21872 {"psr", 0x3 }, {"PSR", 0x3 },
21873 {"xpsr", 0x3 }, {"XPSR", 0x3 }, {"xPSR", 3 },
21874 {"ipsr", 0x5 }, {"IPSR", 0x5 },
21875 {"epsr", 0x6 }, {"EPSR", 0x6 },
21876 {"iepsr", 0x7 }, {"IEPSR", 0x7 },
21877 {"msp", 0x8 }, {"MSP", 0x8 },
21878 {"psp", 0x9 }, {"PSP", 0x9 },
21879 {"msplim", 0xa }, {"MSPLIM", 0xa },
21880 {"psplim", 0xb }, {"PSPLIM", 0xb },
21881 {"primask", 0x10}, {"PRIMASK", 0x10},
21882 {"basepri", 0x11}, {"BASEPRI", 0x11},
21883 {"basepri_max", 0x12}, {"BASEPRI_MAX", 0x12},
21884 {"faultmask", 0x13}, {"FAULTMASK", 0x13},
21885 {"control", 0x14}, {"CONTROL", 0x14},
21886 {"msp_ns", 0x88}, {"MSP_NS", 0x88},
21887 {"psp_ns", 0x89}, {"PSP_NS", 0x89},
21888 {"msplim_ns", 0x8a}, {"MSPLIM_NS", 0x8a},
21889 {"psplim_ns", 0x8b}, {"PSPLIM_NS", 0x8b},
21890 {"primask_ns", 0x90}, {"PRIMASK_NS", 0x90},
21891 {"basepri_ns", 0x91}, {"BASEPRI_NS", 0x91},
21892 {"faultmask_ns", 0x93}, {"FAULTMASK_NS", 0x93},
21893 {"control_ns", 0x94}, {"CONTROL_NS", 0x94},
21894 {"sp_ns", 0x98}, {"SP_NS", 0x98 }
21897 /* Table of all shift-in-operand names. */
21898 static const struct asm_shift_name shift_names
[] =
21900 { "asl", SHIFT_LSL
}, { "ASL", SHIFT_LSL
},
21901 { "lsl", SHIFT_LSL
}, { "LSL", SHIFT_LSL
},
21902 { "lsr", SHIFT_LSR
}, { "LSR", SHIFT_LSR
},
21903 { "asr", SHIFT_ASR
}, { "ASR", SHIFT_ASR
},
21904 { "ror", SHIFT_ROR
}, { "ROR", SHIFT_ROR
},
21905 { "rrx", SHIFT_RRX
}, { "RRX", SHIFT_RRX
},
21906 { "uxtw", SHIFT_UXTW
}, { "UXTW", SHIFT_UXTW
}
21909 /* Table of all explicit relocation names. */
21911 static struct reloc_entry reloc_names
[] =
21913 { "got", BFD_RELOC_ARM_GOT32
}, { "GOT", BFD_RELOC_ARM_GOT32
},
21914 { "gotoff", BFD_RELOC_ARM_GOTOFF
}, { "GOTOFF", BFD_RELOC_ARM_GOTOFF
},
21915 { "plt", BFD_RELOC_ARM_PLT32
}, { "PLT", BFD_RELOC_ARM_PLT32
},
21916 { "target1", BFD_RELOC_ARM_TARGET1
}, { "TARGET1", BFD_RELOC_ARM_TARGET1
},
21917 { "target2", BFD_RELOC_ARM_TARGET2
}, { "TARGET2", BFD_RELOC_ARM_TARGET2
},
21918 { "sbrel", BFD_RELOC_ARM_SBREL32
}, { "SBREL", BFD_RELOC_ARM_SBREL32
},
21919 { "tlsgd", BFD_RELOC_ARM_TLS_GD32
}, { "TLSGD", BFD_RELOC_ARM_TLS_GD32
},
21920 { "tlsldm", BFD_RELOC_ARM_TLS_LDM32
}, { "TLSLDM", BFD_RELOC_ARM_TLS_LDM32
},
21921 { "tlsldo", BFD_RELOC_ARM_TLS_LDO32
}, { "TLSLDO", BFD_RELOC_ARM_TLS_LDO32
},
21922 { "gottpoff",BFD_RELOC_ARM_TLS_IE32
}, { "GOTTPOFF",BFD_RELOC_ARM_TLS_IE32
},
21923 { "tpoff", BFD_RELOC_ARM_TLS_LE32
}, { "TPOFF", BFD_RELOC_ARM_TLS_LE32
},
21924 { "got_prel", BFD_RELOC_ARM_GOT_PREL
}, { "GOT_PREL", BFD_RELOC_ARM_GOT_PREL
},
21925 { "tlsdesc", BFD_RELOC_ARM_TLS_GOTDESC
},
21926 { "TLSDESC", BFD_RELOC_ARM_TLS_GOTDESC
},
21927 { "tlscall", BFD_RELOC_ARM_TLS_CALL
},
21928 { "TLSCALL", BFD_RELOC_ARM_TLS_CALL
},
21929 { "tlsdescseq", BFD_RELOC_ARM_TLS_DESCSEQ
},
21930 { "TLSDESCSEQ", BFD_RELOC_ARM_TLS_DESCSEQ
},
21931 { "gotfuncdesc", BFD_RELOC_ARM_GOTFUNCDESC
},
21932 { "GOTFUNCDESC", BFD_RELOC_ARM_GOTFUNCDESC
},
21933 { "gotofffuncdesc", BFD_RELOC_ARM_GOTOFFFUNCDESC
},
21934 { "GOTOFFFUNCDESC", BFD_RELOC_ARM_GOTOFFFUNCDESC
},
21935 { "funcdesc", BFD_RELOC_ARM_FUNCDESC
},
21936 { "FUNCDESC", BFD_RELOC_ARM_FUNCDESC
},
21937 { "tlsgd_fdpic", BFD_RELOC_ARM_TLS_GD32_FDPIC
}, { "TLSGD_FDPIC", BFD_RELOC_ARM_TLS_GD32_FDPIC
},
21938 { "tlsldm_fdpic", BFD_RELOC_ARM_TLS_LDM32_FDPIC
}, { "TLSLDM_FDPIC", BFD_RELOC_ARM_TLS_LDM32_FDPIC
},
21939 { "gottpoff_fdpic", BFD_RELOC_ARM_TLS_IE32_FDPIC
}, { "GOTTPOFF_FDIC", BFD_RELOC_ARM_TLS_IE32_FDPIC
},
21943 /* Table of all conditional affixes. */
21944 static const struct asm_cond conds
[] =
21948 {"cs", 0x2}, {"hs", 0x2},
21949 {"cc", 0x3}, {"ul", 0x3}, {"lo", 0x3},
21962 static const struct asm_cond vconds
[] =
21968 #define UL_BARRIER(L,U,CODE,FEAT) \
21969 { L, CODE, ARM_FEATURE_CORE_LOW (FEAT) }, \
21970 { U, CODE, ARM_FEATURE_CORE_LOW (FEAT) }
21972 static struct asm_barrier_opt barrier_opt_names
[] =
21974 UL_BARRIER ("sy", "SY", 0xf, ARM_EXT_BARRIER
),
21975 UL_BARRIER ("st", "ST", 0xe, ARM_EXT_BARRIER
),
21976 UL_BARRIER ("ld", "LD", 0xd, ARM_EXT_V8
),
21977 UL_BARRIER ("ish", "ISH", 0xb, ARM_EXT_BARRIER
),
21978 UL_BARRIER ("sh", "SH", 0xb, ARM_EXT_BARRIER
),
21979 UL_BARRIER ("ishst", "ISHST", 0xa, ARM_EXT_BARRIER
),
21980 UL_BARRIER ("shst", "SHST", 0xa, ARM_EXT_BARRIER
),
21981 UL_BARRIER ("ishld", "ISHLD", 0x9, ARM_EXT_V8
),
21982 UL_BARRIER ("un", "UN", 0x7, ARM_EXT_BARRIER
),
21983 UL_BARRIER ("nsh", "NSH", 0x7, ARM_EXT_BARRIER
),
21984 UL_BARRIER ("unst", "UNST", 0x6, ARM_EXT_BARRIER
),
21985 UL_BARRIER ("nshst", "NSHST", 0x6, ARM_EXT_BARRIER
),
21986 UL_BARRIER ("nshld", "NSHLD", 0x5, ARM_EXT_V8
),
21987 UL_BARRIER ("osh", "OSH", 0x3, ARM_EXT_BARRIER
),
21988 UL_BARRIER ("oshst", "OSHST", 0x2, ARM_EXT_BARRIER
),
21989 UL_BARRIER ("oshld", "OSHLD", 0x1, ARM_EXT_V8
)
21994 /* Table of ARM-format instructions. */
21996 /* Macros for gluing together operand strings. N.B. In all cases
21997 other than OPS0, the trailing OP_stop comes from default
21998 zero-initialization of the unspecified elements of the array. */
21999 #define OPS0() { OP_stop, }
22000 #define OPS1(a) { OP_##a, }
22001 #define OPS2(a,b) { OP_##a,OP_##b, }
22002 #define OPS3(a,b,c) { OP_##a,OP_##b,OP_##c, }
22003 #define OPS4(a,b,c,d) { OP_##a,OP_##b,OP_##c,OP_##d, }
22004 #define OPS5(a,b,c,d,e) { OP_##a,OP_##b,OP_##c,OP_##d,OP_##e, }
22005 #define OPS6(a,b,c,d,e,f) { OP_##a,OP_##b,OP_##c,OP_##d,OP_##e,OP_##f, }
22007 /* These macros are similar to the OPSn, but do not prepend the OP_ prefix.
22008 This is useful when mixing operands for ARM and THUMB, i.e. using the
22009 MIX_ARM_THUMB_OPERANDS macro.
22010 In order to use these macros, prefix the number of operands with _
22012 #define OPS_1(a) { a, }
22013 #define OPS_2(a,b) { a,b, }
22014 #define OPS_3(a,b,c) { a,b,c, }
22015 #define OPS_4(a,b,c,d) { a,b,c,d, }
22016 #define OPS_5(a,b,c,d,e) { a,b,c,d,e, }
22017 #define OPS_6(a,b,c,d,e,f) { a,b,c,d,e,f, }
22019 /* These macros abstract out the exact format of the mnemonic table and
22020 save some repeated characters. */
22022 /* The normal sort of mnemonic; has a Thumb variant; takes a conditional suffix. */
22023 #define TxCE(mnem, op, top, nops, ops, ae, te) \
22024 { mnem, OPS##nops ops, OT_csuffix, 0x##op, top, ARM_VARIANT, \
22025 THUMB_VARIANT, do_##ae, do_##te, 0 }
22027 /* Two variants of the above - TCE for a numeric Thumb opcode, tCE for
22028 a T_MNEM_xyz enumerator. */
22029 #define TCE(mnem, aop, top, nops, ops, ae, te) \
22030 TxCE (mnem, aop, 0x##top, nops, ops, ae, te)
22031 #define tCE(mnem, aop, top, nops, ops, ae, te) \
22032 TxCE (mnem, aop, T_MNEM##top, nops, ops, ae, te)
22034 /* Second most common sort of mnemonic: has a Thumb variant, takes a conditional
22035 infix after the third character. */
22036 #define TxC3(mnem, op, top, nops, ops, ae, te) \
22037 { mnem, OPS##nops ops, OT_cinfix3, 0x##op, top, ARM_VARIANT, \
22038 THUMB_VARIANT, do_##ae, do_##te, 0 }
22039 #define TxC3w(mnem, op, top, nops, ops, ae, te) \
22040 { mnem, OPS##nops ops, OT_cinfix3_deprecated, 0x##op, top, ARM_VARIANT, \
22041 THUMB_VARIANT, do_##ae, do_##te, 0 }
22042 #define TC3(mnem, aop, top, nops, ops, ae, te) \
22043 TxC3 (mnem, aop, 0x##top, nops, ops, ae, te)
22044 #define TC3w(mnem, aop, top, nops, ops, ae, te) \
22045 TxC3w (mnem, aop, 0x##top, nops, ops, ae, te)
22046 #define tC3(mnem, aop, top, nops, ops, ae, te) \
22047 TxC3 (mnem, aop, T_MNEM##top, nops, ops, ae, te)
22048 #define tC3w(mnem, aop, top, nops, ops, ae, te) \
22049 TxC3w (mnem, aop, T_MNEM##top, nops, ops, ae, te)
22051 /* Mnemonic that cannot be conditionalized. The ARM condition-code
22052 field is still 0xE. Many of the Thumb variants can be executed
22053 conditionally, so this is checked separately. */
22054 #define TUE(mnem, op, top, nops, ops, ae, te) \
22055 { mnem, OPS##nops ops, OT_unconditional, 0x##op, 0x##top, ARM_VARIANT, \
22056 THUMB_VARIANT, do_##ae, do_##te, 0 }
22058 /* Same as TUE but the encoding function for ARM and Thumb modes is the same.
22059 Used by mnemonics that have very minimal differences in the encoding for
22060 ARM and Thumb variants and can be handled in a common function. */
22061 #define TUEc(mnem, op, top, nops, ops, en) \
22062 { mnem, OPS##nops ops, OT_unconditional, 0x##op, 0x##top, ARM_VARIANT, \
22063 THUMB_VARIANT, do_##en, do_##en, 0 }
22065 /* Mnemonic that cannot be conditionalized, and bears 0xF in its ARM
22066 condition code field. */
22067 #define TUF(mnem, op, top, nops, ops, ae, te) \
22068 { mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0x##top, ARM_VARIANT, \
22069 THUMB_VARIANT, do_##ae, do_##te, 0 }
22071 /* ARM-only variants of all the above. */
22072 #define CE(mnem, op, nops, ops, ae) \
22073 { mnem, OPS##nops ops, OT_csuffix, 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL, 0 }
22075 #define C3(mnem, op, nops, ops, ae) \
22076 { #mnem, OPS##nops ops, OT_cinfix3, 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL, 0 }
22078 /* Thumb-only variants of TCE and TUE. */
22079 #define ToC(mnem, top, nops, ops, te) \
22080 { mnem, OPS##nops ops, OT_csuffix, 0x0, 0x##top, 0, THUMB_VARIANT, NULL, \
22083 #define ToU(mnem, top, nops, ops, te) \
22084 { mnem, OPS##nops ops, OT_unconditional, 0x0, 0x##top, 0, THUMB_VARIANT, \
22087 /* T_MNEM_xyz enumerator variants of ToC. */
22088 #define toC(mnem, top, nops, ops, te) \
22089 { mnem, OPS##nops ops, OT_csuffix, 0x0, T_MNEM##top, 0, THUMB_VARIANT, NULL, \
22092 /* T_MNEM_xyz enumerator variants of ToU. */
22093 #define toU(mnem, top, nops, ops, te) \
22094 { mnem, OPS##nops ops, OT_unconditional, 0x0, T_MNEM##top, 0, THUMB_VARIANT, \
22097 /* Legacy mnemonics that always have conditional infix after the third
22099 #define CL(mnem, op, nops, ops, ae) \
22100 { mnem, OPS##nops ops, OT_cinfix3_legacy, \
22101 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL, 0 }
22103 /* Coprocessor instructions. Isomorphic between Arm and Thumb-2. */
22104 #define cCE(mnem, op, nops, ops, ae) \
22105 { mnem, OPS##nops ops, OT_csuffix, 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae, 0 }
22107 /* mov instructions that are shared between coprocessor and MVE. */
22108 #define mcCE(mnem, op, nops, ops, ae) \
22109 { #mnem, OPS##nops ops, OT_csuffix, 0x##op, 0xe##op, ARM_VARIANT, THUMB_VARIANT, do_##ae, do_##ae, 0 }
22111 /* Legacy coprocessor instructions where conditional infix and conditional
22112 suffix are ambiguous. For consistency this includes all FPA instructions,
22113 not just the potentially ambiguous ones. */
22114 #define cCL(mnem, op, nops, ops, ae) \
22115 { mnem, OPS##nops ops, OT_cinfix3_legacy, \
22116 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae, 0 }
22118 /* Coprocessor, takes either a suffix or a position-3 infix
22119 (for an FPA corner case). */
22120 #define C3E(mnem, op, nops, ops, ae) \
22121 { mnem, OPS##nops ops, OT_csuf_or_in3, \
22122 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae, 0 }
22124 #define xCM_(m1, m2, m3, op, nops, ops, ae) \
22125 { m1 #m2 m3, OPS##nops ops, \
22126 sizeof (#m2) == 1 ? OT_odd_infix_unc : OT_odd_infix_0 + sizeof (m1) - 1, \
22127 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL, 0 }
22129 #define CM(m1, m2, op, nops, ops, ae) \
22130 xCM_ (m1, , m2, op, nops, ops, ae), \
22131 xCM_ (m1, eq, m2, op, nops, ops, ae), \
22132 xCM_ (m1, ne, m2, op, nops, ops, ae), \
22133 xCM_ (m1, cs, m2, op, nops, ops, ae), \
22134 xCM_ (m1, hs, m2, op, nops, ops, ae), \
22135 xCM_ (m1, cc, m2, op, nops, ops, ae), \
22136 xCM_ (m1, ul, m2, op, nops, ops, ae), \
22137 xCM_ (m1, lo, m2, op, nops, ops, ae), \
22138 xCM_ (m1, mi, m2, op, nops, ops, ae), \
22139 xCM_ (m1, pl, m2, op, nops, ops, ae), \
22140 xCM_ (m1, vs, m2, op, nops, ops, ae), \
22141 xCM_ (m1, vc, m2, op, nops, ops, ae), \
22142 xCM_ (m1, hi, m2, op, nops, ops, ae), \
22143 xCM_ (m1, ls, m2, op, nops, ops, ae), \
22144 xCM_ (m1, ge, m2, op, nops, ops, ae), \
22145 xCM_ (m1, lt, m2, op, nops, ops, ae), \
22146 xCM_ (m1, gt, m2, op, nops, ops, ae), \
22147 xCM_ (m1, le, m2, op, nops, ops, ae), \
22148 xCM_ (m1, al, m2, op, nops, ops, ae)
22150 #define UE(mnem, op, nops, ops, ae) \
22151 { #mnem, OPS##nops ops, OT_unconditional, 0x##op, 0, ARM_VARIANT, 0, do_##ae, NULL, 0 }
22153 #define UF(mnem, op, nops, ops, ae) \
22154 { #mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0, ARM_VARIANT, 0, do_##ae, NULL, 0 }
22156 /* Neon data-processing. ARM versions are unconditional with cond=0xf.
22157 The Thumb and ARM variants are mostly the same (bits 0-23 and 24/28), so we
22158 use the same encoding function for each. */
22159 #define NUF(mnem, op, nops, ops, enc) \
22160 { #mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0x##op, \
22161 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc, 0 }
22163 /* Neon data processing, version which indirects through neon_enc_tab for
22164 the various overloaded versions of opcodes. */
22165 #define nUF(mnem, op, nops, ops, enc) \
22166 { #mnem, OPS##nops ops, OT_unconditionalF, N_MNEM##op, N_MNEM##op, \
22167 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc, 0 }
22169 /* Neon insn with conditional suffix for the ARM version, non-overloaded
22171 #define NCE_tag(mnem, op, nops, ops, enc, tag, mve_p) \
22172 { #mnem, OPS##nops ops, tag, 0x##op, 0x##op, ARM_VARIANT, \
22173 THUMB_VARIANT, do_##enc, do_##enc, mve_p }
22175 #define NCE(mnem, op, nops, ops, enc) \
22176 NCE_tag (mnem, op, nops, ops, enc, OT_csuffix, 0)
22178 #define NCEF(mnem, op, nops, ops, enc) \
22179 NCE_tag (mnem, op, nops, ops, enc, OT_csuffixF, 0)
22181 /* Neon insn with conditional suffix for the ARM version, overloaded types. */
22182 #define nCE_tag(mnem, op, nops, ops, enc, tag, mve_p) \
22183 { #mnem, OPS##nops ops, tag, N_MNEM##op, N_MNEM##op, \
22184 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc, mve_p }
22186 #define nCE(mnem, op, nops, ops, enc) \
22187 nCE_tag (mnem, op, nops, ops, enc, OT_csuffix, 0)
22189 #define nCEF(mnem, op, nops, ops, enc) \
22190 nCE_tag (mnem, op, nops, ops, enc, OT_csuffixF, 0)
22193 #define mCEF(mnem, op, nops, ops, enc) \
22194 { #mnem, OPS##nops ops, OT_csuffixF, M_MNEM##op, M_MNEM##op, \
22195 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc, 1 }
22198 /* nCEF but for MVE predicated instructions. */
22199 #define mnCEF(mnem, op, nops, ops, enc) \
22200 nCE_tag (mnem, op, nops, ops, enc, OT_csuffixF, 1)
22202 /* nCE but for MVE predicated instructions. */
22203 #define mnCE(mnem, op, nops, ops, enc) \
22204 nCE_tag (mnem, op, nops, ops, enc, OT_csuffix, 1)
22206 /* NUF but for potentially MVE predicated instructions. */
22207 #define MNUF(mnem, op, nops, ops, enc) \
22208 { #mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0x##op, \
22209 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc, 1 }
22211 /* nUF but for potentially MVE predicated instructions. */
22212 #define mnUF(mnem, op, nops, ops, enc) \
22213 { #mnem, OPS##nops ops, OT_unconditionalF, N_MNEM##op, N_MNEM##op, \
22214 ARM_VARIANT, THUMB_VARIANT, do_##enc, do_##enc, 1 }
22216 /* ToC but for potentially MVE predicated instructions. */
22217 #define mToC(mnem, top, nops, ops, te) \
22218 { mnem, OPS##nops ops, OT_csuffix, 0x0, 0x##top, 0, THUMB_VARIANT, NULL, \
22221 /* NCE but for MVE predicated instructions. */
22222 #define MNCE(mnem, op, nops, ops, enc) \
22223 NCE_tag (mnem, op, nops, ops, enc, OT_csuffix, 1)
22225 /* NCEF but for MVE predicated instructions. */
22226 #define MNCEF(mnem, op, nops, ops, enc) \
22227 NCE_tag (mnem, op, nops, ops, enc, OT_csuffixF, 1)
22230 static const struct asm_opcode insns
[] =
22232 #define ARM_VARIANT & arm_ext_v1 /* Core ARM Instructions. */
22233 #define THUMB_VARIANT & arm_ext_v4t
22234 tCE("and", 0000000, _and
, 3, (RR
, oRR
, SH
), arit
, t_arit3c
),
22235 tC3("ands", 0100000, _ands
, 3, (RR
, oRR
, SH
), arit
, t_arit3c
),
22236 tCE("eor", 0200000, _eor
, 3, (RR
, oRR
, SH
), arit
, t_arit3c
),
22237 tC3("eors", 0300000, _eors
, 3, (RR
, oRR
, SH
), arit
, t_arit3c
),
22238 tCE("sub", 0400000, _sub
, 3, (RR
, oRR
, SH
), arit
, t_add_sub
),
22239 tC3("subs", 0500000, _subs
, 3, (RR
, oRR
, SH
), arit
, t_add_sub
),
22240 tCE("add", 0800000, _add
, 3, (RR
, oRR
, SHG
), arit
, t_add_sub
),
22241 tC3("adds", 0900000, _adds
, 3, (RR
, oRR
, SHG
), arit
, t_add_sub
),
22242 tCE("adc", 0a00000
, _adc
, 3, (RR
, oRR
, SH
), arit
, t_arit3c
),
22243 tC3("adcs", 0b00000, _adcs
, 3, (RR
, oRR
, SH
), arit
, t_arit3c
),
22244 tCE("sbc", 0c00000
, _sbc
, 3, (RR
, oRR
, SH
), arit
, t_arit3
),
22245 tC3("sbcs", 0d00000
, _sbcs
, 3, (RR
, oRR
, SH
), arit
, t_arit3
),
22246 tCE("orr", 1800000, _orr
, 3, (RR
, oRR
, SH
), arit
, t_arit3c
),
22247 tC3("orrs", 1900000, _orrs
, 3, (RR
, oRR
, SH
), arit
, t_arit3c
),
22248 tCE("bic", 1c00000
, _bic
, 3, (RR
, oRR
, SH
), arit
, t_arit3
),
22249 tC3("bics", 1d00000
, _bics
, 3, (RR
, oRR
, SH
), arit
, t_arit3
),
22251 /* The p-variants of tst/cmp/cmn/teq (below) are the pre-V6 mechanism
22252 for setting PSR flag bits. They are obsolete in V6 and do not
22253 have Thumb equivalents. */
22254 tCE("tst", 1100000, _tst
, 2, (RR
, SH
), cmp
, t_mvn_tst
),
22255 tC3w("tsts", 1100000, _tst
, 2, (RR
, SH
), cmp
, t_mvn_tst
),
22256 CL("tstp", 110f000
, 2, (RR
, SH
), cmp
),
22257 tCE("cmp", 1500000, _cmp
, 2, (RR
, SH
), cmp
, t_mov_cmp
),
22258 tC3w("cmps", 1500000, _cmp
, 2, (RR
, SH
), cmp
, t_mov_cmp
),
22259 CL("cmpp", 150f000
, 2, (RR
, SH
), cmp
),
22260 tCE("cmn", 1700000, _cmn
, 2, (RR
, SH
), cmp
, t_mvn_tst
),
22261 tC3w("cmns", 1700000, _cmn
, 2, (RR
, SH
), cmp
, t_mvn_tst
),
22262 CL("cmnp", 170f000
, 2, (RR
, SH
), cmp
),
22264 tCE("mov", 1a00000
, _mov
, 2, (RR
, SH
), mov
, t_mov_cmp
),
22265 tC3("movs", 1b00000
, _movs
, 2, (RR
, SHG
), mov
, t_mov_cmp
),
22266 tCE("mvn", 1e00000
, _mvn
, 2, (RR
, SH
), mov
, t_mvn_tst
),
22267 tC3("mvns", 1f00000
, _mvns
, 2, (RR
, SH
), mov
, t_mvn_tst
),
22269 tCE("ldr", 4100000, _ldr
, 2, (RR
, ADDRGLDR
),ldst
, t_ldst
),
22270 tC3("ldrb", 4500000, _ldrb
, 2, (RRnpc_npcsp
, ADDRGLDR
),ldst
, t_ldst
),
22271 tCE("str", 4000000, _str
, _2
, (MIX_ARM_THUMB_OPERANDS (OP_RR
,
22273 OP_ADDRGLDR
),ldst
, t_ldst
),
22274 tC3("strb", 4400000, _strb
, 2, (RRnpc_npcsp
, ADDRGLDR
),ldst
, t_ldst
),
22276 tCE("stm", 8800000, _stmia
, 2, (RRw
, REGLST
), ldmstm
, t_ldmstm
),
22277 tC3("stmia", 8800000, _stmia
, 2, (RRw
, REGLST
), ldmstm
, t_ldmstm
),
22278 tC3("stmea", 8800000, _stmia
, 2, (RRw
, REGLST
), ldmstm
, t_ldmstm
),
22279 tCE("ldm", 8900000, _ldmia
, 2, (RRw
, REGLST
), ldmstm
, t_ldmstm
),
22280 tC3("ldmia", 8900000, _ldmia
, 2, (RRw
, REGLST
), ldmstm
, t_ldmstm
),
22281 tC3("ldmfd", 8900000, _ldmia
, 2, (RRw
, REGLST
), ldmstm
, t_ldmstm
),
22283 tCE("b", a000000
, _b
, 1, (EXPr
), branch
, t_branch
),
22284 TCE("bl", b000000
, f000f800
, 1, (EXPr
), bl
, t_branch23
),
22287 tCE("adr", 28f0000
, _adr
, 2, (RR
, EXP
), adr
, t_adr
),
22288 C3(adrl
, 28f0000
, 2, (RR
, EXP
), adrl
),
22289 tCE("nop", 1a00000
, _nop
, 1, (oI255c
), nop
, t_nop
),
22290 tCE("udf", 7f000f0
, _udf
, 1, (oIffffb
), bkpt
, t_udf
),
22292 /* Thumb-compatibility pseudo ops. */
22293 tCE("lsl", 1a00000
, _lsl
, 3, (RR
, oRR
, SH
), shift
, t_shift
),
22294 tC3("lsls", 1b00000
, _lsls
, 3, (RR
, oRR
, SH
), shift
, t_shift
),
22295 tCE("lsr", 1a00020
, _lsr
, 3, (RR
, oRR
, SH
), shift
, t_shift
),
22296 tC3("lsrs", 1b00020
, _lsrs
, 3, (RR
, oRR
, SH
), shift
, t_shift
),
22297 tCE("asr", 1a00040
, _asr
, 3, (RR
, oRR
, SH
), shift
, t_shift
),
22298 tC3("asrs", 1b00040
, _asrs
, 3, (RR
, oRR
, SH
), shift
, t_shift
),
22299 tCE("ror", 1a00060
, _ror
, 3, (RR
, oRR
, SH
), shift
, t_shift
),
22300 tC3("rors", 1b00060
, _rors
, 3, (RR
, oRR
, SH
), shift
, t_shift
),
22301 tCE("neg", 2600000, _neg
, 2, (RR
, RR
), rd_rn
, t_neg
),
22302 tC3("negs", 2700000, _negs
, 2, (RR
, RR
), rd_rn
, t_neg
),
22303 tCE("push", 92d0000
, _push
, 1, (REGLST
), push_pop
, t_push_pop
),
22304 tCE("pop", 8bd0000
, _pop
, 1, (REGLST
), push_pop
, t_push_pop
),
22306 /* These may simplify to neg. */
22307 TCE("rsb", 0600000, ebc00000
, 3, (RR
, oRR
, SH
), arit
, t_rsb
),
22308 TC3("rsbs", 0700000, ebd00000
, 3, (RR
, oRR
, SH
), arit
, t_rsb
),
22310 #undef THUMB_VARIANT
22311 #define THUMB_VARIANT & arm_ext_os
22313 TCE("swi", f000000
, df00
, 1, (EXPi
), swi
, t_swi
),
22314 TCE("svc", f000000
, df00
, 1, (EXPi
), swi
, t_swi
),
22316 #undef THUMB_VARIANT
22317 #define THUMB_VARIANT & arm_ext_v6
22319 TCE("cpy", 1a00000
, 4600, 2, (RR
, RR
), rd_rm
, t_cpy
),
22321 /* V1 instructions with no Thumb analogue prior to V6T2. */
22322 #undef THUMB_VARIANT
22323 #define THUMB_VARIANT & arm_ext_v6t2
22325 TCE("teq", 1300000, ea900f00
, 2, (RR
, SH
), cmp
, t_mvn_tst
),
22326 TC3w("teqs", 1300000, ea900f00
, 2, (RR
, SH
), cmp
, t_mvn_tst
),
22327 CL("teqp", 130f000
, 2, (RR
, SH
), cmp
),
22329 TC3("ldrt", 4300000, f8500e00
, 2, (RRnpc_npcsp
, ADDR
),ldstt
, t_ldstt
),
22330 TC3("ldrbt", 4700000, f8100e00
, 2, (RRnpc_npcsp
, ADDR
),ldstt
, t_ldstt
),
22331 TC3("strt", 4200000, f8400e00
, 2, (RR_npcsp
, ADDR
), ldstt
, t_ldstt
),
22332 TC3("strbt", 4600000, f8000e00
, 2, (RRnpc_npcsp
, ADDR
),ldstt
, t_ldstt
),
22334 TC3("stmdb", 9000000, e9000000
, 2, (RRw
, REGLST
), ldmstm
, t_ldmstm
),
22335 TC3("stmfd", 9000000, e9000000
, 2, (RRw
, REGLST
), ldmstm
, t_ldmstm
),
22337 TC3("ldmdb", 9100000, e9100000
, 2, (RRw
, REGLST
), ldmstm
, t_ldmstm
),
22338 TC3("ldmea", 9100000, e9100000
, 2, (RRw
, REGLST
), ldmstm
, t_ldmstm
),
22340 /* V1 instructions with no Thumb analogue at all. */
22341 CE("rsc", 0e00000
, 3, (RR
, oRR
, SH
), arit
),
22342 C3(rscs
, 0f00000
, 3, (RR
, oRR
, SH
), arit
),
22344 C3(stmib
, 9800000, 2, (RRw
, REGLST
), ldmstm
),
22345 C3(stmfa
, 9800000, 2, (RRw
, REGLST
), ldmstm
),
22346 C3(stmda
, 8000000, 2, (RRw
, REGLST
), ldmstm
),
22347 C3(stmed
, 8000000, 2, (RRw
, REGLST
), ldmstm
),
22348 C3(ldmib
, 9900000, 2, (RRw
, REGLST
), ldmstm
),
22349 C3(ldmed
, 9900000, 2, (RRw
, REGLST
), ldmstm
),
22350 C3(ldmda
, 8100000, 2, (RRw
, REGLST
), ldmstm
),
22351 C3(ldmfa
, 8100000, 2, (RRw
, REGLST
), ldmstm
),
22354 #define ARM_VARIANT & arm_ext_v2 /* ARM 2 - multiplies. */
22355 #undef THUMB_VARIANT
22356 #define THUMB_VARIANT & arm_ext_v4t
22358 tCE("mul", 0000090, _mul
, 3, (RRnpc
, RRnpc
, oRR
), mul
, t_mul
),
22359 tC3("muls", 0100090, _muls
, 3, (RRnpc
, RRnpc
, oRR
), mul
, t_mul
),
22361 #undef THUMB_VARIANT
22362 #define THUMB_VARIANT & arm_ext_v6t2
22364 TCE("mla", 0200090, fb000000
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), mlas
, t_mla
),
22365 C3(mlas
, 0300090, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), mlas
),
22367 /* Generic coprocessor instructions. */
22368 TCE("cdp", e000000
, ee000000
, 6, (RCP
, I15b
, RCN
, RCN
, RCN
, oI7b
), cdp
, cdp
),
22369 TCE("ldc", c100000
, ec100000
, 3, (RCP
, RCN
, ADDRGLDC
), lstc
, lstc
),
22370 TC3("ldcl", c500000
, ec500000
, 3, (RCP
, RCN
, ADDRGLDC
), lstc
, lstc
),
22371 TCE("stc", c000000
, ec000000
, 3, (RCP
, RCN
, ADDRGLDC
), lstc
, lstc
),
22372 TC3("stcl", c400000
, ec400000
, 3, (RCP
, RCN
, ADDRGLDC
), lstc
, lstc
),
22373 TCE("mcr", e000010
, ee000010
, 6, (RCP
, I7b
, RR
, RCN
, RCN
, oI7b
), co_reg
, co_reg
),
22374 TCE("mrc", e100010
, ee100010
, 6, (RCP
, I7b
, APSR_RR
, RCN
, RCN
, oI7b
), co_reg
, co_reg
),
22377 #define ARM_VARIANT & arm_ext_v2s /* ARM 3 - swp instructions. */
22379 CE("swp", 1000090, 3, (RRnpc
, RRnpc
, RRnpcb
), rd_rm_rn
),
22380 C3(swpb
, 1400090, 3, (RRnpc
, RRnpc
, RRnpcb
), rd_rm_rn
),
22383 #define ARM_VARIANT & arm_ext_v3 /* ARM 6 Status register instructions. */
22384 #undef THUMB_VARIANT
22385 #define THUMB_VARIANT & arm_ext_msr
22387 TCE("mrs", 1000000, f3e08000
, 2, (RRnpc
, rPSR
), mrs
, t_mrs
),
22388 TCE("msr", 120f000
, f3808000
, 2, (wPSR
, RR_EXi
), msr
, t_msr
),
22391 #define ARM_VARIANT & arm_ext_v3m /* ARM 7M long multiplies. */
22392 #undef THUMB_VARIANT
22393 #define THUMB_VARIANT & arm_ext_v6t2
22395 TCE("smull", 0c00090
, fb800000
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), mull
, t_mull
),
22396 CM("smull","s", 0d00090
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), mull
),
22397 TCE("umull", 0800090, fba00000
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), mull
, t_mull
),
22398 CM("umull","s", 0900090, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), mull
),
22399 TCE("smlal", 0e00090
, fbc00000
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), mull
, t_mull
),
22400 CM("smlal","s", 0f00090
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), mull
),
22401 TCE("umlal", 0a00090
, fbe00000
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), mull
, t_mull
),
22402 CM("umlal","s", 0b00090, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), mull
),
22405 #define ARM_VARIANT & arm_ext_v4 /* ARM Architecture 4. */
22406 #undef THUMB_VARIANT
22407 #define THUMB_VARIANT & arm_ext_v4t
22409 tC3("ldrh", 01000b0
, _ldrh
, 2, (RRnpc_npcsp
, ADDRGLDRS
), ldstv4
, t_ldst
),
22410 tC3("strh", 00000b0
, _strh
, 2, (RRnpc_npcsp
, ADDRGLDRS
), ldstv4
, t_ldst
),
22411 tC3("ldrsh", 01000f0
, _ldrsh
, 2, (RRnpc_npcsp
, ADDRGLDRS
), ldstv4
, t_ldst
),
22412 tC3("ldrsb", 01000d0
, _ldrsb
, 2, (RRnpc_npcsp
, ADDRGLDRS
), ldstv4
, t_ldst
),
22413 tC3("ldsh", 01000f0
, _ldrsh
, 2, (RRnpc_npcsp
, ADDRGLDRS
), ldstv4
, t_ldst
),
22414 tC3("ldsb", 01000d0
, _ldrsb
, 2, (RRnpc_npcsp
, ADDRGLDRS
), ldstv4
, t_ldst
),
22417 #define ARM_VARIANT & arm_ext_v4t_5
22419 /* ARM Architecture 4T. */
22420 /* Note: bx (and blx) are required on V5, even if the processor does
22421 not support Thumb. */
22422 TCE("bx", 12fff10
, 4700, 1, (RR
), bx
, t_bx
),
22425 #define ARM_VARIANT & arm_ext_v5 /* ARM Architecture 5T. */
22426 #undef THUMB_VARIANT
22427 #define THUMB_VARIANT & arm_ext_v5t
22429 /* Note: blx has 2 variants; the .value coded here is for
22430 BLX(2). Only this variant has conditional execution. */
22431 TCE("blx", 12fff30
, 4780, 1, (RR_EXr
), blx
, t_blx
),
22432 TUE("bkpt", 1200070, be00
, 1, (oIffffb
), bkpt
, t_bkpt
),
22434 #undef THUMB_VARIANT
22435 #define THUMB_VARIANT & arm_ext_v6t2
22437 TCE("clz", 16f0f10
, fab0f080
, 2, (RRnpc
, RRnpc
), rd_rm
, t_clz
),
22438 TUF("ldc2", c100000
, fc100000
, 3, (RCP
, RCN
, ADDRGLDC
), lstc
, lstc
),
22439 TUF("ldc2l", c500000
, fc500000
, 3, (RCP
, RCN
, ADDRGLDC
), lstc
, lstc
),
22440 TUF("stc2", c000000
, fc000000
, 3, (RCP
, RCN
, ADDRGLDC
), lstc
, lstc
),
22441 TUF("stc2l", c400000
, fc400000
, 3, (RCP
, RCN
, ADDRGLDC
), lstc
, lstc
),
22442 TUF("cdp2", e000000
, fe000000
, 6, (RCP
, I15b
, RCN
, RCN
, RCN
, oI7b
), cdp
, cdp
),
22443 TUF("mcr2", e000010
, fe000010
, 6, (RCP
, I7b
, RR
, RCN
, RCN
, oI7b
), co_reg
, co_reg
),
22444 TUF("mrc2", e100010
, fe100010
, 6, (RCP
, I7b
, RR
, RCN
, RCN
, oI7b
), co_reg
, co_reg
),
22447 #define ARM_VARIANT & arm_ext_v5exp /* ARM Architecture 5TExP. */
22448 #undef THUMB_VARIANT
22449 #define THUMB_VARIANT & arm_ext_v5exp
22451 TCE("smlabb", 1000080, fb100000
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), smla
, t_mla
),
22452 TCE("smlatb", 10000a0
, fb100020
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), smla
, t_mla
),
22453 TCE("smlabt", 10000c0
, fb100010
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), smla
, t_mla
),
22454 TCE("smlatt", 10000e0
, fb100030
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), smla
, t_mla
),
22456 TCE("smlawb", 1200080, fb300000
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), smla
, t_mla
),
22457 TCE("smlawt", 12000c0
, fb300010
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), smla
, t_mla
),
22459 TCE("smlalbb", 1400080, fbc00080
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), smlal
, t_mlal
),
22460 TCE("smlaltb", 14000a0
, fbc000a0
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), smlal
, t_mlal
),
22461 TCE("smlalbt", 14000c0
, fbc00090
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), smlal
, t_mlal
),
22462 TCE("smlaltt", 14000e0
, fbc000b0
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), smlal
, t_mlal
),
22464 TCE("smulbb", 1600080, fb10f000
, 3, (RRnpc
, RRnpc
, RRnpc
), smul
, t_simd
),
22465 TCE("smultb", 16000a0
, fb10f020
, 3, (RRnpc
, RRnpc
, RRnpc
), smul
, t_simd
),
22466 TCE("smulbt", 16000c0
, fb10f010
, 3, (RRnpc
, RRnpc
, RRnpc
), smul
, t_simd
),
22467 TCE("smultt", 16000e0
, fb10f030
, 3, (RRnpc
, RRnpc
, RRnpc
), smul
, t_simd
),
22469 TCE("smulwb", 12000a0
, fb30f000
, 3, (RRnpc
, RRnpc
, RRnpc
), smul
, t_simd
),
22470 TCE("smulwt", 12000e0
, fb30f010
, 3, (RRnpc
, RRnpc
, RRnpc
), smul
, t_simd
),
22472 TCE("qadd", 1000050, fa80f080
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rm_rn
, t_simd2
),
22473 TCE("qdadd", 1400050, fa80f090
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rm_rn
, t_simd2
),
22474 TCE("qsub", 1200050, fa80f0a0
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rm_rn
, t_simd2
),
22475 TCE("qdsub", 1600050, fa80f0b0
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rm_rn
, t_simd2
),
22478 #define ARM_VARIANT & arm_ext_v5e /* ARM Architecture 5TE. */
22479 #undef THUMB_VARIANT
22480 #define THUMB_VARIANT & arm_ext_v6t2
22482 TUF("pld", 450f000
, f810f000
, 1, (ADDR
), pld
, t_pld
),
22483 TC3("ldrd", 00000d0
, e8500000
, 3, (RRnpc_npcsp
, oRRnpc_npcsp
, ADDRGLDRS
),
22485 TC3("strd", 00000f0
, e8400000
, 3, (RRnpc_npcsp
, oRRnpc_npcsp
,
22486 ADDRGLDRS
), ldrd
, t_ldstd
),
22488 TCE("mcrr", c400000
, ec400000
, 5, (RCP
, I15b
, RRnpc
, RRnpc
, RCN
), co_reg2c
, co_reg2c
),
22489 TCE("mrrc", c500000
, ec500000
, 5, (RCP
, I15b
, RRnpc
, RRnpc
, RCN
), co_reg2c
, co_reg2c
),
22492 #define ARM_VARIANT & arm_ext_v5j /* ARM Architecture 5TEJ. */
22494 TCE("bxj", 12fff20
, f3c08f00
, 1, (RR
), bxj
, t_bxj
),
22497 #define ARM_VARIANT & arm_ext_v6 /* ARM V6. */
22498 #undef THUMB_VARIANT
22499 #define THUMB_VARIANT & arm_ext_v6
22501 TUF("cpsie", 1080000, b660
, 2, (CPSF
, oI31b
), cpsi
, t_cpsi
),
22502 TUF("cpsid", 10c0000
, b670
, 2, (CPSF
, oI31b
), cpsi
, t_cpsi
),
22503 tCE("rev", 6bf0f30
, _rev
, 2, (RRnpc
, RRnpc
), rd_rm
, t_rev
),
22504 tCE("rev16", 6bf0fb0
, _rev16
, 2, (RRnpc
, RRnpc
), rd_rm
, t_rev
),
22505 tCE("revsh", 6ff0fb0
, _revsh
, 2, (RRnpc
, RRnpc
), rd_rm
, t_rev
),
22506 tCE("sxth", 6bf0070
, _sxth
, 3, (RRnpc
, RRnpc
, oROR
), sxth
, t_sxth
),
22507 tCE("uxth", 6ff0070
, _uxth
, 3, (RRnpc
, RRnpc
, oROR
), sxth
, t_sxth
),
22508 tCE("sxtb", 6af0070
, _sxtb
, 3, (RRnpc
, RRnpc
, oROR
), sxth
, t_sxth
),
22509 tCE("uxtb", 6ef0070
, _uxtb
, 3, (RRnpc
, RRnpc
, oROR
), sxth
, t_sxth
),
22510 TUF("setend", 1010000, b650
, 1, (ENDI
), setend
, t_setend
),
22512 #undef THUMB_VARIANT
22513 #define THUMB_VARIANT & arm_ext_v6t2_v8m
22515 TCE("ldrex", 1900f9f
, e8500f00
, 2, (RRnpc_npcsp
, ADDR
), ldrex
, t_ldrex
),
22516 TCE("strex", 1800f90
, e8400000
, 3, (RRnpc_npcsp
, RRnpc_npcsp
, ADDR
),
22518 #undef THUMB_VARIANT
22519 #define THUMB_VARIANT & arm_ext_v6t2
22521 TUF("mcrr2", c400000
, fc400000
, 5, (RCP
, I15b
, RRnpc
, RRnpc
, RCN
), co_reg2c
, co_reg2c
),
22522 TUF("mrrc2", c500000
, fc500000
, 5, (RCP
, I15b
, RRnpc
, RRnpc
, RCN
), co_reg2c
, co_reg2c
),
22524 TCE("ssat", 6a00010
, f3000000
, 4, (RRnpc
, I32
, RRnpc
, oSHllar
),ssat
, t_ssat
),
22525 TCE("usat", 6e00010
, f3800000
, 4, (RRnpc
, I31
, RRnpc
, oSHllar
),usat
, t_usat
),
22527 /* ARM V6 not included in V7M. */
22528 #undef THUMB_VARIANT
22529 #define THUMB_VARIANT & arm_ext_v6_notm
22530 TUF("rfeia", 8900a00
, e990c000
, 1, (RRw
), rfe
, rfe
),
22531 TUF("rfe", 8900a00
, e990c000
, 1, (RRw
), rfe
, rfe
),
22532 UF(rfeib
, 9900a00
, 1, (RRw
), rfe
),
22533 UF(rfeda
, 8100a00
, 1, (RRw
), rfe
),
22534 TUF("rfedb", 9100a00
, e810c000
, 1, (RRw
), rfe
, rfe
),
22535 TUF("rfefd", 8900a00
, e990c000
, 1, (RRw
), rfe
, rfe
),
22536 UF(rfefa
, 8100a00
, 1, (RRw
), rfe
),
22537 TUF("rfeea", 9100a00
, e810c000
, 1, (RRw
), rfe
, rfe
),
22538 UF(rfeed
, 9900a00
, 1, (RRw
), rfe
),
22539 TUF("srsia", 8c00500
, e980c000
, 2, (oRRw
, I31w
), srs
, srs
),
22540 TUF("srs", 8c00500
, e980c000
, 2, (oRRw
, I31w
), srs
, srs
),
22541 TUF("srsea", 8c00500
, e980c000
, 2, (oRRw
, I31w
), srs
, srs
),
22542 UF(srsib
, 9c00500
, 2, (oRRw
, I31w
), srs
),
22543 UF(srsfa
, 9c00500
, 2, (oRRw
, I31w
), srs
),
22544 UF(srsda
, 8400500, 2, (oRRw
, I31w
), srs
),
22545 UF(srsed
, 8400500, 2, (oRRw
, I31w
), srs
),
22546 TUF("srsdb", 9400500, e800c000
, 2, (oRRw
, I31w
), srs
, srs
),
22547 TUF("srsfd", 9400500, e800c000
, 2, (oRRw
, I31w
), srs
, srs
),
22548 TUF("cps", 1020000, f3af8100
, 1, (I31b
), imm0
, t_cps
),
22550 /* ARM V6 not included in V7M (eg. integer SIMD). */
22551 #undef THUMB_VARIANT
22552 #define THUMB_VARIANT & arm_ext_v6_dsp
22553 TCE("pkhbt", 6800010, eac00000
, 4, (RRnpc
, RRnpc
, RRnpc
, oSHll
), pkhbt
, t_pkhbt
),
22554 TCE("pkhtb", 6800050, eac00020
, 4, (RRnpc
, RRnpc
, RRnpc
, oSHar
), pkhtb
, t_pkhtb
),
22555 TCE("qadd16", 6200f10
, fa90f010
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22556 TCE("qadd8", 6200f90
, fa80f010
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22557 TCE("qasx", 6200f30
, faa0f010
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22558 /* Old name for QASX. */
22559 TCE("qaddsubx",6200f30
, faa0f010
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22560 TCE("qsax", 6200f50
, fae0f010
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22561 /* Old name for QSAX. */
22562 TCE("qsubaddx",6200f50
, fae0f010
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22563 TCE("qsub16", 6200f70
, fad0f010
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22564 TCE("qsub8", 6200ff0
, fac0f010
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22565 TCE("sadd16", 6100f10
, fa90f000
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22566 TCE("sadd8", 6100f90
, fa80f000
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22567 TCE("sasx", 6100f30
, faa0f000
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22568 /* Old name for SASX. */
22569 TCE("saddsubx",6100f30
, faa0f000
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22570 TCE("shadd16", 6300f10
, fa90f020
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22571 TCE("shadd8", 6300f90
, fa80f020
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22572 TCE("shasx", 6300f30
, faa0f020
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22573 /* Old name for SHASX. */
22574 TCE("shaddsubx", 6300f30
, faa0f020
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22575 TCE("shsax", 6300f50
, fae0f020
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22576 /* Old name for SHSAX. */
22577 TCE("shsubaddx", 6300f50
, fae0f020
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22578 TCE("shsub16", 6300f70
, fad0f020
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22579 TCE("shsub8", 6300ff0
, fac0f020
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22580 TCE("ssax", 6100f50
, fae0f000
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22581 /* Old name for SSAX. */
22582 TCE("ssubaddx",6100f50
, fae0f000
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22583 TCE("ssub16", 6100f70
, fad0f000
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22584 TCE("ssub8", 6100ff0
, fac0f000
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22585 TCE("uadd16", 6500f10
, fa90f040
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22586 TCE("uadd8", 6500f90
, fa80f040
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22587 TCE("uasx", 6500f30
, faa0f040
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22588 /* Old name for UASX. */
22589 TCE("uaddsubx",6500f30
, faa0f040
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22590 TCE("uhadd16", 6700f10
, fa90f060
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22591 TCE("uhadd8", 6700f90
, fa80f060
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22592 TCE("uhasx", 6700f30
, faa0f060
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22593 /* Old name for UHASX. */
22594 TCE("uhaddsubx", 6700f30
, faa0f060
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22595 TCE("uhsax", 6700f50
, fae0f060
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22596 /* Old name for UHSAX. */
22597 TCE("uhsubaddx", 6700f50
, fae0f060
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22598 TCE("uhsub16", 6700f70
, fad0f060
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22599 TCE("uhsub8", 6700ff0
, fac0f060
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22600 TCE("uqadd16", 6600f10
, fa90f050
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22601 TCE("uqadd8", 6600f90
, fa80f050
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22602 TCE("uqasx", 6600f30
, faa0f050
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22603 /* Old name for UQASX. */
22604 TCE("uqaddsubx", 6600f30
, faa0f050
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22605 TCE("uqsax", 6600f50
, fae0f050
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22606 /* Old name for UQSAX. */
22607 TCE("uqsubaddx", 6600f50
, fae0f050
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22608 TCE("uqsub16", 6600f70
, fad0f050
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22609 TCE("uqsub8", 6600ff0
, fac0f050
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22610 TCE("usub16", 6500f70
, fad0f040
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22611 TCE("usax", 6500f50
, fae0f040
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22612 /* Old name for USAX. */
22613 TCE("usubaddx",6500f50
, fae0f040
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22614 TCE("usub8", 6500ff0
, fac0f040
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22615 TCE("sxtah", 6b00070
, fa00f080
, 4, (RRnpc
, RRnpc
, RRnpc
, oROR
), sxtah
, t_sxtah
),
22616 TCE("sxtab16", 6800070, fa20f080
, 4, (RRnpc
, RRnpc
, RRnpc
, oROR
), sxtah
, t_sxtah
),
22617 TCE("sxtab", 6a00070
, fa40f080
, 4, (RRnpc
, RRnpc
, RRnpc
, oROR
), sxtah
, t_sxtah
),
22618 TCE("sxtb16", 68f0070
, fa2ff080
, 3, (RRnpc
, RRnpc
, oROR
), sxth
, t_sxth
),
22619 TCE("uxtah", 6f00070
, fa10f080
, 4, (RRnpc
, RRnpc
, RRnpc
, oROR
), sxtah
, t_sxtah
),
22620 TCE("uxtab16", 6c00070
, fa30f080
, 4, (RRnpc
, RRnpc
, RRnpc
, oROR
), sxtah
, t_sxtah
),
22621 TCE("uxtab", 6e00070
, fa50f080
, 4, (RRnpc
, RRnpc
, RRnpc
, oROR
), sxtah
, t_sxtah
),
22622 TCE("uxtb16", 6cf0070
, fa3ff080
, 3, (RRnpc
, RRnpc
, oROR
), sxth
, t_sxth
),
22623 TCE("sel", 6800fb0
, faa0f080
, 3, (RRnpc
, RRnpc
, RRnpc
), rd_rn_rm
, t_simd
),
22624 TCE("smlad", 7000010, fb200000
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
),smla
, t_mla
),
22625 TCE("smladx", 7000030, fb200010
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
),smla
, t_mla
),
22626 TCE("smlald", 7400010, fbc000c0
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
),smlal
,t_mlal
),
22627 TCE("smlaldx", 7400030, fbc000d0
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
),smlal
,t_mlal
),
22628 TCE("smlsd", 7000050, fb400000
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
),smla
, t_mla
),
22629 TCE("smlsdx", 7000070, fb400010
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
),smla
, t_mla
),
22630 TCE("smlsld", 7400050, fbd000c0
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
),smlal
,t_mlal
),
22631 TCE("smlsldx", 7400070, fbd000d0
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
),smlal
,t_mlal
),
22632 TCE("smmla", 7500010, fb500000
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
),smla
, t_mla
),
22633 TCE("smmlar", 7500030, fb500010
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
),smla
, t_mla
),
22634 TCE("smmls", 75000d0
, fb600000
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
),smla
, t_mla
),
22635 TCE("smmlsr", 75000f0
, fb600010
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
),smla
, t_mla
),
22636 TCE("smmul", 750f010
, fb50f000
, 3, (RRnpc
, RRnpc
, RRnpc
), smul
, t_simd
),
22637 TCE("smmulr", 750f030
, fb50f010
, 3, (RRnpc
, RRnpc
, RRnpc
), smul
, t_simd
),
22638 TCE("smuad", 700f010
, fb20f000
, 3, (RRnpc
, RRnpc
, RRnpc
), smul
, t_simd
),
22639 TCE("smuadx", 700f030
, fb20f010
, 3, (RRnpc
, RRnpc
, RRnpc
), smul
, t_simd
),
22640 TCE("smusd", 700f050
, fb40f000
, 3, (RRnpc
, RRnpc
, RRnpc
), smul
, t_simd
),
22641 TCE("smusdx", 700f070
, fb40f010
, 3, (RRnpc
, RRnpc
, RRnpc
), smul
, t_simd
),
22642 TCE("ssat16", 6a00f30
, f3200000
, 3, (RRnpc
, I16
, RRnpc
), ssat16
, t_ssat16
),
22643 TCE("umaal", 0400090, fbe00060
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
),smlal
, t_mlal
),
22644 TCE("usad8", 780f010
, fb70f000
, 3, (RRnpc
, RRnpc
, RRnpc
), smul
, t_simd
),
22645 TCE("usada8", 7800010, fb700000
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
),smla
, t_mla
),
22646 TCE("usat16", 6e00f30
, f3a00000
, 3, (RRnpc
, I15
, RRnpc
), usat16
, t_usat16
),
22649 #define ARM_VARIANT & arm_ext_v6k_v6t2
22650 #undef THUMB_VARIANT
22651 #define THUMB_VARIANT & arm_ext_v6k_v6t2
22653 tCE("yield", 320f001
, _yield
, 0, (), noargs
, t_hint
),
22654 tCE("wfe", 320f002
, _wfe
, 0, (), noargs
, t_hint
),
22655 tCE("wfi", 320f003
, _wfi
, 0, (), noargs
, t_hint
),
22656 tCE("sev", 320f004
, _sev
, 0, (), noargs
, t_hint
),
22658 #undef THUMB_VARIANT
22659 #define THUMB_VARIANT & arm_ext_v6_notm
22660 TCE("ldrexd", 1b00f9f
, e8d0007f
, 3, (RRnpc_npcsp
, oRRnpc_npcsp
, RRnpcb
),
22662 TCE("strexd", 1a00f90
, e8c00070
, 4, (RRnpc_npcsp
, RRnpc_npcsp
, oRRnpc_npcsp
,
22663 RRnpcb
), strexd
, t_strexd
),
22665 #undef THUMB_VARIANT
22666 #define THUMB_VARIANT & arm_ext_v6t2_v8m
22667 TCE("ldrexb", 1d00f9f
, e8d00f4f
, 2, (RRnpc_npcsp
,RRnpcb
),
22669 TCE("ldrexh", 1f00f9f
, e8d00f5f
, 2, (RRnpc_npcsp
, RRnpcb
),
22671 TCE("strexb", 1c00f90
, e8c00f40
, 3, (RRnpc_npcsp
, RRnpc_npcsp
, ADDR
),
22673 TCE("strexh", 1e00f90
, e8c00f50
, 3, (RRnpc_npcsp
, RRnpc_npcsp
, ADDR
),
22675 TUF("clrex", 57ff01f
, f3bf8f2f
, 0, (), noargs
, noargs
),
22678 #define ARM_VARIANT & arm_ext_sec
22679 #undef THUMB_VARIANT
22680 #define THUMB_VARIANT & arm_ext_sec
22682 TCE("smc", 1600070, f7f08000
, 1, (EXPi
), smc
, t_smc
),
22685 #define ARM_VARIANT & arm_ext_virt
22686 #undef THUMB_VARIANT
22687 #define THUMB_VARIANT & arm_ext_virt
22689 TCE("hvc", 1400070, f7e08000
, 1, (EXPi
), hvc
, t_hvc
),
22690 TCE("eret", 160006e
, f3de8f00
, 0, (), noargs
, noargs
),
22693 #define ARM_VARIANT & arm_ext_pan
22694 #undef THUMB_VARIANT
22695 #define THUMB_VARIANT & arm_ext_pan
22697 TUF("setpan", 1100000, b610
, 1, (I7
), setpan
, t_setpan
),
22700 #define ARM_VARIANT & arm_ext_v6t2
22701 #undef THUMB_VARIANT
22702 #define THUMB_VARIANT & arm_ext_v6t2
22704 TCE("bfc", 7c0001f
, f36f0000
, 3, (RRnpc
, I31
, I32
), bfc
, t_bfc
),
22705 TCE("bfi", 7c00010
, f3600000
, 4, (RRnpc
, RRnpc_I0
, I31
, I32
), bfi
, t_bfi
),
22706 TCE("sbfx", 7a00050
, f3400000
, 4, (RR
, RR
, I31
, I32
), bfx
, t_bfx
),
22707 TCE("ubfx", 7e00050
, f3c00000
, 4, (RR
, RR
, I31
, I32
), bfx
, t_bfx
),
22709 TCE("mls", 0600090, fb000010
, 4, (RRnpc
, RRnpc
, RRnpc
, RRnpc
), mlas
, t_mla
),
22710 TCE("rbit", 6ff0f30
, fa90f0a0
, 2, (RR
, RR
), rd_rm
, t_rbit
),
22712 TC3("ldrht", 03000b0
, f8300e00
, 2, (RRnpc_npcsp
, ADDR
), ldsttv4
, t_ldstt
),
22713 TC3("ldrsht", 03000f0
, f9300e00
, 2, (RRnpc_npcsp
, ADDR
), ldsttv4
, t_ldstt
),
22714 TC3("ldrsbt", 03000d0
, f9100e00
, 2, (RRnpc_npcsp
, ADDR
), ldsttv4
, t_ldstt
),
22715 TC3("strht", 02000b0
, f8200e00
, 2, (RRnpc_npcsp
, ADDR
), ldsttv4
, t_ldstt
),
22718 #define ARM_VARIANT & arm_ext_v3
22719 #undef THUMB_VARIANT
22720 #define THUMB_VARIANT & arm_ext_v6t2
22722 TUE("csdb", 320f014
, f3af8014
, 0, (), noargs
, t_csdb
),
22723 TUF("ssbb", 57ff040
, f3bf8f40
, 0, (), noargs
, t_csdb
),
22724 TUF("pssbb", 57ff044
, f3bf8f44
, 0, (), noargs
, t_csdb
),
22727 #define ARM_VARIANT & arm_ext_v6t2
22728 #undef THUMB_VARIANT
22729 #define THUMB_VARIANT & arm_ext_v6t2_v8m
22730 TCE("movw", 3000000, f2400000
, 2, (RRnpc
, HALF
), mov16
, t_mov16
),
22731 TCE("movt", 3400000, f2c00000
, 2, (RRnpc
, HALF
), mov16
, t_mov16
),
22733 /* Thumb-only instructions. */
22735 #define ARM_VARIANT NULL
22736 TUE("cbnz", 0, b900
, 2, (RR
, EXP
), 0, t_cbz
),
22737 TUE("cbz", 0, b100
, 2, (RR
, EXP
), 0, t_cbz
),
22739 /* ARM does not really have an IT instruction, so always allow it.
22740 The opcode is copied from Thumb in order to allow warnings in
22741 -mimplicit-it=[never | arm] modes. */
22743 #define ARM_VARIANT & arm_ext_v1
22744 #undef THUMB_VARIANT
22745 #define THUMB_VARIANT & arm_ext_v6t2
22747 TUE("it", bf08
, bf08
, 1, (COND
), it
, t_it
),
22748 TUE("itt", bf0c
, bf0c
, 1, (COND
), it
, t_it
),
22749 TUE("ite", bf04
, bf04
, 1, (COND
), it
, t_it
),
22750 TUE("ittt", bf0e
, bf0e
, 1, (COND
), it
, t_it
),
22751 TUE("itet", bf06
, bf06
, 1, (COND
), it
, t_it
),
22752 TUE("itte", bf0a
, bf0a
, 1, (COND
), it
, t_it
),
22753 TUE("itee", bf02
, bf02
, 1, (COND
), it
, t_it
),
22754 TUE("itttt", bf0f
, bf0f
, 1, (COND
), it
, t_it
),
22755 TUE("itett", bf07
, bf07
, 1, (COND
), it
, t_it
),
22756 TUE("ittet", bf0b
, bf0b
, 1, (COND
), it
, t_it
),
22757 TUE("iteet", bf03
, bf03
, 1, (COND
), it
, t_it
),
22758 TUE("ittte", bf0d
, bf0d
, 1, (COND
), it
, t_it
),
22759 TUE("itete", bf05
, bf05
, 1, (COND
), it
, t_it
),
22760 TUE("ittee", bf09
, bf09
, 1, (COND
), it
, t_it
),
22761 TUE("iteee", bf01
, bf01
, 1, (COND
), it
, t_it
),
22762 /* ARM/Thumb-2 instructions with no Thumb-1 equivalent. */
22763 TC3("rrx", 01a00060
, ea4f0030
, 2, (RR
, RR
), rd_rm
, t_rrx
),
22764 TC3("rrxs", 01b00060
, ea5f0030
, 2, (RR
, RR
), rd_rm
, t_rrx
),
22766 /* Thumb2 only instructions. */
22768 #define ARM_VARIANT NULL
22770 TCE("addw", 0, f2000000
, 3, (RR
, RR
, EXPi
), 0, t_add_sub_w
),
22771 TCE("subw", 0, f2a00000
, 3, (RR
, RR
, EXPi
), 0, t_add_sub_w
),
22772 TCE("orn", 0, ea600000
, 3, (RR
, oRR
, SH
), 0, t_orn
),
22773 TCE("orns", 0, ea700000
, 3, (RR
, oRR
, SH
), 0, t_orn
),
22774 TCE("tbb", 0, e8d0f000
, 1, (TB
), 0, t_tb
),
22775 TCE("tbh", 0, e8d0f010
, 1, (TB
), 0, t_tb
),
22777 /* Hardware division instructions. */
22779 #define ARM_VARIANT & arm_ext_adiv
22780 #undef THUMB_VARIANT
22781 #define THUMB_VARIANT & arm_ext_div
22783 TCE("sdiv", 710f010
, fb90f0f0
, 3, (RR
, oRR
, RR
), div
, t_div
),
22784 TCE("udiv", 730f010
, fbb0f0f0
, 3, (RR
, oRR
, RR
), div
, t_div
),
22786 /* ARM V6M/V7 instructions. */
22788 #define ARM_VARIANT & arm_ext_barrier
22789 #undef THUMB_VARIANT
22790 #define THUMB_VARIANT & arm_ext_barrier
22792 TUF("dmb", 57ff050
, f3bf8f50
, 1, (oBARRIER_I15
), barrier
, barrier
),
22793 TUF("dsb", 57ff040
, f3bf8f40
, 1, (oBARRIER_I15
), barrier
, barrier
),
22794 TUF("isb", 57ff060
, f3bf8f60
, 1, (oBARRIER_I15
), barrier
, barrier
),
22796 /* ARM V7 instructions. */
22798 #define ARM_VARIANT & arm_ext_v7
22799 #undef THUMB_VARIANT
22800 #define THUMB_VARIANT & arm_ext_v7
22802 TUF("pli", 450f000
, f910f000
, 1, (ADDR
), pli
, t_pld
),
22803 TCE("dbg", 320f0f0
, f3af80f0
, 1, (I15
), dbg
, t_dbg
),
22806 #define ARM_VARIANT & arm_ext_mp
22807 #undef THUMB_VARIANT
22808 #define THUMB_VARIANT & arm_ext_mp
22810 TUF("pldw", 410f000
, f830f000
, 1, (ADDR
), pld
, t_pld
),
22812 /* AArchv8 instructions. */
22814 #define ARM_VARIANT & arm_ext_v8
22816 /* Instructions shared between armv8-a and armv8-m. */
22817 #undef THUMB_VARIANT
22818 #define THUMB_VARIANT & arm_ext_atomics
22820 TCE("lda", 1900c9f
, e8d00faf
, 2, (RRnpc
, RRnpcb
), rd_rn
, rd_rn
),
22821 TCE("ldab", 1d00c9f
, e8d00f8f
, 2, (RRnpc
, RRnpcb
), rd_rn
, rd_rn
),
22822 TCE("ldah", 1f00c9f
, e8d00f9f
, 2, (RRnpc
, RRnpcb
), rd_rn
, rd_rn
),
22823 TCE("stl", 180fc90
, e8c00faf
, 2, (RRnpc
, RRnpcb
), rm_rn
, rd_rn
),
22824 TCE("stlb", 1c0fc90
, e8c00f8f
, 2, (RRnpc
, RRnpcb
), rm_rn
, rd_rn
),
22825 TCE("stlh", 1e0fc90
, e8c00f9f
, 2, (RRnpc
, RRnpcb
), rm_rn
, rd_rn
),
22826 TCE("ldaex", 1900e9f
, e8d00fef
, 2, (RRnpc
, RRnpcb
), rd_rn
, rd_rn
),
22827 TCE("ldaexb", 1d00e9f
, e8d00fcf
, 2, (RRnpc
,RRnpcb
), rd_rn
, rd_rn
),
22828 TCE("ldaexh", 1f00e9f
, e8d00fdf
, 2, (RRnpc
, RRnpcb
), rd_rn
, rd_rn
),
22829 TCE("stlex", 1800e90
, e8c00fe0
, 3, (RRnpc
, RRnpc
, RRnpcb
),
22831 TCE("stlexb", 1c00e90
, e8c00fc0
, 3, (RRnpc
, RRnpc
, RRnpcb
),
22833 TCE("stlexh", 1e00e90
, e8c00fd0
, 3, (RRnpc
, RRnpc
, RRnpcb
),
22835 #undef THUMB_VARIANT
22836 #define THUMB_VARIANT & arm_ext_v8
22838 tCE("sevl", 320f005
, _sevl
, 0, (), noargs
, t_hint
),
22839 TCE("ldaexd", 1b00e9f
, e8d000ff
, 3, (RRnpc
, oRRnpc
, RRnpcb
),
22841 TCE("stlexd", 1a00e90
, e8c000f0
, 4, (RRnpc
, RRnpc
, oRRnpc
, RRnpcb
),
22844 /* Defined in V8 but is in undefined encoding space for earlier
22845 architectures. However earlier architectures are required to treat
22846 this instuction as a semihosting trap as well. Hence while not explicitly
22847 defined as such, it is in fact correct to define the instruction for all
22849 #undef THUMB_VARIANT
22850 #define THUMB_VARIANT & arm_ext_v1
22852 #define ARM_VARIANT & arm_ext_v1
22853 TUE("hlt", 1000070, ba80
, 1, (oIffffb
), bkpt
, t_hlt
),
22855 /* ARMv8 T32 only. */
22857 #define ARM_VARIANT NULL
22858 TUF("dcps1", 0, f78f8001
, 0, (), noargs
, noargs
),
22859 TUF("dcps2", 0, f78f8002
, 0, (), noargs
, noargs
),
22860 TUF("dcps3", 0, f78f8003
, 0, (), noargs
, noargs
),
22862 /* FP for ARMv8. */
22864 #define ARM_VARIANT & fpu_vfp_ext_armv8xd
22865 #undef THUMB_VARIANT
22866 #define THUMB_VARIANT & fpu_vfp_ext_armv8xd
22868 nUF(vseleq
, _vseleq
, 3, (RVSD
, RVSD
, RVSD
), vsel
),
22869 nUF(vselvs
, _vselvs
, 3, (RVSD
, RVSD
, RVSD
), vsel
),
22870 nUF(vselge
, _vselge
, 3, (RVSD
, RVSD
, RVSD
), vsel
),
22871 nUF(vselgt
, _vselgt
, 3, (RVSD
, RVSD
, RVSD
), vsel
),
22872 nUF(vmaxnm
, _vmaxnm
, 3, (RNSDQ
, oRNSDQ
, RNSDQ
), vmaxnm
),
22873 nUF(vminnm
, _vminnm
, 3, (RNSDQ
, oRNSDQ
, RNSDQ
), vmaxnm
),
22874 nCE(vrintr
, _vrintr
, 2, (RNSDQ
, oRNSDQ
), vrintr
),
22875 nCE(vrintz
, _vrintr
, 2, (RNSDQ
, oRNSDQ
), vrintz
),
22876 nCE(vrintx
, _vrintr
, 2, (RNSDQ
, oRNSDQ
), vrintx
),
22877 nUF(vrinta
, _vrinta
, 2, (RNSDQ
, oRNSDQ
), vrinta
),
22878 nUF(vrintn
, _vrinta
, 2, (RNSDQ
, oRNSDQ
), vrintn
),
22879 nUF(vrintp
, _vrinta
, 2, (RNSDQ
, oRNSDQ
), vrintp
),
22880 nUF(vrintm
, _vrinta
, 2, (RNSDQ
, oRNSDQ
), vrintm
),
22882 /* Crypto v1 extensions. */
22884 #define ARM_VARIANT & fpu_crypto_ext_armv8
22885 #undef THUMB_VARIANT
22886 #define THUMB_VARIANT & fpu_crypto_ext_armv8
22888 nUF(aese
, _aes
, 2, (RNQ
, RNQ
), aese
),
22889 nUF(aesd
, _aes
, 2, (RNQ
, RNQ
), aesd
),
22890 nUF(aesmc
, _aes
, 2, (RNQ
, RNQ
), aesmc
),
22891 nUF(aesimc
, _aes
, 2, (RNQ
, RNQ
), aesimc
),
22892 nUF(sha1c
, _sha3op
, 3, (RNQ
, RNQ
, RNQ
), sha1c
),
22893 nUF(sha1p
, _sha3op
, 3, (RNQ
, RNQ
, RNQ
), sha1p
),
22894 nUF(sha1m
, _sha3op
, 3, (RNQ
, RNQ
, RNQ
), sha1m
),
22895 nUF(sha1su0
, _sha3op
, 3, (RNQ
, RNQ
, RNQ
), sha1su0
),
22896 nUF(sha256h
, _sha3op
, 3, (RNQ
, RNQ
, RNQ
), sha256h
),
22897 nUF(sha256h2
, _sha3op
, 3, (RNQ
, RNQ
, RNQ
), sha256h2
),
22898 nUF(sha256su1
, _sha3op
, 3, (RNQ
, RNQ
, RNQ
), sha256su1
),
22899 nUF(sha1h
, _sha1h
, 2, (RNQ
, RNQ
), sha1h
),
22900 nUF(sha1su1
, _sha2op
, 2, (RNQ
, RNQ
), sha1su1
),
22901 nUF(sha256su0
, _sha2op
, 2, (RNQ
, RNQ
), sha256su0
),
22904 #define ARM_VARIANT & crc_ext_armv8
22905 #undef THUMB_VARIANT
22906 #define THUMB_VARIANT & crc_ext_armv8
22907 TUEc("crc32b", 1000040, fac0f080
, 3, (RR
, oRR
, RR
), crc32b
),
22908 TUEc("crc32h", 1200040, fac0f090
, 3, (RR
, oRR
, RR
), crc32h
),
22909 TUEc("crc32w", 1400040, fac0f0a0
, 3, (RR
, oRR
, RR
), crc32w
),
22910 TUEc("crc32cb",1000240, fad0f080
, 3, (RR
, oRR
, RR
), crc32cb
),
22911 TUEc("crc32ch",1200240, fad0f090
, 3, (RR
, oRR
, RR
), crc32ch
),
22912 TUEc("crc32cw",1400240, fad0f0a0
, 3, (RR
, oRR
, RR
), crc32cw
),
22914 /* ARMv8.2 RAS extension. */
22916 #define ARM_VARIANT & arm_ext_ras
22917 #undef THUMB_VARIANT
22918 #define THUMB_VARIANT & arm_ext_ras
22919 TUE ("esb", 320f010
, f3af8010
, 0, (), noargs
, noargs
),
22922 #define ARM_VARIANT & arm_ext_v8_3
22923 #undef THUMB_VARIANT
22924 #define THUMB_VARIANT & arm_ext_v8_3
22925 NCE (vjcvt
, eb90bc0
, 2, (RVS
, RVD
), vjcvt
),
22928 #define ARM_VARIANT & fpu_neon_ext_dotprod
22929 #undef THUMB_VARIANT
22930 #define THUMB_VARIANT & fpu_neon_ext_dotprod
22931 NUF (vsdot
, d00
, 3, (RNDQ
, RNDQ
, RNDQ_RNSC
), neon_dotproduct_s
),
22932 NUF (vudot
, d00
, 3, (RNDQ
, RNDQ
, RNDQ_RNSC
), neon_dotproduct_u
),
22935 #define ARM_VARIANT & fpu_fpa_ext_v1 /* Core FPA instruction set (V1). */
22936 #undef THUMB_VARIANT
22937 #define THUMB_VARIANT NULL
22939 cCE("wfs", e200110
, 1, (RR
), rd
),
22940 cCE("rfs", e300110
, 1, (RR
), rd
),
22941 cCE("wfc", e400110
, 1, (RR
), rd
),
22942 cCE("rfc", e500110
, 1, (RR
), rd
),
22944 cCL("ldfs", c100100
, 2, (RF
, ADDRGLDC
), rd_cpaddr
),
22945 cCL("ldfd", c108100
, 2, (RF
, ADDRGLDC
), rd_cpaddr
),
22946 cCL("ldfe", c500100
, 2, (RF
, ADDRGLDC
), rd_cpaddr
),
22947 cCL("ldfp", c508100
, 2, (RF
, ADDRGLDC
), rd_cpaddr
),
22949 cCL("stfs", c000100
, 2, (RF
, ADDRGLDC
), rd_cpaddr
),
22950 cCL("stfd", c008100
, 2, (RF
, ADDRGLDC
), rd_cpaddr
),
22951 cCL("stfe", c400100
, 2, (RF
, ADDRGLDC
), rd_cpaddr
),
22952 cCL("stfp", c408100
, 2, (RF
, ADDRGLDC
), rd_cpaddr
),
22954 cCL("mvfs", e008100
, 2, (RF
, RF_IF
), rd_rm
),
22955 cCL("mvfsp", e008120
, 2, (RF
, RF_IF
), rd_rm
),
22956 cCL("mvfsm", e008140
, 2, (RF
, RF_IF
), rd_rm
),
22957 cCL("mvfsz", e008160
, 2, (RF
, RF_IF
), rd_rm
),
22958 cCL("mvfd", e008180
, 2, (RF
, RF_IF
), rd_rm
),
22959 cCL("mvfdp", e0081a0
, 2, (RF
, RF_IF
), rd_rm
),
22960 cCL("mvfdm", e0081c0
, 2, (RF
, RF_IF
), rd_rm
),
22961 cCL("mvfdz", e0081e0
, 2, (RF
, RF_IF
), rd_rm
),
22962 cCL("mvfe", e088100
, 2, (RF
, RF_IF
), rd_rm
),
22963 cCL("mvfep", e088120
, 2, (RF
, RF_IF
), rd_rm
),
22964 cCL("mvfem", e088140
, 2, (RF
, RF_IF
), rd_rm
),
22965 cCL("mvfez", e088160
, 2, (RF
, RF_IF
), rd_rm
),
22967 cCL("mnfs", e108100
, 2, (RF
, RF_IF
), rd_rm
),
22968 cCL("mnfsp", e108120
, 2, (RF
, RF_IF
), rd_rm
),
22969 cCL("mnfsm", e108140
, 2, (RF
, RF_IF
), rd_rm
),
22970 cCL("mnfsz", e108160
, 2, (RF
, RF_IF
), rd_rm
),
22971 cCL("mnfd", e108180
, 2, (RF
, RF_IF
), rd_rm
),
22972 cCL("mnfdp", e1081a0
, 2, (RF
, RF_IF
), rd_rm
),
22973 cCL("mnfdm", e1081c0
, 2, (RF
, RF_IF
), rd_rm
),
22974 cCL("mnfdz", e1081e0
, 2, (RF
, RF_IF
), rd_rm
),
22975 cCL("mnfe", e188100
, 2, (RF
, RF_IF
), rd_rm
),
22976 cCL("mnfep", e188120
, 2, (RF
, RF_IF
), rd_rm
),
22977 cCL("mnfem", e188140
, 2, (RF
, RF_IF
), rd_rm
),
22978 cCL("mnfez", e188160
, 2, (RF
, RF_IF
), rd_rm
),
22980 cCL("abss", e208100
, 2, (RF
, RF_IF
), rd_rm
),
22981 cCL("abssp", e208120
, 2, (RF
, RF_IF
), rd_rm
),
22982 cCL("abssm", e208140
, 2, (RF
, RF_IF
), rd_rm
),
22983 cCL("abssz", e208160
, 2, (RF
, RF_IF
), rd_rm
),
22984 cCL("absd", e208180
, 2, (RF
, RF_IF
), rd_rm
),
22985 cCL("absdp", e2081a0
, 2, (RF
, RF_IF
), rd_rm
),
22986 cCL("absdm", e2081c0
, 2, (RF
, RF_IF
), rd_rm
),
22987 cCL("absdz", e2081e0
, 2, (RF
, RF_IF
), rd_rm
),
22988 cCL("abse", e288100
, 2, (RF
, RF_IF
), rd_rm
),
22989 cCL("absep", e288120
, 2, (RF
, RF_IF
), rd_rm
),
22990 cCL("absem", e288140
, 2, (RF
, RF_IF
), rd_rm
),
22991 cCL("absez", e288160
, 2, (RF
, RF_IF
), rd_rm
),
22993 cCL("rnds", e308100
, 2, (RF
, RF_IF
), rd_rm
),
22994 cCL("rndsp", e308120
, 2, (RF
, RF_IF
), rd_rm
),
22995 cCL("rndsm", e308140
, 2, (RF
, RF_IF
), rd_rm
),
22996 cCL("rndsz", e308160
, 2, (RF
, RF_IF
), rd_rm
),
22997 cCL("rndd", e308180
, 2, (RF
, RF_IF
), rd_rm
),
22998 cCL("rnddp", e3081a0
, 2, (RF
, RF_IF
), rd_rm
),
22999 cCL("rnddm", e3081c0
, 2, (RF
, RF_IF
), rd_rm
),
23000 cCL("rnddz", e3081e0
, 2, (RF
, RF_IF
), rd_rm
),
23001 cCL("rnde", e388100
, 2, (RF
, RF_IF
), rd_rm
),
23002 cCL("rndep", e388120
, 2, (RF
, RF_IF
), rd_rm
),
23003 cCL("rndem", e388140
, 2, (RF
, RF_IF
), rd_rm
),
23004 cCL("rndez", e388160
, 2, (RF
, RF_IF
), rd_rm
),
23006 cCL("sqts", e408100
, 2, (RF
, RF_IF
), rd_rm
),
23007 cCL("sqtsp", e408120
, 2, (RF
, RF_IF
), rd_rm
),
23008 cCL("sqtsm", e408140
, 2, (RF
, RF_IF
), rd_rm
),
23009 cCL("sqtsz", e408160
, 2, (RF
, RF_IF
), rd_rm
),
23010 cCL("sqtd", e408180
, 2, (RF
, RF_IF
), rd_rm
),
23011 cCL("sqtdp", e4081a0
, 2, (RF
, RF_IF
), rd_rm
),
23012 cCL("sqtdm", e4081c0
, 2, (RF
, RF_IF
), rd_rm
),
23013 cCL("sqtdz", e4081e0
, 2, (RF
, RF_IF
), rd_rm
),
23014 cCL("sqte", e488100
, 2, (RF
, RF_IF
), rd_rm
),
23015 cCL("sqtep", e488120
, 2, (RF
, RF_IF
), rd_rm
),
23016 cCL("sqtem", e488140
, 2, (RF
, RF_IF
), rd_rm
),
23017 cCL("sqtez", e488160
, 2, (RF
, RF_IF
), rd_rm
),
23019 cCL("logs", e508100
, 2, (RF
, RF_IF
), rd_rm
),
23020 cCL("logsp", e508120
, 2, (RF
, RF_IF
), rd_rm
),
23021 cCL("logsm", e508140
, 2, (RF
, RF_IF
), rd_rm
),
23022 cCL("logsz", e508160
, 2, (RF
, RF_IF
), rd_rm
),
23023 cCL("logd", e508180
, 2, (RF
, RF_IF
), rd_rm
),
23024 cCL("logdp", e5081a0
, 2, (RF
, RF_IF
), rd_rm
),
23025 cCL("logdm", e5081c0
, 2, (RF
, RF_IF
), rd_rm
),
23026 cCL("logdz", e5081e0
, 2, (RF
, RF_IF
), rd_rm
),
23027 cCL("loge", e588100
, 2, (RF
, RF_IF
), rd_rm
),
23028 cCL("logep", e588120
, 2, (RF
, RF_IF
), rd_rm
),
23029 cCL("logem", e588140
, 2, (RF
, RF_IF
), rd_rm
),
23030 cCL("logez", e588160
, 2, (RF
, RF_IF
), rd_rm
),
23032 cCL("lgns", e608100
, 2, (RF
, RF_IF
), rd_rm
),
23033 cCL("lgnsp", e608120
, 2, (RF
, RF_IF
), rd_rm
),
23034 cCL("lgnsm", e608140
, 2, (RF
, RF_IF
), rd_rm
),
23035 cCL("lgnsz", e608160
, 2, (RF
, RF_IF
), rd_rm
),
23036 cCL("lgnd", e608180
, 2, (RF
, RF_IF
), rd_rm
),
23037 cCL("lgndp", e6081a0
, 2, (RF
, RF_IF
), rd_rm
),
23038 cCL("lgndm", e6081c0
, 2, (RF
, RF_IF
), rd_rm
),
23039 cCL("lgndz", e6081e0
, 2, (RF
, RF_IF
), rd_rm
),
23040 cCL("lgne", e688100
, 2, (RF
, RF_IF
), rd_rm
),
23041 cCL("lgnep", e688120
, 2, (RF
, RF_IF
), rd_rm
),
23042 cCL("lgnem", e688140
, 2, (RF
, RF_IF
), rd_rm
),
23043 cCL("lgnez", e688160
, 2, (RF
, RF_IF
), rd_rm
),
23045 cCL("exps", e708100
, 2, (RF
, RF_IF
), rd_rm
),
23046 cCL("expsp", e708120
, 2, (RF
, RF_IF
), rd_rm
),
23047 cCL("expsm", e708140
, 2, (RF
, RF_IF
), rd_rm
),
23048 cCL("expsz", e708160
, 2, (RF
, RF_IF
), rd_rm
),
23049 cCL("expd", e708180
, 2, (RF
, RF_IF
), rd_rm
),
23050 cCL("expdp", e7081a0
, 2, (RF
, RF_IF
), rd_rm
),
23051 cCL("expdm", e7081c0
, 2, (RF
, RF_IF
), rd_rm
),
23052 cCL("expdz", e7081e0
, 2, (RF
, RF_IF
), rd_rm
),
23053 cCL("expe", e788100
, 2, (RF
, RF_IF
), rd_rm
),
23054 cCL("expep", e788120
, 2, (RF
, RF_IF
), rd_rm
),
23055 cCL("expem", e788140
, 2, (RF
, RF_IF
), rd_rm
),
23056 cCL("expdz", e788160
, 2, (RF
, RF_IF
), rd_rm
),
23058 cCL("sins", e808100
, 2, (RF
, RF_IF
), rd_rm
),
23059 cCL("sinsp", e808120
, 2, (RF
, RF_IF
), rd_rm
),
23060 cCL("sinsm", e808140
, 2, (RF
, RF_IF
), rd_rm
),
23061 cCL("sinsz", e808160
, 2, (RF
, RF_IF
), rd_rm
),
23062 cCL("sind", e808180
, 2, (RF
, RF_IF
), rd_rm
),
23063 cCL("sindp", e8081a0
, 2, (RF
, RF_IF
), rd_rm
),
23064 cCL("sindm", e8081c0
, 2, (RF
, RF_IF
), rd_rm
),
23065 cCL("sindz", e8081e0
, 2, (RF
, RF_IF
), rd_rm
),
23066 cCL("sine", e888100
, 2, (RF
, RF_IF
), rd_rm
),
23067 cCL("sinep", e888120
, 2, (RF
, RF_IF
), rd_rm
),
23068 cCL("sinem", e888140
, 2, (RF
, RF_IF
), rd_rm
),
23069 cCL("sinez", e888160
, 2, (RF
, RF_IF
), rd_rm
),
23071 cCL("coss", e908100
, 2, (RF
, RF_IF
), rd_rm
),
23072 cCL("cossp", e908120
, 2, (RF
, RF_IF
), rd_rm
),
23073 cCL("cossm", e908140
, 2, (RF
, RF_IF
), rd_rm
),
23074 cCL("cossz", e908160
, 2, (RF
, RF_IF
), rd_rm
),
23075 cCL("cosd", e908180
, 2, (RF
, RF_IF
), rd_rm
),
23076 cCL("cosdp", e9081a0
, 2, (RF
, RF_IF
), rd_rm
),
23077 cCL("cosdm", e9081c0
, 2, (RF
, RF_IF
), rd_rm
),
23078 cCL("cosdz", e9081e0
, 2, (RF
, RF_IF
), rd_rm
),
23079 cCL("cose", e988100
, 2, (RF
, RF_IF
), rd_rm
),
23080 cCL("cosep", e988120
, 2, (RF
, RF_IF
), rd_rm
),
23081 cCL("cosem", e988140
, 2, (RF
, RF_IF
), rd_rm
),
23082 cCL("cosez", e988160
, 2, (RF
, RF_IF
), rd_rm
),
23084 cCL("tans", ea08100
, 2, (RF
, RF_IF
), rd_rm
),
23085 cCL("tansp", ea08120
, 2, (RF
, RF_IF
), rd_rm
),
23086 cCL("tansm", ea08140
, 2, (RF
, RF_IF
), rd_rm
),
23087 cCL("tansz", ea08160
, 2, (RF
, RF_IF
), rd_rm
),
23088 cCL("tand", ea08180
, 2, (RF
, RF_IF
), rd_rm
),
23089 cCL("tandp", ea081a0
, 2, (RF
, RF_IF
), rd_rm
),
23090 cCL("tandm", ea081c0
, 2, (RF
, RF_IF
), rd_rm
),
23091 cCL("tandz", ea081e0
, 2, (RF
, RF_IF
), rd_rm
),
23092 cCL("tane", ea88100
, 2, (RF
, RF_IF
), rd_rm
),
23093 cCL("tanep", ea88120
, 2, (RF
, RF_IF
), rd_rm
),
23094 cCL("tanem", ea88140
, 2, (RF
, RF_IF
), rd_rm
),
23095 cCL("tanez", ea88160
, 2, (RF
, RF_IF
), rd_rm
),
23097 cCL("asns", eb08100
, 2, (RF
, RF_IF
), rd_rm
),
23098 cCL("asnsp", eb08120
, 2, (RF
, RF_IF
), rd_rm
),
23099 cCL("asnsm", eb08140
, 2, (RF
, RF_IF
), rd_rm
),
23100 cCL("asnsz", eb08160
, 2, (RF
, RF_IF
), rd_rm
),
23101 cCL("asnd", eb08180
, 2, (RF
, RF_IF
), rd_rm
),
23102 cCL("asndp", eb081a0
, 2, (RF
, RF_IF
), rd_rm
),
23103 cCL("asndm", eb081c0
, 2, (RF
, RF_IF
), rd_rm
),
23104 cCL("asndz", eb081e0
, 2, (RF
, RF_IF
), rd_rm
),
23105 cCL("asne", eb88100
, 2, (RF
, RF_IF
), rd_rm
),
23106 cCL("asnep", eb88120
, 2, (RF
, RF_IF
), rd_rm
),
23107 cCL("asnem", eb88140
, 2, (RF
, RF_IF
), rd_rm
),
23108 cCL("asnez", eb88160
, 2, (RF
, RF_IF
), rd_rm
),
23110 cCL("acss", ec08100
, 2, (RF
, RF_IF
), rd_rm
),
23111 cCL("acssp", ec08120
, 2, (RF
, RF_IF
), rd_rm
),
23112 cCL("acssm", ec08140
, 2, (RF
, RF_IF
), rd_rm
),
23113 cCL("acssz", ec08160
, 2, (RF
, RF_IF
), rd_rm
),
23114 cCL("acsd", ec08180
, 2, (RF
, RF_IF
), rd_rm
),
23115 cCL("acsdp", ec081a0
, 2, (RF
, RF_IF
), rd_rm
),
23116 cCL("acsdm", ec081c0
, 2, (RF
, RF_IF
), rd_rm
),
23117 cCL("acsdz", ec081e0
, 2, (RF
, RF_IF
), rd_rm
),
23118 cCL("acse", ec88100
, 2, (RF
, RF_IF
), rd_rm
),
23119 cCL("acsep", ec88120
, 2, (RF
, RF_IF
), rd_rm
),
23120 cCL("acsem", ec88140
, 2, (RF
, RF_IF
), rd_rm
),
23121 cCL("acsez", ec88160
, 2, (RF
, RF_IF
), rd_rm
),
23123 cCL("atns", ed08100
, 2, (RF
, RF_IF
), rd_rm
),
23124 cCL("atnsp", ed08120
, 2, (RF
, RF_IF
), rd_rm
),
23125 cCL("atnsm", ed08140
, 2, (RF
, RF_IF
), rd_rm
),
23126 cCL("atnsz", ed08160
, 2, (RF
, RF_IF
), rd_rm
),
23127 cCL("atnd", ed08180
, 2, (RF
, RF_IF
), rd_rm
),
23128 cCL("atndp", ed081a0
, 2, (RF
, RF_IF
), rd_rm
),
23129 cCL("atndm", ed081c0
, 2, (RF
, RF_IF
), rd_rm
),
23130 cCL("atndz", ed081e0
, 2, (RF
, RF_IF
), rd_rm
),
23131 cCL("atne", ed88100
, 2, (RF
, RF_IF
), rd_rm
),
23132 cCL("atnep", ed88120
, 2, (RF
, RF_IF
), rd_rm
),
23133 cCL("atnem", ed88140
, 2, (RF
, RF_IF
), rd_rm
),
23134 cCL("atnez", ed88160
, 2, (RF
, RF_IF
), rd_rm
),
23136 cCL("urds", ee08100
, 2, (RF
, RF_IF
), rd_rm
),
23137 cCL("urdsp", ee08120
, 2, (RF
, RF_IF
), rd_rm
),
23138 cCL("urdsm", ee08140
, 2, (RF
, RF_IF
), rd_rm
),
23139 cCL("urdsz", ee08160
, 2, (RF
, RF_IF
), rd_rm
),
23140 cCL("urdd", ee08180
, 2, (RF
, RF_IF
), rd_rm
),
23141 cCL("urddp", ee081a0
, 2, (RF
, RF_IF
), rd_rm
),
23142 cCL("urddm", ee081c0
, 2, (RF
, RF_IF
), rd_rm
),
23143 cCL("urddz", ee081e0
, 2, (RF
, RF_IF
), rd_rm
),
23144 cCL("urde", ee88100
, 2, (RF
, RF_IF
), rd_rm
),
23145 cCL("urdep", ee88120
, 2, (RF
, RF_IF
), rd_rm
),
23146 cCL("urdem", ee88140
, 2, (RF
, RF_IF
), rd_rm
),
23147 cCL("urdez", ee88160
, 2, (RF
, RF_IF
), rd_rm
),
23149 cCL("nrms", ef08100
, 2, (RF
, RF_IF
), rd_rm
),
23150 cCL("nrmsp", ef08120
, 2, (RF
, RF_IF
), rd_rm
),
23151 cCL("nrmsm", ef08140
, 2, (RF
, RF_IF
), rd_rm
),
23152 cCL("nrmsz", ef08160
, 2, (RF
, RF_IF
), rd_rm
),
23153 cCL("nrmd", ef08180
, 2, (RF
, RF_IF
), rd_rm
),
23154 cCL("nrmdp", ef081a0
, 2, (RF
, RF_IF
), rd_rm
),
23155 cCL("nrmdm", ef081c0
, 2, (RF
, RF_IF
), rd_rm
),
23156 cCL("nrmdz", ef081e0
, 2, (RF
, RF_IF
), rd_rm
),
23157 cCL("nrme", ef88100
, 2, (RF
, RF_IF
), rd_rm
),
23158 cCL("nrmep", ef88120
, 2, (RF
, RF_IF
), rd_rm
),
23159 cCL("nrmem", ef88140
, 2, (RF
, RF_IF
), rd_rm
),
23160 cCL("nrmez", ef88160
, 2, (RF
, RF_IF
), rd_rm
),
23162 cCL("adfs", e000100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23163 cCL("adfsp", e000120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23164 cCL("adfsm", e000140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23165 cCL("adfsz", e000160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23166 cCL("adfd", e000180
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23167 cCL("adfdp", e0001a0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23168 cCL("adfdm", e0001c0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23169 cCL("adfdz", e0001e0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23170 cCL("adfe", e080100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23171 cCL("adfep", e080120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23172 cCL("adfem", e080140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23173 cCL("adfez", e080160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23175 cCL("sufs", e200100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23176 cCL("sufsp", e200120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23177 cCL("sufsm", e200140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23178 cCL("sufsz", e200160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23179 cCL("sufd", e200180
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23180 cCL("sufdp", e2001a0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23181 cCL("sufdm", e2001c0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23182 cCL("sufdz", e2001e0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23183 cCL("sufe", e280100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23184 cCL("sufep", e280120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23185 cCL("sufem", e280140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23186 cCL("sufez", e280160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23188 cCL("rsfs", e300100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23189 cCL("rsfsp", e300120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23190 cCL("rsfsm", e300140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23191 cCL("rsfsz", e300160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23192 cCL("rsfd", e300180
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23193 cCL("rsfdp", e3001a0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23194 cCL("rsfdm", e3001c0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23195 cCL("rsfdz", e3001e0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23196 cCL("rsfe", e380100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23197 cCL("rsfep", e380120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23198 cCL("rsfem", e380140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23199 cCL("rsfez", e380160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23201 cCL("mufs", e100100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23202 cCL("mufsp", e100120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23203 cCL("mufsm", e100140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23204 cCL("mufsz", e100160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23205 cCL("mufd", e100180
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23206 cCL("mufdp", e1001a0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23207 cCL("mufdm", e1001c0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23208 cCL("mufdz", e1001e0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23209 cCL("mufe", e180100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23210 cCL("mufep", e180120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23211 cCL("mufem", e180140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23212 cCL("mufez", e180160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23214 cCL("dvfs", e400100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23215 cCL("dvfsp", e400120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23216 cCL("dvfsm", e400140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23217 cCL("dvfsz", e400160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23218 cCL("dvfd", e400180
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23219 cCL("dvfdp", e4001a0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23220 cCL("dvfdm", e4001c0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23221 cCL("dvfdz", e4001e0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23222 cCL("dvfe", e480100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23223 cCL("dvfep", e480120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23224 cCL("dvfem", e480140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23225 cCL("dvfez", e480160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23227 cCL("rdfs", e500100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23228 cCL("rdfsp", e500120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23229 cCL("rdfsm", e500140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23230 cCL("rdfsz", e500160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23231 cCL("rdfd", e500180
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23232 cCL("rdfdp", e5001a0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23233 cCL("rdfdm", e5001c0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23234 cCL("rdfdz", e5001e0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23235 cCL("rdfe", e580100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23236 cCL("rdfep", e580120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23237 cCL("rdfem", e580140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23238 cCL("rdfez", e580160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23240 cCL("pows", e600100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23241 cCL("powsp", e600120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23242 cCL("powsm", e600140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23243 cCL("powsz", e600160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23244 cCL("powd", e600180
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23245 cCL("powdp", e6001a0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23246 cCL("powdm", e6001c0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23247 cCL("powdz", e6001e0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23248 cCL("powe", e680100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23249 cCL("powep", e680120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23250 cCL("powem", e680140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23251 cCL("powez", e680160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23253 cCL("rpws", e700100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23254 cCL("rpwsp", e700120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23255 cCL("rpwsm", e700140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23256 cCL("rpwsz", e700160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23257 cCL("rpwd", e700180
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23258 cCL("rpwdp", e7001a0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23259 cCL("rpwdm", e7001c0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23260 cCL("rpwdz", e7001e0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23261 cCL("rpwe", e780100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23262 cCL("rpwep", e780120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23263 cCL("rpwem", e780140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23264 cCL("rpwez", e780160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23266 cCL("rmfs", e800100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23267 cCL("rmfsp", e800120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23268 cCL("rmfsm", e800140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23269 cCL("rmfsz", e800160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23270 cCL("rmfd", e800180
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23271 cCL("rmfdp", e8001a0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23272 cCL("rmfdm", e8001c0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23273 cCL("rmfdz", e8001e0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23274 cCL("rmfe", e880100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23275 cCL("rmfep", e880120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23276 cCL("rmfem", e880140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23277 cCL("rmfez", e880160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23279 cCL("fmls", e900100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23280 cCL("fmlsp", e900120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23281 cCL("fmlsm", e900140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23282 cCL("fmlsz", e900160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23283 cCL("fmld", e900180
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23284 cCL("fmldp", e9001a0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23285 cCL("fmldm", e9001c0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23286 cCL("fmldz", e9001e0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23287 cCL("fmle", e980100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23288 cCL("fmlep", e980120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23289 cCL("fmlem", e980140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23290 cCL("fmlez", e980160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23292 cCL("fdvs", ea00100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23293 cCL("fdvsp", ea00120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23294 cCL("fdvsm", ea00140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23295 cCL("fdvsz", ea00160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23296 cCL("fdvd", ea00180
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23297 cCL("fdvdp", ea001a0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23298 cCL("fdvdm", ea001c0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23299 cCL("fdvdz", ea001e0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23300 cCL("fdve", ea80100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23301 cCL("fdvep", ea80120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23302 cCL("fdvem", ea80140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23303 cCL("fdvez", ea80160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23305 cCL("frds", eb00100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23306 cCL("frdsp", eb00120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23307 cCL("frdsm", eb00140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23308 cCL("frdsz", eb00160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23309 cCL("frdd", eb00180
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23310 cCL("frddp", eb001a0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23311 cCL("frddm", eb001c0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23312 cCL("frddz", eb001e0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23313 cCL("frde", eb80100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23314 cCL("frdep", eb80120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23315 cCL("frdem", eb80140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23316 cCL("frdez", eb80160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23318 cCL("pols", ec00100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23319 cCL("polsp", ec00120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23320 cCL("polsm", ec00140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23321 cCL("polsz", ec00160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23322 cCL("pold", ec00180
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23323 cCL("poldp", ec001a0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23324 cCL("poldm", ec001c0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23325 cCL("poldz", ec001e0
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23326 cCL("pole", ec80100
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23327 cCL("polep", ec80120
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23328 cCL("polem", ec80140
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23329 cCL("polez", ec80160
, 3, (RF
, RF
, RF_IF
), rd_rn_rm
),
23331 cCE("cmf", e90f110
, 2, (RF
, RF_IF
), fpa_cmp
),
23332 C3E("cmfe", ed0f110
, 2, (RF
, RF_IF
), fpa_cmp
),
23333 cCE("cnf", eb0f110
, 2, (RF
, RF_IF
), fpa_cmp
),
23334 C3E("cnfe", ef0f110
, 2, (RF
, RF_IF
), fpa_cmp
),
23336 cCL("flts", e000110
, 2, (RF
, RR
), rn_rd
),
23337 cCL("fltsp", e000130
, 2, (RF
, RR
), rn_rd
),
23338 cCL("fltsm", e000150
, 2, (RF
, RR
), rn_rd
),
23339 cCL("fltsz", e000170
, 2, (RF
, RR
), rn_rd
),
23340 cCL("fltd", e000190
, 2, (RF
, RR
), rn_rd
),
23341 cCL("fltdp", e0001b0
, 2, (RF
, RR
), rn_rd
),
23342 cCL("fltdm", e0001d0
, 2, (RF
, RR
), rn_rd
),
23343 cCL("fltdz", e0001f0
, 2, (RF
, RR
), rn_rd
),
23344 cCL("flte", e080110
, 2, (RF
, RR
), rn_rd
),
23345 cCL("fltep", e080130
, 2, (RF
, RR
), rn_rd
),
23346 cCL("fltem", e080150
, 2, (RF
, RR
), rn_rd
),
23347 cCL("fltez", e080170
, 2, (RF
, RR
), rn_rd
),
23349 /* The implementation of the FIX instruction is broken on some
23350 assemblers, in that it accepts a precision specifier as well as a
23351 rounding specifier, despite the fact that this is meaningless.
23352 To be more compatible, we accept it as well, though of course it
23353 does not set any bits. */
23354 cCE("fix", e100110
, 2, (RR
, RF
), rd_rm
),
23355 cCL("fixp", e100130
, 2, (RR
, RF
), rd_rm
),
23356 cCL("fixm", e100150
, 2, (RR
, RF
), rd_rm
),
23357 cCL("fixz", e100170
, 2, (RR
, RF
), rd_rm
),
23358 cCL("fixsp", e100130
, 2, (RR
, RF
), rd_rm
),
23359 cCL("fixsm", e100150
, 2, (RR
, RF
), rd_rm
),
23360 cCL("fixsz", e100170
, 2, (RR
, RF
), rd_rm
),
23361 cCL("fixdp", e100130
, 2, (RR
, RF
), rd_rm
),
23362 cCL("fixdm", e100150
, 2, (RR
, RF
), rd_rm
),
23363 cCL("fixdz", e100170
, 2, (RR
, RF
), rd_rm
),
23364 cCL("fixep", e100130
, 2, (RR
, RF
), rd_rm
),
23365 cCL("fixem", e100150
, 2, (RR
, RF
), rd_rm
),
23366 cCL("fixez", e100170
, 2, (RR
, RF
), rd_rm
),
23368 /* Instructions that were new with the real FPA, call them V2. */
23370 #define ARM_VARIANT & fpu_fpa_ext_v2
23372 cCE("lfm", c100200
, 3, (RF
, I4b
, ADDR
), fpa_ldmstm
),
23373 cCL("lfmfd", c900200
, 3, (RF
, I4b
, ADDR
), fpa_ldmstm
),
23374 cCL("lfmea", d100200
, 3, (RF
, I4b
, ADDR
), fpa_ldmstm
),
23375 cCE("sfm", c000200
, 3, (RF
, I4b
, ADDR
), fpa_ldmstm
),
23376 cCL("sfmfd", d000200
, 3, (RF
, I4b
, ADDR
), fpa_ldmstm
),
23377 cCL("sfmea", c800200
, 3, (RF
, I4b
, ADDR
), fpa_ldmstm
),
23380 #define ARM_VARIANT & fpu_vfp_ext_v1xd /* VFP V1xD (single precision). */
23382 /* Moves and type conversions. */
23383 cCE("fmstat", ef1fa10
, 0, (), noargs
),
23384 cCE("vmrs", ef00a10
, 2, (APSR_RR
, RVC
), vmrs
),
23385 cCE("vmsr", ee00a10
, 2, (RVC
, RR
), vmsr
),
23386 cCE("fsitos", eb80ac0
, 2, (RVS
, RVS
), vfp_sp_monadic
),
23387 cCE("fuitos", eb80a40
, 2, (RVS
, RVS
), vfp_sp_monadic
),
23388 cCE("ftosis", ebd0a40
, 2, (RVS
, RVS
), vfp_sp_monadic
),
23389 cCE("ftosizs", ebd0ac0
, 2, (RVS
, RVS
), vfp_sp_monadic
),
23390 cCE("ftouis", ebc0a40
, 2, (RVS
, RVS
), vfp_sp_monadic
),
23391 cCE("ftouizs", ebc0ac0
, 2, (RVS
, RVS
), vfp_sp_monadic
),
23392 cCE("fmrx", ef00a10
, 2, (RR
, RVC
), rd_rn
),
23393 cCE("fmxr", ee00a10
, 2, (RVC
, RR
), rn_rd
),
23395 /* Memory operations. */
23396 cCE("flds", d100a00
, 2, (RVS
, ADDRGLDC
), vfp_sp_ldst
),
23397 cCE("fsts", d000a00
, 2, (RVS
, ADDRGLDC
), vfp_sp_ldst
),
23398 cCE("fldmias", c900a00
, 2, (RRnpctw
, VRSLST
), vfp_sp_ldstmia
),
23399 cCE("fldmfds", c900a00
, 2, (RRnpctw
, VRSLST
), vfp_sp_ldstmia
),
23400 cCE("fldmdbs", d300a00
, 2, (RRnpctw
, VRSLST
), vfp_sp_ldstmdb
),
23401 cCE("fldmeas", d300a00
, 2, (RRnpctw
, VRSLST
), vfp_sp_ldstmdb
),
23402 cCE("fldmiax", c900b00
, 2, (RRnpctw
, VRDLST
), vfp_xp_ldstmia
),
23403 cCE("fldmfdx", c900b00
, 2, (RRnpctw
, VRDLST
), vfp_xp_ldstmia
),
23404 cCE("fldmdbx", d300b00
, 2, (RRnpctw
, VRDLST
), vfp_xp_ldstmdb
),
23405 cCE("fldmeax", d300b00
, 2, (RRnpctw
, VRDLST
), vfp_xp_ldstmdb
),
23406 cCE("fstmias", c800a00
, 2, (RRnpctw
, VRSLST
), vfp_sp_ldstmia
),
23407 cCE("fstmeas", c800a00
, 2, (RRnpctw
, VRSLST
), vfp_sp_ldstmia
),
23408 cCE("fstmdbs", d200a00
, 2, (RRnpctw
, VRSLST
), vfp_sp_ldstmdb
),
23409 cCE("fstmfds", d200a00
, 2, (RRnpctw
, VRSLST
), vfp_sp_ldstmdb
),
23410 cCE("fstmiax", c800b00
, 2, (RRnpctw
, VRDLST
), vfp_xp_ldstmia
),
23411 cCE("fstmeax", c800b00
, 2, (RRnpctw
, VRDLST
), vfp_xp_ldstmia
),
23412 cCE("fstmdbx", d200b00
, 2, (RRnpctw
, VRDLST
), vfp_xp_ldstmdb
),
23413 cCE("fstmfdx", d200b00
, 2, (RRnpctw
, VRDLST
), vfp_xp_ldstmdb
),
23415 /* Monadic operations. */
23416 cCE("fabss", eb00ac0
, 2, (RVS
, RVS
), vfp_sp_monadic
),
23417 cCE("fnegs", eb10a40
, 2, (RVS
, RVS
), vfp_sp_monadic
),
23418 cCE("fsqrts", eb10ac0
, 2, (RVS
, RVS
), vfp_sp_monadic
),
23420 /* Dyadic operations. */
23421 cCE("fadds", e300a00
, 3, (RVS
, RVS
, RVS
), vfp_sp_dyadic
),
23422 cCE("fsubs", e300a40
, 3, (RVS
, RVS
, RVS
), vfp_sp_dyadic
),
23423 cCE("fmuls", e200a00
, 3, (RVS
, RVS
, RVS
), vfp_sp_dyadic
),
23424 cCE("fdivs", e800a00
, 3, (RVS
, RVS
, RVS
), vfp_sp_dyadic
),
23425 cCE("fmacs", e000a00
, 3, (RVS
, RVS
, RVS
), vfp_sp_dyadic
),
23426 cCE("fmscs", e100a00
, 3, (RVS
, RVS
, RVS
), vfp_sp_dyadic
),
23427 cCE("fnmuls", e200a40
, 3, (RVS
, RVS
, RVS
), vfp_sp_dyadic
),
23428 cCE("fnmacs", e000a40
, 3, (RVS
, RVS
, RVS
), vfp_sp_dyadic
),
23429 cCE("fnmscs", e100a40
, 3, (RVS
, RVS
, RVS
), vfp_sp_dyadic
),
23432 cCE("fcmps", eb40a40
, 2, (RVS
, RVS
), vfp_sp_monadic
),
23433 cCE("fcmpzs", eb50a40
, 1, (RVS
), vfp_sp_compare_z
),
23434 cCE("fcmpes", eb40ac0
, 2, (RVS
, RVS
), vfp_sp_monadic
),
23435 cCE("fcmpezs", eb50ac0
, 1, (RVS
), vfp_sp_compare_z
),
23437 /* Double precision load/store are still present on single precision
23438 implementations. */
23439 cCE("fldd", d100b00
, 2, (RVD
, ADDRGLDC
), vfp_dp_ldst
),
23440 cCE("fstd", d000b00
, 2, (RVD
, ADDRGLDC
), vfp_dp_ldst
),
23441 cCE("fldmiad", c900b00
, 2, (RRnpctw
, VRDLST
), vfp_dp_ldstmia
),
23442 cCE("fldmfdd", c900b00
, 2, (RRnpctw
, VRDLST
), vfp_dp_ldstmia
),
23443 cCE("fldmdbd", d300b00
, 2, (RRnpctw
, VRDLST
), vfp_dp_ldstmdb
),
23444 cCE("fldmead", d300b00
, 2, (RRnpctw
, VRDLST
), vfp_dp_ldstmdb
),
23445 cCE("fstmiad", c800b00
, 2, (RRnpctw
, VRDLST
), vfp_dp_ldstmia
),
23446 cCE("fstmead", c800b00
, 2, (RRnpctw
, VRDLST
), vfp_dp_ldstmia
),
23447 cCE("fstmdbd", d200b00
, 2, (RRnpctw
, VRDLST
), vfp_dp_ldstmdb
),
23448 cCE("fstmfdd", d200b00
, 2, (RRnpctw
, VRDLST
), vfp_dp_ldstmdb
),
23451 #define ARM_VARIANT & fpu_vfp_ext_v1 /* VFP V1 (Double precision). */
23453 /* Moves and type conversions. */
23454 cCE("fcvtds", eb70ac0
, 2, (RVD
, RVS
), vfp_dp_sp_cvt
),
23455 cCE("fcvtsd", eb70bc0
, 2, (RVS
, RVD
), vfp_sp_dp_cvt
),
23456 cCE("fmdhr", e200b10
, 2, (RVD
, RR
), vfp_dp_rn_rd
),
23457 cCE("fmdlr", e000b10
, 2, (RVD
, RR
), vfp_dp_rn_rd
),
23458 cCE("fmrdh", e300b10
, 2, (RR
, RVD
), vfp_dp_rd_rn
),
23459 cCE("fmrdl", e100b10
, 2, (RR
, RVD
), vfp_dp_rd_rn
),
23460 cCE("fsitod", eb80bc0
, 2, (RVD
, RVS
), vfp_dp_sp_cvt
),
23461 cCE("fuitod", eb80b40
, 2, (RVD
, RVS
), vfp_dp_sp_cvt
),
23462 cCE("ftosid", ebd0b40
, 2, (RVS
, RVD
), vfp_sp_dp_cvt
),
23463 cCE("ftosizd", ebd0bc0
, 2, (RVS
, RVD
), vfp_sp_dp_cvt
),
23464 cCE("ftouid", ebc0b40
, 2, (RVS
, RVD
), vfp_sp_dp_cvt
),
23465 cCE("ftouizd", ebc0bc0
, 2, (RVS
, RVD
), vfp_sp_dp_cvt
),
23467 /* Monadic operations. */
23468 cCE("fabsd", eb00bc0
, 2, (RVD
, RVD
), vfp_dp_rd_rm
),
23469 cCE("fnegd", eb10b40
, 2, (RVD
, RVD
), vfp_dp_rd_rm
),
23470 cCE("fsqrtd", eb10bc0
, 2, (RVD
, RVD
), vfp_dp_rd_rm
),
23472 /* Dyadic operations. */
23473 cCE("faddd", e300b00
, 3, (RVD
, RVD
, RVD
), vfp_dp_rd_rn_rm
),
23474 cCE("fsubd", e300b40
, 3, (RVD
, RVD
, RVD
), vfp_dp_rd_rn_rm
),
23475 cCE("fmuld", e200b00
, 3, (RVD
, RVD
, RVD
), vfp_dp_rd_rn_rm
),
23476 cCE("fdivd", e800b00
, 3, (RVD
, RVD
, RVD
), vfp_dp_rd_rn_rm
),
23477 cCE("fmacd", e000b00
, 3, (RVD
, RVD
, RVD
), vfp_dp_rd_rn_rm
),
23478 cCE("fmscd", e100b00
, 3, (RVD
, RVD
, RVD
), vfp_dp_rd_rn_rm
),
23479 cCE("fnmuld", e200b40
, 3, (RVD
, RVD
, RVD
), vfp_dp_rd_rn_rm
),
23480 cCE("fnmacd", e000b40
, 3, (RVD
, RVD
, RVD
), vfp_dp_rd_rn_rm
),
23481 cCE("fnmscd", e100b40
, 3, (RVD
, RVD
, RVD
), vfp_dp_rd_rn_rm
),
23484 cCE("fcmpd", eb40b40
, 2, (RVD
, RVD
), vfp_dp_rd_rm
),
23485 cCE("fcmpzd", eb50b40
, 1, (RVD
), vfp_dp_rd
),
23486 cCE("fcmped", eb40bc0
, 2, (RVD
, RVD
), vfp_dp_rd_rm
),
23487 cCE("fcmpezd", eb50bc0
, 1, (RVD
), vfp_dp_rd
),
23489 /* Instructions which may belong to either the Neon or VFP instruction sets.
23490 Individual encoder functions perform additional architecture checks. */
23492 #define ARM_VARIANT & fpu_vfp_ext_v1xd
23493 #undef THUMB_VARIANT
23494 #define THUMB_VARIANT & fpu_vfp_ext_v1xd
23496 /* These mnemonics are unique to VFP. */
23497 NCE(vsqrt
, 0, 2, (RVSD
, RVSD
), vfp_nsyn_sqrt
),
23498 NCE(vdiv
, 0, 3, (RVSD
, RVSD
, RVSD
), vfp_nsyn_div
),
23499 nCE(vnmul
, _vnmul
, 3, (RVSD
, RVSD
, RVSD
), vfp_nsyn_nmul
),
23500 nCE(vnmla
, _vnmla
, 3, (RVSD
, RVSD
, RVSD
), vfp_nsyn_nmul
),
23501 nCE(vnmls
, _vnmls
, 3, (RVSD
, RVSD
, RVSD
), vfp_nsyn_nmul
),
23502 NCE(vpush
, 0, 1, (VRSDLST
), vfp_nsyn_push
),
23503 NCE(vpop
, 0, 1, (VRSDLST
), vfp_nsyn_pop
),
23504 NCE(vcvtz
, 0, 2, (RVSD
, RVSD
), vfp_nsyn_cvtz
),
23506 /* Mnemonics shared by Neon and VFP. */
23507 nCEF(vmul
, _vmul
, 3, (RNSDQ
, oRNSDQ
, RNSDQ_RNSC
), neon_mul
),
23508 nCEF(vmla
, _vmla
, 3, (RNSDQ
, oRNSDQ
, RNSDQ_RNSC
), neon_mac_maybe_scalar
),
23509 nCEF(vmls
, _vmls
, 3, (RNSDQ
, oRNSDQ
, RNSDQ_RNSC
), neon_mac_maybe_scalar
),
23511 NCE(vldm
, c900b00
, 2, (RRnpctw
, VRSDLST
), neon_ldm_stm
),
23512 NCE(vldmia
, c900b00
, 2, (RRnpctw
, VRSDLST
), neon_ldm_stm
),
23513 NCE(vldmdb
, d100b00
, 2, (RRnpctw
, VRSDLST
), neon_ldm_stm
),
23514 NCE(vstm
, c800b00
, 2, (RRnpctw
, VRSDLST
), neon_ldm_stm
),
23515 NCE(vstmia
, c800b00
, 2, (RRnpctw
, VRSDLST
), neon_ldm_stm
),
23516 NCE(vstmdb
, d000b00
, 2, (RRnpctw
, VRSDLST
), neon_ldm_stm
),
23518 mnCEF(vcvt
, _vcvt
, 3, (RNSDQMQ
, RNSDQMQ
, oI32z
), neon_cvt
),
23519 nCEF(vcvtr
, _vcvt
, 2, (RNSDQ
, RNSDQ
), neon_cvtr
),
23520 MNCEF(vcvtb
, eb20a40
, 3, (RVSDMQ
, RVSDMQ
, oI32b
), neon_cvtb
),
23521 MNCEF(vcvtt
, eb20a40
, 3, (RVSDMQ
, RVSDMQ
, oI32b
), neon_cvtt
),
23524 /* NOTE: All VMOV encoding is special-cased! */
23525 NCE(vmovq
, 0, 1, (VMOV
), neon_mov
),
23527 #undef THUMB_VARIANT
23528 /* Could be either VLDR/VSTR or VLDR/VSTR (system register) which are guarded
23529 by different feature bits. Since we are setting the Thumb guard, we can
23530 require Thumb-1 which makes it a nop guard and set the right feature bit in
23531 do_vldr_vstr (). */
23532 #define THUMB_VARIANT & arm_ext_v4t
23533 NCE(vldr
, d100b00
, 2, (VLDR
, ADDRGLDC
), vldr_vstr
),
23534 NCE(vstr
, d000b00
, 2, (VLDR
, ADDRGLDC
), vldr_vstr
),
23537 #define ARM_VARIANT & arm_ext_fp16
23538 #undef THUMB_VARIANT
23539 #define THUMB_VARIANT & arm_ext_fp16
23540 /* New instructions added from v8.2, allowing the extraction and insertion of
23541 the upper 16 bits of a 32-bit vector register. */
23542 NCE (vmovx
, eb00a40
, 2, (RVS
, RVS
), neon_movhf
),
23543 NCE (vins
, eb00ac0
, 2, (RVS
, RVS
), neon_movhf
),
23545 /* New backported fma/fms instructions optional in v8.2. */
23546 NCE (vfmal
, 810, 3, (RNDQ
, RNSD
, RNSD_RNSC
), neon_vfmal
),
23547 NCE (vfmsl
, 810, 3, (RNDQ
, RNSD
, RNSD_RNSC
), neon_vfmsl
),
23549 #undef THUMB_VARIANT
23550 #define THUMB_VARIANT & fpu_neon_ext_v1
23552 #define ARM_VARIANT & fpu_neon_ext_v1
23554 /* Data processing with three registers of the same length. */
23555 /* integer ops, valid types S8 S16 S32 U8 U16 U32. */
23556 NUF(vaba
, 0000710, 3, (RNDQ
, RNDQ
, RNDQ
), neon_dyadic_i_su
),
23557 NUF(vabaq
, 0000710, 3, (RNQ
, RNQ
, RNQ
), neon_dyadic_i_su
),
23558 NUF(vhadd
, 0000000, 3, (RNDQ
, oRNDQ
, RNDQ
), neon_dyadic_i_su
),
23559 NUF(vhaddq
, 0000000, 3, (RNQ
, oRNQ
, RNQ
), neon_dyadic_i_su
),
23560 NUF(vrhadd
, 0000100, 3, (RNDQ
, oRNDQ
, RNDQ
), neon_dyadic_i_su
),
23561 NUF(vrhaddq
, 0000100, 3, (RNQ
, oRNQ
, RNQ
), neon_dyadic_i_su
),
23562 NUF(vhsub
, 0000200, 3, (RNDQ
, oRNDQ
, RNDQ
), neon_dyadic_i_su
),
23563 NUF(vhsubq
, 0000200, 3, (RNQ
, oRNQ
, RNQ
), neon_dyadic_i_su
),
23564 /* integer ops, valid types S8 S16 S32 S64 U8 U16 U32 U64. */
23565 NUF(vqadd
, 0000010, 3, (RNDQ
, oRNDQ
, RNDQ
), neon_dyadic_i64_su
),
23566 NUF(vqaddq
, 0000010, 3, (RNQ
, oRNQ
, RNQ
), neon_dyadic_i64_su
),
23567 NUF(vqsub
, 0000210, 3, (RNDQ
, oRNDQ
, RNDQ
), neon_dyadic_i64_su
),
23568 NUF(vqsubq
, 0000210, 3, (RNQ
, oRNQ
, RNQ
), neon_dyadic_i64_su
),
23569 NUF(vrshl
, 0000500, 3, (RNDQ
, oRNDQ
, RNDQ
), neon_rshl
),
23570 NUF(vrshlq
, 0000500, 3, (RNQ
, oRNQ
, RNQ
), neon_rshl
),
23571 NUF(vqrshl
, 0000510, 3, (RNDQ
, oRNDQ
, RNDQ
), neon_rshl
),
23572 NUF(vqrshlq
, 0000510, 3, (RNQ
, oRNQ
, RNQ
), neon_rshl
),
23573 /* If not immediate, fall back to neon_dyadic_i64_su.
23574 shl_imm should accept I8 I16 I32 I64,
23575 qshl_imm should accept S8 S16 S32 S64 U8 U16 U32 U64. */
23576 nUF(vshl
, _vshl
, 3, (RNDQ
, oRNDQ
, RNDQ_I63b
), neon_shl_imm
),
23577 nUF(vshlq
, _vshl
, 3, (RNQ
, oRNQ
, RNDQ_I63b
), neon_shl_imm
),
23578 nUF(vqshl
, _vqshl
, 3, (RNDQ
, oRNDQ
, RNDQ_I63b
), neon_qshl_imm
),
23579 nUF(vqshlq
, _vqshl
, 3, (RNQ
, oRNQ
, RNDQ_I63b
), neon_qshl_imm
),
23580 /* Logic ops, types optional & ignored. */
23581 nUF(vandq
, _vand
, 3, (RNQ
, oRNQ
, RNDQ_Ibig
), neon_logic
),
23582 nUF(vbicq
, _vbic
, 3, (RNQ
, oRNQ
, RNDQ_Ibig
), neon_logic
),
23583 nUF(vorrq
, _vorr
, 3, (RNQ
, oRNQ
, RNDQ_Ibig
), neon_logic
),
23584 nUF(vornq
, _vorn
, 3, (RNQ
, oRNQ
, RNDQ_Ibig
), neon_logic
),
23585 nUF(veorq
, _veor
, 3, (RNQ
, oRNQ
, RNQ
), neon_logic
),
23586 /* Bitfield ops, untyped. */
23587 NUF(vbsl
, 1100110, 3, (RNDQ
, RNDQ
, RNDQ
), neon_bitfield
),
23588 NUF(vbslq
, 1100110, 3, (RNQ
, RNQ
, RNQ
), neon_bitfield
),
23589 NUF(vbit
, 1200110, 3, (RNDQ
, RNDQ
, RNDQ
), neon_bitfield
),
23590 NUF(vbitq
, 1200110, 3, (RNQ
, RNQ
, RNQ
), neon_bitfield
),
23591 NUF(vbif
, 1300110, 3, (RNDQ
, RNDQ
, RNDQ
), neon_bitfield
),
23592 NUF(vbifq
, 1300110, 3, (RNQ
, RNQ
, RNQ
), neon_bitfield
),
23593 /* Int and float variants, types S8 S16 S32 U8 U16 U32 F16 F32. */
23594 nUF(vabdq
, _vabd
, 3, (RNQ
, oRNQ
, RNQ
), neon_dyadic_if_su
),
23595 nUF(vmax
, _vmax
, 3, (RNDQ
, oRNDQ
, RNDQ
), neon_dyadic_if_su
),
23596 nUF(vmaxq
, _vmax
, 3, (RNQ
, oRNQ
, RNQ
), neon_dyadic_if_su
),
23597 nUF(vmin
, _vmin
, 3, (RNDQ
, oRNDQ
, RNDQ
), neon_dyadic_if_su
),
23598 nUF(vminq
, _vmin
, 3, (RNQ
, oRNQ
, RNQ
), neon_dyadic_if_su
),
23599 /* Comparisons. Types S8 S16 S32 U8 U16 U32 F32. Non-immediate versions fall
23600 back to neon_dyadic_if_su. */
23601 nUF(vcge
, _vcge
, 3, (RNDQ
, oRNDQ
, RNDQ_I0
), neon_cmp
),
23602 nUF(vcgeq
, _vcge
, 3, (RNQ
, oRNQ
, RNDQ_I0
), neon_cmp
),
23603 nUF(vcgt
, _vcgt
, 3, (RNDQ
, oRNDQ
, RNDQ_I0
), neon_cmp
),
23604 nUF(vcgtq
, _vcgt
, 3, (RNQ
, oRNQ
, RNDQ_I0
), neon_cmp
),
23605 nUF(vclt
, _vclt
, 3, (RNDQ
, oRNDQ
, RNDQ_I0
), neon_cmp_inv
),
23606 nUF(vcltq
, _vclt
, 3, (RNQ
, oRNQ
, RNDQ_I0
), neon_cmp_inv
),
23607 nUF(vcle
, _vcle
, 3, (RNDQ
, oRNDQ
, RNDQ_I0
), neon_cmp_inv
),
23608 nUF(vcleq
, _vcle
, 3, (RNQ
, oRNQ
, RNDQ_I0
), neon_cmp_inv
),
23609 /* Comparison. Type I8 I16 I32 F32. */
23610 nUF(vceq
, _vceq
, 3, (RNDQ
, oRNDQ
, RNDQ_I0
), neon_ceq
),
23611 nUF(vceqq
, _vceq
, 3, (RNQ
, oRNQ
, RNDQ_I0
), neon_ceq
),
23612 /* As above, D registers only. */
23613 nUF(vpmax
, _vpmax
, 3, (RND
, oRND
, RND
), neon_dyadic_if_su_d
),
23614 nUF(vpmin
, _vpmin
, 3, (RND
, oRND
, RND
), neon_dyadic_if_su_d
),
23615 /* Int and float variants, signedness unimportant. */
23616 nUF(vmlaq
, _vmla
, 3, (RNQ
, oRNQ
, RNDQ_RNSC
), neon_mac_maybe_scalar
),
23617 nUF(vmlsq
, _vmls
, 3, (RNQ
, oRNQ
, RNDQ_RNSC
), neon_mac_maybe_scalar
),
23618 nUF(vpadd
, _vpadd
, 3, (RND
, oRND
, RND
), neon_dyadic_if_i_d
),
23619 /* Add/sub take types I8 I16 I32 I64 F32. */
23620 nUF(vaddq
, _vadd
, 3, (RNQ
, oRNQ
, RNQ
), neon_addsub_if_i
),
23621 nUF(vsubq
, _vsub
, 3, (RNQ
, oRNQ
, RNQ
), neon_addsub_if_i
),
23622 /* vtst takes sizes 8, 16, 32. */
23623 NUF(vtst
, 0000810, 3, (RNDQ
, oRNDQ
, RNDQ
), neon_tst
),
23624 NUF(vtstq
, 0000810, 3, (RNQ
, oRNQ
, RNQ
), neon_tst
),
23625 /* VMUL takes I8 I16 I32 F32 P8. */
23626 nUF(vmulq
, _vmul
, 3, (RNQ
, oRNQ
, RNDQ_RNSC
), neon_mul
),
23627 /* VQD{R}MULH takes S16 S32. */
23628 nUF(vqdmulh
, _vqdmulh
, 3, (RNDQ
, oRNDQ
, RNDQ_RNSC
), neon_qdmulh
),
23629 nUF(vqdmulhq
, _vqdmulh
, 3, (RNQ
, oRNQ
, RNDQ_RNSC
), neon_qdmulh
),
23630 nUF(vqrdmulh
, _vqrdmulh
, 3, (RNDQ
, oRNDQ
, RNDQ_RNSC
), neon_qdmulh
),
23631 nUF(vqrdmulhq
, _vqrdmulh
, 3, (RNQ
, oRNQ
, RNDQ_RNSC
), neon_qdmulh
),
23632 NUF(vacge
, 0000e10
, 3, (RNDQ
, oRNDQ
, RNDQ
), neon_fcmp_absolute
),
23633 NUF(vacgeq
, 0000e10
, 3, (RNQ
, oRNQ
, RNQ
), neon_fcmp_absolute
),
23634 NUF(vacgt
, 0200e10
, 3, (RNDQ
, oRNDQ
, RNDQ
), neon_fcmp_absolute
),
23635 NUF(vacgtq
, 0200e10
, 3, (RNQ
, oRNQ
, RNQ
), neon_fcmp_absolute
),
23636 NUF(vaclt
, 0200e10
, 3, (RNDQ
, oRNDQ
, RNDQ
), neon_fcmp_absolute_inv
),
23637 NUF(vacltq
, 0200e10
, 3, (RNQ
, oRNQ
, RNQ
), neon_fcmp_absolute_inv
),
23638 NUF(vacle
, 0000e10
, 3, (RNDQ
, oRNDQ
, RNDQ
), neon_fcmp_absolute_inv
),
23639 NUF(vacleq
, 0000e10
, 3, (RNQ
, oRNQ
, RNQ
), neon_fcmp_absolute_inv
),
23640 NUF(vrecps
, 0000f10
, 3, (RNDQ
, oRNDQ
, RNDQ
), neon_step
),
23641 NUF(vrecpsq
, 0000f10
, 3, (RNQ
, oRNQ
, RNQ
), neon_step
),
23642 NUF(vrsqrts
, 0200f10
, 3, (RNDQ
, oRNDQ
, RNDQ
), neon_step
),
23643 NUF(vrsqrtsq
, 0200f10
, 3, (RNQ
, oRNQ
, RNQ
), neon_step
),
23644 /* ARM v8.1 extension. */
23645 nUF (vqrdmlah
, _vqrdmlah
, 3, (RNDQ
, oRNDQ
, RNDQ_RNSC
), neon_qrdmlah
),
23646 nUF (vqrdmlahq
, _vqrdmlah
, 3, (RNQ
, oRNQ
, RNDQ_RNSC
), neon_qrdmlah
),
23647 nUF (vqrdmlsh
, _vqrdmlsh
, 3, (RNDQ
, oRNDQ
, RNDQ_RNSC
), neon_qrdmlah
),
23648 nUF (vqrdmlshq
, _vqrdmlsh
, 3, (RNQ
, oRNQ
, RNDQ_RNSC
), neon_qrdmlah
),
23650 /* Two address, int/float. Types S8 S16 S32 F32. */
23651 NUF(vabsq
, 1b10300
, 2, (RNQ
, RNQ
), neon_abs_neg
),
23652 NUF(vnegq
, 1b10380
, 2, (RNQ
, RNQ
), neon_abs_neg
),
23654 /* Data processing with two registers and a shift amount. */
23655 /* Right shifts, and variants with rounding.
23656 Types accepted S8 S16 S32 S64 U8 U16 U32 U64. */
23657 NUF(vshr
, 0800010, 3, (RNDQ
, oRNDQ
, I64z
), neon_rshift_round_imm
),
23658 NUF(vshrq
, 0800010, 3, (RNQ
, oRNQ
, I64z
), neon_rshift_round_imm
),
23659 NUF(vrshr
, 0800210, 3, (RNDQ
, oRNDQ
, I64z
), neon_rshift_round_imm
),
23660 NUF(vrshrq
, 0800210, 3, (RNQ
, oRNQ
, I64z
), neon_rshift_round_imm
),
23661 NUF(vsra
, 0800110, 3, (RNDQ
, oRNDQ
, I64
), neon_rshift_round_imm
),
23662 NUF(vsraq
, 0800110, 3, (RNQ
, oRNQ
, I64
), neon_rshift_round_imm
),
23663 NUF(vrsra
, 0800310, 3, (RNDQ
, oRNDQ
, I64
), neon_rshift_round_imm
),
23664 NUF(vrsraq
, 0800310, 3, (RNQ
, oRNQ
, I64
), neon_rshift_round_imm
),
23665 /* Shift and insert. Sizes accepted 8 16 32 64. */
23666 NUF(vsli
, 1800510, 3, (RNDQ
, oRNDQ
, I63
), neon_sli
),
23667 NUF(vsliq
, 1800510, 3, (RNQ
, oRNQ
, I63
), neon_sli
),
23668 NUF(vsri
, 1800410, 3, (RNDQ
, oRNDQ
, I64
), neon_sri
),
23669 NUF(vsriq
, 1800410, 3, (RNQ
, oRNQ
, I64
), neon_sri
),
23670 /* QSHL{U} immediate accepts S8 S16 S32 S64 U8 U16 U32 U64. */
23671 NUF(vqshlu
, 1800610, 3, (RNDQ
, oRNDQ
, I63
), neon_qshlu_imm
),
23672 NUF(vqshluq
, 1800610, 3, (RNQ
, oRNQ
, I63
), neon_qshlu_imm
),
23673 /* Right shift immediate, saturating & narrowing, with rounding variants.
23674 Types accepted S16 S32 S64 U16 U32 U64. */
23675 NUF(vqshrn
, 0800910, 3, (RND
, RNQ
, I32z
), neon_rshift_sat_narrow
),
23676 NUF(vqrshrn
, 0800950, 3, (RND
, RNQ
, I32z
), neon_rshift_sat_narrow
),
23677 /* As above, unsigned. Types accepted S16 S32 S64. */
23678 NUF(vqshrun
, 0800810, 3, (RND
, RNQ
, I32z
), neon_rshift_sat_narrow_u
),
23679 NUF(vqrshrun
, 0800850, 3, (RND
, RNQ
, I32z
), neon_rshift_sat_narrow_u
),
23680 /* Right shift narrowing. Types accepted I16 I32 I64. */
23681 NUF(vshrn
, 0800810, 3, (RND
, RNQ
, I32z
), neon_rshift_narrow
),
23682 NUF(vrshrn
, 0800850, 3, (RND
, RNQ
, I32z
), neon_rshift_narrow
),
23683 /* Special case. Types S8 S16 S32 U8 U16 U32. Handles max shift variant. */
23684 nUF(vshll
, _vshll
, 3, (RNQ
, RND
, I32
), neon_shll
),
23685 /* CVT with optional immediate for fixed-point variant. */
23686 nUF(vcvtq
, _vcvt
, 3, (RNQ
, RNQ
, oI32b
), neon_cvt
),
23688 nUF(vmvn
, _vmvn
, 2, (RNDQ
, RNDQ_Ibig
), neon_mvn
),
23689 nUF(vmvnq
, _vmvn
, 2, (RNQ
, RNDQ_Ibig
), neon_mvn
),
23691 /* Data processing, three registers of different lengths. */
23692 /* Dyadic, long insns. Types S8 S16 S32 U8 U16 U32. */
23693 NUF(vabal
, 0800500, 3, (RNQ
, RND
, RND
), neon_abal
),
23694 /* If not scalar, fall back to neon_dyadic_long.
23695 Vector types as above, scalar types S16 S32 U16 U32. */
23696 nUF(vmlal
, _vmlal
, 3, (RNQ
, RND
, RND_RNSC
), neon_mac_maybe_scalar_long
),
23697 nUF(vmlsl
, _vmlsl
, 3, (RNQ
, RND
, RND_RNSC
), neon_mac_maybe_scalar_long
),
23698 /* Dyadic, widening insns. Types S8 S16 S32 U8 U16 U32. */
23699 NUF(vaddw
, 0800100, 3, (RNQ
, oRNQ
, RND
), neon_dyadic_wide
),
23700 NUF(vsubw
, 0800300, 3, (RNQ
, oRNQ
, RND
), neon_dyadic_wide
),
23701 /* Dyadic, narrowing insns. Types I16 I32 I64. */
23702 NUF(vaddhn
, 0800400, 3, (RND
, RNQ
, RNQ
), neon_dyadic_narrow
),
23703 NUF(vraddhn
, 1800400, 3, (RND
, RNQ
, RNQ
), neon_dyadic_narrow
),
23704 NUF(vsubhn
, 0800600, 3, (RND
, RNQ
, RNQ
), neon_dyadic_narrow
),
23705 NUF(vrsubhn
, 1800600, 3, (RND
, RNQ
, RNQ
), neon_dyadic_narrow
),
23706 /* Saturating doubling multiplies. Types S16 S32. */
23707 nUF(vqdmlal
, _vqdmlal
, 3, (RNQ
, RND
, RND_RNSC
), neon_mul_sat_scalar_long
),
23708 nUF(vqdmlsl
, _vqdmlsl
, 3, (RNQ
, RND
, RND_RNSC
), neon_mul_sat_scalar_long
),
23709 nUF(vqdmull
, _vqdmull
, 3, (RNQ
, RND
, RND_RNSC
), neon_mul_sat_scalar_long
),
23710 /* VMULL. Vector types S8 S16 S32 U8 U16 U32 P8, scalar types
23711 S16 S32 U16 U32. */
23712 nUF(vmull
, _vmull
, 3, (RNQ
, RND
, RND_RNSC
), neon_vmull
),
23714 /* Extract. Size 8. */
23715 NUF(vext
, 0b00000, 4, (RNDQ
, oRNDQ
, RNDQ
, I15
), neon_ext
),
23716 NUF(vextq
, 0b00000, 4, (RNQ
, oRNQ
, RNQ
, I15
), neon_ext
),
23718 /* Two registers, miscellaneous. */
23719 /* Reverse. Sizes 8 16 32 (must be < size in opcode). */
23720 NUF(vrev64
, 1b00000
, 2, (RNDQ
, RNDQ
), neon_rev
),
23721 NUF(vrev64q
, 1b00000
, 2, (RNQ
, RNQ
), neon_rev
),
23722 NUF(vrev32
, 1b00080
, 2, (RNDQ
, RNDQ
), neon_rev
),
23723 NUF(vrev32q
, 1b00080
, 2, (RNQ
, RNQ
), neon_rev
),
23724 NUF(vrev16
, 1b00100
, 2, (RNDQ
, RNDQ
), neon_rev
),
23725 NUF(vrev16q
, 1b00100
, 2, (RNQ
, RNQ
), neon_rev
),
23726 /* Vector replicate. Sizes 8 16 32. */
23727 nCE(vdupq
, _vdup
, 2, (RNQ
, RR_RNSC
), neon_dup
),
23728 /* VMOVL. Types S8 S16 S32 U8 U16 U32. */
23729 NUF(vmovl
, 0800a10
, 2, (RNQ
, RND
), neon_movl
),
23730 /* VMOVN. Types I16 I32 I64. */
23731 nUF(vmovn
, _vmovn
, 2, (RND
, RNQ
), neon_movn
),
23732 /* VQMOVN. Types S16 S32 S64 U16 U32 U64. */
23733 nUF(vqmovn
, _vqmovn
, 2, (RND
, RNQ
), neon_qmovn
),
23734 /* VQMOVUN. Types S16 S32 S64. */
23735 nUF(vqmovun
, _vqmovun
, 2, (RND
, RNQ
), neon_qmovun
),
23736 /* VZIP / VUZP. Sizes 8 16 32. */
23737 NUF(vzip
, 1b20180
, 2, (RNDQ
, RNDQ
), neon_zip_uzp
),
23738 NUF(vzipq
, 1b20180
, 2, (RNQ
, RNQ
), neon_zip_uzp
),
23739 NUF(vuzp
, 1b20100
, 2, (RNDQ
, RNDQ
), neon_zip_uzp
),
23740 NUF(vuzpq
, 1b20100
, 2, (RNQ
, RNQ
), neon_zip_uzp
),
23741 /* VQABS / VQNEG. Types S8 S16 S32. */
23742 NUF(vqabs
, 1b00700
, 2, (RNDQ
, RNDQ
), neon_sat_abs_neg
),
23743 NUF(vqabsq
, 1b00700
, 2, (RNQ
, RNQ
), neon_sat_abs_neg
),
23744 NUF(vqneg
, 1b00780
, 2, (RNDQ
, RNDQ
), neon_sat_abs_neg
),
23745 NUF(vqnegq
, 1b00780
, 2, (RNQ
, RNQ
), neon_sat_abs_neg
),
23746 /* Pairwise, lengthening. Types S8 S16 S32 U8 U16 U32. */
23747 NUF(vpadal
, 1b00600
, 2, (RNDQ
, RNDQ
), neon_pair_long
),
23748 NUF(vpadalq
, 1b00600
, 2, (RNQ
, RNQ
), neon_pair_long
),
23749 NUF(vpaddl
, 1b00200
, 2, (RNDQ
, RNDQ
), neon_pair_long
),
23750 NUF(vpaddlq
, 1b00200
, 2, (RNQ
, RNQ
), neon_pair_long
),
23751 /* Reciprocal estimates. Types U32 F16 F32. */
23752 NUF(vrecpe
, 1b30400
, 2, (RNDQ
, RNDQ
), neon_recip_est
),
23753 NUF(vrecpeq
, 1b30400
, 2, (RNQ
, RNQ
), neon_recip_est
),
23754 NUF(vrsqrte
, 1b30480
, 2, (RNDQ
, RNDQ
), neon_recip_est
),
23755 NUF(vrsqrteq
, 1b30480
, 2, (RNQ
, RNQ
), neon_recip_est
),
23756 /* VCLS. Types S8 S16 S32. */
23757 NUF(vclsq
, 1b00400
, 2, (RNQ
, RNQ
), neon_cls
),
23758 /* VCLZ. Types I8 I16 I32. */
23759 NUF(vclzq
, 1b00480
, 2, (RNQ
, RNQ
), neon_clz
),
23760 /* VCNT. Size 8. */
23761 NUF(vcnt
, 1b00500
, 2, (RNDQ
, RNDQ
), neon_cnt
),
23762 NUF(vcntq
, 1b00500
, 2, (RNQ
, RNQ
), neon_cnt
),
23763 /* Two address, untyped. */
23764 NUF(vswp
, 1b20000
, 2, (RNDQ
, RNDQ
), neon_swp
),
23765 NUF(vswpq
, 1b20000
, 2, (RNQ
, RNQ
), neon_swp
),
23766 /* VTRN. Sizes 8 16 32. */
23767 nUF(vtrn
, _vtrn
, 2, (RNDQ
, RNDQ
), neon_trn
),
23768 nUF(vtrnq
, _vtrn
, 2, (RNQ
, RNQ
), neon_trn
),
23770 /* Table lookup. Size 8. */
23771 NUF(vtbl
, 1b00800
, 3, (RND
, NRDLST
, RND
), neon_tbl_tbx
),
23772 NUF(vtbx
, 1b00840
, 3, (RND
, NRDLST
, RND
), neon_tbl_tbx
),
23774 #undef THUMB_VARIANT
23775 #define THUMB_VARIANT & fpu_vfp_v3_or_neon_ext
23777 #define ARM_VARIANT & fpu_vfp_v3_or_neon_ext
23779 /* Neon element/structure load/store. */
23780 nUF(vld1
, _vld1
, 2, (NSTRLST
, ADDR
), neon_ldx_stx
),
23781 nUF(vst1
, _vst1
, 2, (NSTRLST
, ADDR
), neon_ldx_stx
),
23782 nUF(vld2
, _vld2
, 2, (NSTRLST
, ADDR
), neon_ldx_stx
),
23783 nUF(vst2
, _vst2
, 2, (NSTRLST
, ADDR
), neon_ldx_stx
),
23784 nUF(vld3
, _vld3
, 2, (NSTRLST
, ADDR
), neon_ldx_stx
),
23785 nUF(vst3
, _vst3
, 2, (NSTRLST
, ADDR
), neon_ldx_stx
),
23786 nUF(vld4
, _vld4
, 2, (NSTRLST
, ADDR
), neon_ldx_stx
),
23787 nUF(vst4
, _vst4
, 2, (NSTRLST
, ADDR
), neon_ldx_stx
),
23789 #undef THUMB_VARIANT
23790 #define THUMB_VARIANT & fpu_vfp_ext_v3xd
23792 #define ARM_VARIANT & fpu_vfp_ext_v3xd
23793 cCE("fconsts", eb00a00
, 2, (RVS
, I255
), vfp_sp_const
),
23794 cCE("fshtos", eba0a40
, 2, (RVS
, I16z
), vfp_sp_conv_16
),
23795 cCE("fsltos", eba0ac0
, 2, (RVS
, I32
), vfp_sp_conv_32
),
23796 cCE("fuhtos", ebb0a40
, 2, (RVS
, I16z
), vfp_sp_conv_16
),
23797 cCE("fultos", ebb0ac0
, 2, (RVS
, I32
), vfp_sp_conv_32
),
23798 cCE("ftoshs", ebe0a40
, 2, (RVS
, I16z
), vfp_sp_conv_16
),
23799 cCE("ftosls", ebe0ac0
, 2, (RVS
, I32
), vfp_sp_conv_32
),
23800 cCE("ftouhs", ebf0a40
, 2, (RVS
, I16z
), vfp_sp_conv_16
),
23801 cCE("ftouls", ebf0ac0
, 2, (RVS
, I32
), vfp_sp_conv_32
),
23803 #undef THUMB_VARIANT
23804 #define THUMB_VARIANT & fpu_vfp_ext_v3
23806 #define ARM_VARIANT & fpu_vfp_ext_v3
23808 cCE("fconstd", eb00b00
, 2, (RVD
, I255
), vfp_dp_const
),
23809 cCE("fshtod", eba0b40
, 2, (RVD
, I16z
), vfp_dp_conv_16
),
23810 cCE("fsltod", eba0bc0
, 2, (RVD
, I32
), vfp_dp_conv_32
),
23811 cCE("fuhtod", ebb0b40
, 2, (RVD
, I16z
), vfp_dp_conv_16
),
23812 cCE("fultod", ebb0bc0
, 2, (RVD
, I32
), vfp_dp_conv_32
),
23813 cCE("ftoshd", ebe0b40
, 2, (RVD
, I16z
), vfp_dp_conv_16
),
23814 cCE("ftosld", ebe0bc0
, 2, (RVD
, I32
), vfp_dp_conv_32
),
23815 cCE("ftouhd", ebf0b40
, 2, (RVD
, I16z
), vfp_dp_conv_16
),
23816 cCE("ftould", ebf0bc0
, 2, (RVD
, I32
), vfp_dp_conv_32
),
23819 #define ARM_VARIANT & fpu_vfp_ext_fma
23820 #undef THUMB_VARIANT
23821 #define THUMB_VARIANT & fpu_vfp_ext_fma
23822 /* Mnemonics shared by Neon and VFP. These are included in the
23823 VFP FMA variant; NEON and VFP FMA always includes the NEON
23824 FMA instructions. */
23825 nCEF(vfma
, _vfma
, 3, (RNSDQ
, oRNSDQ
, RNSDQ
), neon_fmac
),
23826 nCEF(vfms
, _vfms
, 3, (RNSDQ
, oRNSDQ
, RNSDQ
), neon_fmac
),
23827 /* ffmas/ffmad/ffmss/ffmsd are dummy mnemonics to satisfy gas;
23828 the v form should always be used. */
23829 cCE("ffmas", ea00a00
, 3, (RVS
, RVS
, RVS
), vfp_sp_dyadic
),
23830 cCE("ffnmas", ea00a40
, 3, (RVS
, RVS
, RVS
), vfp_sp_dyadic
),
23831 cCE("ffmad", ea00b00
, 3, (RVD
, RVD
, RVD
), vfp_dp_rd_rn_rm
),
23832 cCE("ffnmad", ea00b40
, 3, (RVD
, RVD
, RVD
), vfp_dp_rd_rn_rm
),
23833 nCE(vfnma
, _vfnma
, 3, (RVSD
, RVSD
, RVSD
), vfp_nsyn_nmul
),
23834 nCE(vfnms
, _vfnms
, 3, (RVSD
, RVSD
, RVSD
), vfp_nsyn_nmul
),
23836 #undef THUMB_VARIANT
23838 #define ARM_VARIANT & arm_cext_xscale /* Intel XScale extensions. */
23840 cCE("mia", e200010
, 3, (RXA
, RRnpc
, RRnpc
), xsc_mia
),
23841 cCE("miaph", e280010
, 3, (RXA
, RRnpc
, RRnpc
), xsc_mia
),
23842 cCE("miabb", e2c0010
, 3, (RXA
, RRnpc
, RRnpc
), xsc_mia
),
23843 cCE("miabt", e2d0010
, 3, (RXA
, RRnpc
, RRnpc
), xsc_mia
),
23844 cCE("miatb", e2e0010
, 3, (RXA
, RRnpc
, RRnpc
), xsc_mia
),
23845 cCE("miatt", e2f0010
, 3, (RXA
, RRnpc
, RRnpc
), xsc_mia
),
23846 cCE("mar", c400000
, 3, (RXA
, RRnpc
, RRnpc
), xsc_mar
),
23847 cCE("mra", c500000
, 3, (RRnpc
, RRnpc
, RXA
), xsc_mra
),
23850 #define ARM_VARIANT & arm_cext_iwmmxt /* Intel Wireless MMX technology. */
23852 cCE("tandcb", e13f130
, 1, (RR
), iwmmxt_tandorc
),
23853 cCE("tandch", e53f130
, 1, (RR
), iwmmxt_tandorc
),
23854 cCE("tandcw", e93f130
, 1, (RR
), iwmmxt_tandorc
),
23855 cCE("tbcstb", e400010
, 2, (RIWR
, RR
), rn_rd
),
23856 cCE("tbcsth", e400050
, 2, (RIWR
, RR
), rn_rd
),
23857 cCE("tbcstw", e400090
, 2, (RIWR
, RR
), rn_rd
),
23858 cCE("textrcb", e130170
, 2, (RR
, I7
), iwmmxt_textrc
),
23859 cCE("textrch", e530170
, 2, (RR
, I7
), iwmmxt_textrc
),
23860 cCE("textrcw", e930170
, 2, (RR
, I7
), iwmmxt_textrc
),
23861 cCE("textrmub",e100070
, 3, (RR
, RIWR
, I7
), iwmmxt_textrm
),
23862 cCE("textrmuh",e500070
, 3, (RR
, RIWR
, I7
), iwmmxt_textrm
),
23863 cCE("textrmuw",e900070
, 3, (RR
, RIWR
, I7
), iwmmxt_textrm
),
23864 cCE("textrmsb",e100078
, 3, (RR
, RIWR
, I7
), iwmmxt_textrm
),
23865 cCE("textrmsh",e500078
, 3, (RR
, RIWR
, I7
), iwmmxt_textrm
),
23866 cCE("textrmsw",e900078
, 3, (RR
, RIWR
, I7
), iwmmxt_textrm
),
23867 cCE("tinsrb", e600010
, 3, (RIWR
, RR
, I7
), iwmmxt_tinsr
),
23868 cCE("tinsrh", e600050
, 3, (RIWR
, RR
, I7
), iwmmxt_tinsr
),
23869 cCE("tinsrw", e600090
, 3, (RIWR
, RR
, I7
), iwmmxt_tinsr
),
23870 cCE("tmcr", e000110
, 2, (RIWC_RIWG
, RR
), rn_rd
),
23871 cCE("tmcrr", c400000
, 3, (RIWR
, RR
, RR
), rm_rd_rn
),
23872 cCE("tmia", e200010
, 3, (RIWR
, RR
, RR
), iwmmxt_tmia
),
23873 cCE("tmiaph", e280010
, 3, (RIWR
, RR
, RR
), iwmmxt_tmia
),
23874 cCE("tmiabb", e2c0010
, 3, (RIWR
, RR
, RR
), iwmmxt_tmia
),
23875 cCE("tmiabt", e2d0010
, 3, (RIWR
, RR
, RR
), iwmmxt_tmia
),
23876 cCE("tmiatb", e2e0010
, 3, (RIWR
, RR
, RR
), iwmmxt_tmia
),
23877 cCE("tmiatt", e2f0010
, 3, (RIWR
, RR
, RR
), iwmmxt_tmia
),
23878 cCE("tmovmskb",e100030
, 2, (RR
, RIWR
), rd_rn
),
23879 cCE("tmovmskh",e500030
, 2, (RR
, RIWR
), rd_rn
),
23880 cCE("tmovmskw",e900030
, 2, (RR
, RIWR
), rd_rn
),
23881 cCE("tmrc", e100110
, 2, (RR
, RIWC_RIWG
), rd_rn
),
23882 cCE("tmrrc", c500000
, 3, (RR
, RR
, RIWR
), rd_rn_rm
),
23883 cCE("torcb", e13f150
, 1, (RR
), iwmmxt_tandorc
),
23884 cCE("torch", e53f150
, 1, (RR
), iwmmxt_tandorc
),
23885 cCE("torcw", e93f150
, 1, (RR
), iwmmxt_tandorc
),
23886 cCE("waccb", e0001c0
, 2, (RIWR
, RIWR
), rd_rn
),
23887 cCE("wacch", e4001c0
, 2, (RIWR
, RIWR
), rd_rn
),
23888 cCE("waccw", e8001c0
, 2, (RIWR
, RIWR
), rd_rn
),
23889 cCE("waddbss", e300180
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23890 cCE("waddb", e000180
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23891 cCE("waddbus", e100180
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23892 cCE("waddhss", e700180
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23893 cCE("waddh", e400180
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23894 cCE("waddhus", e500180
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23895 cCE("waddwss", eb00180
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23896 cCE("waddw", e800180
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23897 cCE("waddwus", e900180
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23898 cCE("waligni", e000020
, 4, (RIWR
, RIWR
, RIWR
, I7
), iwmmxt_waligni
),
23899 cCE("walignr0",e800020
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23900 cCE("walignr1",e900020
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23901 cCE("walignr2",ea00020
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23902 cCE("walignr3",eb00020
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23903 cCE("wand", e200000
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23904 cCE("wandn", e300000
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23905 cCE("wavg2b", e800000
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23906 cCE("wavg2br", e900000
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23907 cCE("wavg2h", ec00000
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23908 cCE("wavg2hr", ed00000
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23909 cCE("wcmpeqb", e000060
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23910 cCE("wcmpeqh", e400060
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23911 cCE("wcmpeqw", e800060
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23912 cCE("wcmpgtub",e100060
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23913 cCE("wcmpgtuh",e500060
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23914 cCE("wcmpgtuw",e900060
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23915 cCE("wcmpgtsb",e300060
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23916 cCE("wcmpgtsh",e700060
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23917 cCE("wcmpgtsw",eb00060
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23918 cCE("wldrb", c100000
, 2, (RIWR
, ADDR
), iwmmxt_wldstbh
),
23919 cCE("wldrh", c500000
, 2, (RIWR
, ADDR
), iwmmxt_wldstbh
),
23920 cCE("wldrw", c100100
, 2, (RIWR_RIWC
, ADDR
), iwmmxt_wldstw
),
23921 cCE("wldrd", c500100
, 2, (RIWR
, ADDR
), iwmmxt_wldstd
),
23922 cCE("wmacs", e600100
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23923 cCE("wmacsz", e700100
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23924 cCE("wmacu", e400100
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23925 cCE("wmacuz", e500100
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23926 cCE("wmadds", ea00100
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23927 cCE("wmaddu", e800100
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23928 cCE("wmaxsb", e200160
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23929 cCE("wmaxsh", e600160
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23930 cCE("wmaxsw", ea00160
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23931 cCE("wmaxub", e000160
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23932 cCE("wmaxuh", e400160
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23933 cCE("wmaxuw", e800160
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23934 cCE("wminsb", e300160
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23935 cCE("wminsh", e700160
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23936 cCE("wminsw", eb00160
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23937 cCE("wminub", e100160
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23938 cCE("wminuh", e500160
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23939 cCE("wminuw", e900160
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23940 cCE("wmov", e000000
, 2, (RIWR
, RIWR
), iwmmxt_wmov
),
23941 cCE("wmulsm", e300100
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23942 cCE("wmulsl", e200100
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23943 cCE("wmulum", e100100
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23944 cCE("wmulul", e000100
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23945 cCE("wor", e000000
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23946 cCE("wpackhss",e700080
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23947 cCE("wpackhus",e500080
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23948 cCE("wpackwss",eb00080
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23949 cCE("wpackwus",e900080
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23950 cCE("wpackdss",ef00080
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23951 cCE("wpackdus",ed00080
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23952 cCE("wrorh", e700040
, 3, (RIWR
, RIWR
, RIWR_I32z
),iwmmxt_wrwrwr_or_imm5
),
23953 cCE("wrorhg", e700148
, 3, (RIWR
, RIWR
, RIWG
), rd_rn_rm
),
23954 cCE("wrorw", eb00040
, 3, (RIWR
, RIWR
, RIWR_I32z
),iwmmxt_wrwrwr_or_imm5
),
23955 cCE("wrorwg", eb00148
, 3, (RIWR
, RIWR
, RIWG
), rd_rn_rm
),
23956 cCE("wrord", ef00040
, 3, (RIWR
, RIWR
, RIWR_I32z
),iwmmxt_wrwrwr_or_imm5
),
23957 cCE("wrordg", ef00148
, 3, (RIWR
, RIWR
, RIWG
), rd_rn_rm
),
23958 cCE("wsadb", e000120
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23959 cCE("wsadbz", e100120
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23960 cCE("wsadh", e400120
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23961 cCE("wsadhz", e500120
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23962 cCE("wshufh", e0001e0
, 3, (RIWR
, RIWR
, I255
), iwmmxt_wshufh
),
23963 cCE("wsllh", e500040
, 3, (RIWR
, RIWR
, RIWR_I32z
),iwmmxt_wrwrwr_or_imm5
),
23964 cCE("wsllhg", e500148
, 3, (RIWR
, RIWR
, RIWG
), rd_rn_rm
),
23965 cCE("wsllw", e900040
, 3, (RIWR
, RIWR
, RIWR_I32z
),iwmmxt_wrwrwr_or_imm5
),
23966 cCE("wsllwg", e900148
, 3, (RIWR
, RIWR
, RIWG
), rd_rn_rm
),
23967 cCE("wslld", ed00040
, 3, (RIWR
, RIWR
, RIWR_I32z
),iwmmxt_wrwrwr_or_imm5
),
23968 cCE("wslldg", ed00148
, 3, (RIWR
, RIWR
, RIWG
), rd_rn_rm
),
23969 cCE("wsrah", e400040
, 3, (RIWR
, RIWR
, RIWR_I32z
),iwmmxt_wrwrwr_or_imm5
),
23970 cCE("wsrahg", e400148
, 3, (RIWR
, RIWR
, RIWG
), rd_rn_rm
),
23971 cCE("wsraw", e800040
, 3, (RIWR
, RIWR
, RIWR_I32z
),iwmmxt_wrwrwr_or_imm5
),
23972 cCE("wsrawg", e800148
, 3, (RIWR
, RIWR
, RIWG
), rd_rn_rm
),
23973 cCE("wsrad", ec00040
, 3, (RIWR
, RIWR
, RIWR_I32z
),iwmmxt_wrwrwr_or_imm5
),
23974 cCE("wsradg", ec00148
, 3, (RIWR
, RIWR
, RIWG
), rd_rn_rm
),
23975 cCE("wsrlh", e600040
, 3, (RIWR
, RIWR
, RIWR_I32z
),iwmmxt_wrwrwr_or_imm5
),
23976 cCE("wsrlhg", e600148
, 3, (RIWR
, RIWR
, RIWG
), rd_rn_rm
),
23977 cCE("wsrlw", ea00040
, 3, (RIWR
, RIWR
, RIWR_I32z
),iwmmxt_wrwrwr_or_imm5
),
23978 cCE("wsrlwg", ea00148
, 3, (RIWR
, RIWR
, RIWG
), rd_rn_rm
),
23979 cCE("wsrld", ee00040
, 3, (RIWR
, RIWR
, RIWR_I32z
),iwmmxt_wrwrwr_or_imm5
),
23980 cCE("wsrldg", ee00148
, 3, (RIWR
, RIWR
, RIWG
), rd_rn_rm
),
23981 cCE("wstrb", c000000
, 2, (RIWR
, ADDR
), iwmmxt_wldstbh
),
23982 cCE("wstrh", c400000
, 2, (RIWR
, ADDR
), iwmmxt_wldstbh
),
23983 cCE("wstrw", c000100
, 2, (RIWR_RIWC
, ADDR
), iwmmxt_wldstw
),
23984 cCE("wstrd", c400100
, 2, (RIWR
, ADDR
), iwmmxt_wldstd
),
23985 cCE("wsubbss", e3001a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23986 cCE("wsubb", e0001a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23987 cCE("wsubbus", e1001a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23988 cCE("wsubhss", e7001a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23989 cCE("wsubh", e4001a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23990 cCE("wsubhus", e5001a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23991 cCE("wsubwss", eb001a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23992 cCE("wsubw", e8001a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23993 cCE("wsubwus", e9001a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
23994 cCE("wunpckehub",e0000c0
, 2, (RIWR
, RIWR
), rd_rn
),
23995 cCE("wunpckehuh",e4000c0
, 2, (RIWR
, RIWR
), rd_rn
),
23996 cCE("wunpckehuw",e8000c0
, 2, (RIWR
, RIWR
), rd_rn
),
23997 cCE("wunpckehsb",e2000c0
, 2, (RIWR
, RIWR
), rd_rn
),
23998 cCE("wunpckehsh",e6000c0
, 2, (RIWR
, RIWR
), rd_rn
),
23999 cCE("wunpckehsw",ea000c0
, 2, (RIWR
, RIWR
), rd_rn
),
24000 cCE("wunpckihb", e1000c0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24001 cCE("wunpckihh", e5000c0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24002 cCE("wunpckihw", e9000c0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24003 cCE("wunpckelub",e0000e0
, 2, (RIWR
, RIWR
), rd_rn
),
24004 cCE("wunpckeluh",e4000e0
, 2, (RIWR
, RIWR
), rd_rn
),
24005 cCE("wunpckeluw",e8000e0
, 2, (RIWR
, RIWR
), rd_rn
),
24006 cCE("wunpckelsb",e2000e0
, 2, (RIWR
, RIWR
), rd_rn
),
24007 cCE("wunpckelsh",e6000e0
, 2, (RIWR
, RIWR
), rd_rn
),
24008 cCE("wunpckelsw",ea000e0
, 2, (RIWR
, RIWR
), rd_rn
),
24009 cCE("wunpckilb", e1000e0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24010 cCE("wunpckilh", e5000e0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24011 cCE("wunpckilw", e9000e0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24012 cCE("wxor", e100000
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24013 cCE("wzero", e300000
, 1, (RIWR
), iwmmxt_wzero
),
24016 #define ARM_VARIANT & arm_cext_iwmmxt2 /* Intel Wireless MMX technology, version 2. */
24018 cCE("torvscb", e12f190
, 1, (RR
), iwmmxt_tandorc
),
24019 cCE("torvsch", e52f190
, 1, (RR
), iwmmxt_tandorc
),
24020 cCE("torvscw", e92f190
, 1, (RR
), iwmmxt_tandorc
),
24021 cCE("wabsb", e2001c0
, 2, (RIWR
, RIWR
), rd_rn
),
24022 cCE("wabsh", e6001c0
, 2, (RIWR
, RIWR
), rd_rn
),
24023 cCE("wabsw", ea001c0
, 2, (RIWR
, RIWR
), rd_rn
),
24024 cCE("wabsdiffb", e1001c0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24025 cCE("wabsdiffh", e5001c0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24026 cCE("wabsdiffw", e9001c0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24027 cCE("waddbhusl", e2001a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24028 cCE("waddbhusm", e6001a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24029 cCE("waddhc", e600180
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24030 cCE("waddwc", ea00180
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24031 cCE("waddsubhx", ea001a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24032 cCE("wavg4", e400000
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24033 cCE("wavg4r", e500000
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24034 cCE("wmaddsn", ee00100
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24035 cCE("wmaddsx", eb00100
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24036 cCE("wmaddun", ec00100
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24037 cCE("wmaddux", e900100
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24038 cCE("wmerge", e000080
, 4, (RIWR
, RIWR
, RIWR
, I7
), iwmmxt_wmerge
),
24039 cCE("wmiabb", e0000a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24040 cCE("wmiabt", e1000a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24041 cCE("wmiatb", e2000a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24042 cCE("wmiatt", e3000a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24043 cCE("wmiabbn", e4000a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24044 cCE("wmiabtn", e5000a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24045 cCE("wmiatbn", e6000a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24046 cCE("wmiattn", e7000a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24047 cCE("wmiawbb", e800120
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24048 cCE("wmiawbt", e900120
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24049 cCE("wmiawtb", ea00120
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24050 cCE("wmiawtt", eb00120
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24051 cCE("wmiawbbn", ec00120
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24052 cCE("wmiawbtn", ed00120
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24053 cCE("wmiawtbn", ee00120
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24054 cCE("wmiawttn", ef00120
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24055 cCE("wmulsmr", ef00100
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24056 cCE("wmulumr", ed00100
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24057 cCE("wmulwumr", ec000c0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24058 cCE("wmulwsmr", ee000c0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24059 cCE("wmulwum", ed000c0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24060 cCE("wmulwsm", ef000c0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24061 cCE("wmulwl", eb000c0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24062 cCE("wqmiabb", e8000a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24063 cCE("wqmiabt", e9000a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24064 cCE("wqmiatb", ea000a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24065 cCE("wqmiatt", eb000a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24066 cCE("wqmiabbn", ec000a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24067 cCE("wqmiabtn", ed000a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24068 cCE("wqmiatbn", ee000a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24069 cCE("wqmiattn", ef000a0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24070 cCE("wqmulm", e100080
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24071 cCE("wqmulmr", e300080
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24072 cCE("wqmulwm", ec000e0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24073 cCE("wqmulwmr", ee000e0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24074 cCE("wsubaddhx", ed001c0
, 3, (RIWR
, RIWR
, RIWR
), rd_rn_rm
),
24077 #define ARM_VARIANT & arm_cext_maverick /* Cirrus Maverick instructions. */
24079 cCE("cfldrs", c100400
, 2, (RMF
, ADDRGLDC
), rd_cpaddr
),
24080 cCE("cfldrd", c500400
, 2, (RMD
, ADDRGLDC
), rd_cpaddr
),
24081 cCE("cfldr32", c100500
, 2, (RMFX
, ADDRGLDC
), rd_cpaddr
),
24082 cCE("cfldr64", c500500
, 2, (RMDX
, ADDRGLDC
), rd_cpaddr
),
24083 cCE("cfstrs", c000400
, 2, (RMF
, ADDRGLDC
), rd_cpaddr
),
24084 cCE("cfstrd", c400400
, 2, (RMD
, ADDRGLDC
), rd_cpaddr
),
24085 cCE("cfstr32", c000500
, 2, (RMFX
, ADDRGLDC
), rd_cpaddr
),
24086 cCE("cfstr64", c400500
, 2, (RMDX
, ADDRGLDC
), rd_cpaddr
),
24087 cCE("cfmvsr", e000450
, 2, (RMF
, RR
), rn_rd
),
24088 cCE("cfmvrs", e100450
, 2, (RR
, RMF
), rd_rn
),
24089 cCE("cfmvdlr", e000410
, 2, (RMD
, RR
), rn_rd
),
24090 cCE("cfmvrdl", e100410
, 2, (RR
, RMD
), rd_rn
),
24091 cCE("cfmvdhr", e000430
, 2, (RMD
, RR
), rn_rd
),
24092 cCE("cfmvrdh", e100430
, 2, (RR
, RMD
), rd_rn
),
24093 cCE("cfmv64lr",e000510
, 2, (RMDX
, RR
), rn_rd
),
24094 cCE("cfmvr64l",e100510
, 2, (RR
, RMDX
), rd_rn
),
24095 cCE("cfmv64hr",e000530
, 2, (RMDX
, RR
), rn_rd
),
24096 cCE("cfmvr64h",e100530
, 2, (RR
, RMDX
), rd_rn
),
24097 cCE("cfmval32",e200440
, 2, (RMAX
, RMFX
), rd_rn
),
24098 cCE("cfmv32al",e100440
, 2, (RMFX
, RMAX
), rd_rn
),
24099 cCE("cfmvam32",e200460
, 2, (RMAX
, RMFX
), rd_rn
),
24100 cCE("cfmv32am",e100460
, 2, (RMFX
, RMAX
), rd_rn
),
24101 cCE("cfmvah32",e200480
, 2, (RMAX
, RMFX
), rd_rn
),
24102 cCE("cfmv32ah",e100480
, 2, (RMFX
, RMAX
), rd_rn
),
24103 cCE("cfmva32", e2004a0
, 2, (RMAX
, RMFX
), rd_rn
),
24104 cCE("cfmv32a", e1004a0
, 2, (RMFX
, RMAX
), rd_rn
),
24105 cCE("cfmva64", e2004c0
, 2, (RMAX
, RMDX
), rd_rn
),
24106 cCE("cfmv64a", e1004c0
, 2, (RMDX
, RMAX
), rd_rn
),
24107 cCE("cfmvsc32",e2004e0
, 2, (RMDS
, RMDX
), mav_dspsc
),
24108 cCE("cfmv32sc",e1004e0
, 2, (RMDX
, RMDS
), rd
),
24109 cCE("cfcpys", e000400
, 2, (RMF
, RMF
), rd_rn
),
24110 cCE("cfcpyd", e000420
, 2, (RMD
, RMD
), rd_rn
),
24111 cCE("cfcvtsd", e000460
, 2, (RMD
, RMF
), rd_rn
),
24112 cCE("cfcvtds", e000440
, 2, (RMF
, RMD
), rd_rn
),
24113 cCE("cfcvt32s",e000480
, 2, (RMF
, RMFX
), rd_rn
),
24114 cCE("cfcvt32d",e0004a0
, 2, (RMD
, RMFX
), rd_rn
),
24115 cCE("cfcvt64s",e0004c0
, 2, (RMF
, RMDX
), rd_rn
),
24116 cCE("cfcvt64d",e0004e0
, 2, (RMD
, RMDX
), rd_rn
),
24117 cCE("cfcvts32",e100580
, 2, (RMFX
, RMF
), rd_rn
),
24118 cCE("cfcvtd32",e1005a0
, 2, (RMFX
, RMD
), rd_rn
),
24119 cCE("cftruncs32",e1005c0
, 2, (RMFX
, RMF
), rd_rn
),
24120 cCE("cftruncd32",e1005e0
, 2, (RMFX
, RMD
), rd_rn
),
24121 cCE("cfrshl32",e000550
, 3, (RMFX
, RMFX
, RR
), mav_triple
),
24122 cCE("cfrshl64",e000570
, 3, (RMDX
, RMDX
, RR
), mav_triple
),
24123 cCE("cfsh32", e000500
, 3, (RMFX
, RMFX
, I63s
), mav_shift
),
24124 cCE("cfsh64", e200500
, 3, (RMDX
, RMDX
, I63s
), mav_shift
),
24125 cCE("cfcmps", e100490
, 3, (RR
, RMF
, RMF
), rd_rn_rm
),
24126 cCE("cfcmpd", e1004b0
, 3, (RR
, RMD
, RMD
), rd_rn_rm
),
24127 cCE("cfcmp32", e100590
, 3, (RR
, RMFX
, RMFX
), rd_rn_rm
),
24128 cCE("cfcmp64", e1005b0
, 3, (RR
, RMDX
, RMDX
), rd_rn_rm
),
24129 cCE("cfabss", e300400
, 2, (RMF
, RMF
), rd_rn
),
24130 cCE("cfabsd", e300420
, 2, (RMD
, RMD
), rd_rn
),
24131 cCE("cfnegs", e300440
, 2, (RMF
, RMF
), rd_rn
),
24132 cCE("cfnegd", e300460
, 2, (RMD
, RMD
), rd_rn
),
24133 cCE("cfadds", e300480
, 3, (RMF
, RMF
, RMF
), rd_rn_rm
),
24134 cCE("cfaddd", e3004a0
, 3, (RMD
, RMD
, RMD
), rd_rn_rm
),
24135 cCE("cfsubs", e3004c0
, 3, (RMF
, RMF
, RMF
), rd_rn_rm
),
24136 cCE("cfsubd", e3004e0
, 3, (RMD
, RMD
, RMD
), rd_rn_rm
),
24137 cCE("cfmuls", e100400
, 3, (RMF
, RMF
, RMF
), rd_rn_rm
),
24138 cCE("cfmuld", e100420
, 3, (RMD
, RMD
, RMD
), rd_rn_rm
),
24139 cCE("cfabs32", e300500
, 2, (RMFX
, RMFX
), rd_rn
),
24140 cCE("cfabs64", e300520
, 2, (RMDX
, RMDX
), rd_rn
),
24141 cCE("cfneg32", e300540
, 2, (RMFX
, RMFX
), rd_rn
),
24142 cCE("cfneg64", e300560
, 2, (RMDX
, RMDX
), rd_rn
),
24143 cCE("cfadd32", e300580
, 3, (RMFX
, RMFX
, RMFX
), rd_rn_rm
),
24144 cCE("cfadd64", e3005a0
, 3, (RMDX
, RMDX
, RMDX
), rd_rn_rm
),
24145 cCE("cfsub32", e3005c0
, 3, (RMFX
, RMFX
, RMFX
), rd_rn_rm
),
24146 cCE("cfsub64", e3005e0
, 3, (RMDX
, RMDX
, RMDX
), rd_rn_rm
),
24147 cCE("cfmul32", e100500
, 3, (RMFX
, RMFX
, RMFX
), rd_rn_rm
),
24148 cCE("cfmul64", e100520
, 3, (RMDX
, RMDX
, RMDX
), rd_rn_rm
),
24149 cCE("cfmac32", e100540
, 3, (RMFX
, RMFX
, RMFX
), rd_rn_rm
),
24150 cCE("cfmsc32", e100560
, 3, (RMFX
, RMFX
, RMFX
), rd_rn_rm
),
24151 cCE("cfmadd32",e000600
, 4, (RMAX
, RMFX
, RMFX
, RMFX
), mav_quad
),
24152 cCE("cfmsub32",e100600
, 4, (RMAX
, RMFX
, RMFX
, RMFX
), mav_quad
),
24153 cCE("cfmadda32", e200600
, 4, (RMAX
, RMAX
, RMFX
, RMFX
), mav_quad
),
24154 cCE("cfmsuba32", e300600
, 4, (RMAX
, RMAX
, RMFX
, RMFX
), mav_quad
),
24156 /* ARMv8.5-A instructions. */
24158 #define ARM_VARIANT & arm_ext_sb
24159 #undef THUMB_VARIANT
24160 #define THUMB_VARIANT & arm_ext_sb
24161 TUF("sb", 57ff070
, f3bf8f70
, 0, (), noargs
, noargs
),
24164 #define ARM_VARIANT & arm_ext_predres
24165 #undef THUMB_VARIANT
24166 #define THUMB_VARIANT & arm_ext_predres
24167 CE("cfprctx", e070f93
, 1, (RRnpc
), rd
),
24168 CE("dvprctx", e070fb3
, 1, (RRnpc
), rd
),
24169 CE("cpprctx", e070ff3
, 1, (RRnpc
), rd
),
24171 /* ARMv8-M instructions. */
24173 #define ARM_VARIANT NULL
24174 #undef THUMB_VARIANT
24175 #define THUMB_VARIANT & arm_ext_v8m
24176 ToU("sg", e97fe97f
, 0, (), noargs
),
24177 ToC("blxns", 4784, 1, (RRnpc
), t_blx
),
24178 ToC("bxns", 4704, 1, (RRnpc
), t_bx
),
24179 ToC("tt", e840f000
, 2, (RRnpc
, RRnpc
), tt
),
24180 ToC("ttt", e840f040
, 2, (RRnpc
, RRnpc
), tt
),
24181 ToC("tta", e840f080
, 2, (RRnpc
, RRnpc
), tt
),
24182 ToC("ttat", e840f0c0
, 2, (RRnpc
, RRnpc
), tt
),
24184 /* FP for ARMv8-M Mainline. Enabled for ARMv8-M Mainline because the
24185 instructions behave as nop if no VFP is present. */
24186 #undef THUMB_VARIANT
24187 #define THUMB_VARIANT & arm_ext_v8m_main
24188 ToC("vlldm", ec300a00
, 1, (RRnpc
), rn
),
24189 ToC("vlstm", ec200a00
, 1, (RRnpc
), rn
),
24191 /* Armv8.1-M Mainline instructions. */
24192 #undef THUMB_VARIANT
24193 #define THUMB_VARIANT & arm_ext_v8_1m_main
24194 toC("bf", _bf
, 2, (EXPs
, EXPs
), t_branch_future
),
24195 toU("bfcsel", _bfcsel
, 4, (EXPs
, EXPs
, EXPs
, COND
), t_branch_future
),
24196 toC("bfx", _bfx
, 2, (EXPs
, RRnpcsp
), t_branch_future
),
24197 toC("bfl", _bfl
, 2, (EXPs
, EXPs
), t_branch_future
),
24198 toC("bflx", _bflx
, 2, (EXPs
, RRnpcsp
), t_branch_future
),
24200 toU("dls", _dls
, 2, (LR
, RRnpcsp
), t_loloop
),
24201 toU("wls", _wls
, 3, (LR
, RRnpcsp
, EXP
), t_loloop
),
24202 toU("le", _le
, 2, (oLR
, EXP
), t_loloop
),
24204 ToC("clrm", e89f0000
, 1, (CLRMLST
), t_clrm
),
24205 ToC("vscclrm", ec9f0a00
, 1, (VRSDVLST
), t_vscclrm
),
24207 #undef THUMB_VARIANT
24208 #define THUMB_VARIANT & mve_ext
24210 ToC("vpt", ee410f00
, 3, (COND
, RMQ
, RMQRZ
), mve_vpt
),
24211 ToC("vptt", ee018f00
, 3, (COND
, RMQ
, RMQRZ
), mve_vpt
),
24212 ToC("vpte", ee418f00
, 3, (COND
, RMQ
, RMQRZ
), mve_vpt
),
24213 ToC("vpttt", ee014f00
, 3, (COND
, RMQ
, RMQRZ
), mve_vpt
),
24214 ToC("vptte", ee01cf00
, 3, (COND
, RMQ
, RMQRZ
), mve_vpt
),
24215 ToC("vptet", ee41cf00
, 3, (COND
, RMQ
, RMQRZ
), mve_vpt
),
24216 ToC("vptee", ee414f00
, 3, (COND
, RMQ
, RMQRZ
), mve_vpt
),
24217 ToC("vptttt", ee012f00
, 3, (COND
, RMQ
, RMQRZ
), mve_vpt
),
24218 ToC("vpttte", ee016f00
, 3, (COND
, RMQ
, RMQRZ
), mve_vpt
),
24219 ToC("vpttet", ee01ef00
, 3, (COND
, RMQ
, RMQRZ
), mve_vpt
),
24220 ToC("vpttee", ee01af00
, 3, (COND
, RMQ
, RMQRZ
), mve_vpt
),
24221 ToC("vptett", ee41af00
, 3, (COND
, RMQ
, RMQRZ
), mve_vpt
),
24222 ToC("vptete", ee41ef00
, 3, (COND
, RMQ
, RMQRZ
), mve_vpt
),
24223 ToC("vpteet", ee416f00
, 3, (COND
, RMQ
, RMQRZ
), mve_vpt
),
24224 ToC("vpteee", ee412f00
, 3, (COND
, RMQ
, RMQRZ
), mve_vpt
),
24226 ToC("vpst", fe710f4d
, 0, (), mve_vpt
),
24227 ToC("vpstt", fe318f4d
, 0, (), mve_vpt
),
24228 ToC("vpste", fe718f4d
, 0, (), mve_vpt
),
24229 ToC("vpsttt", fe314f4d
, 0, (), mve_vpt
),
24230 ToC("vpstte", fe31cf4d
, 0, (), mve_vpt
),
24231 ToC("vpstet", fe71cf4d
, 0, (), mve_vpt
),
24232 ToC("vpstee", fe714f4d
, 0, (), mve_vpt
),
24233 ToC("vpstttt", fe312f4d
, 0, (), mve_vpt
),
24234 ToC("vpsttte", fe316f4d
, 0, (), mve_vpt
),
24235 ToC("vpsttet", fe31ef4d
, 0, (), mve_vpt
),
24236 ToC("vpsttee", fe31af4d
, 0, (), mve_vpt
),
24237 ToC("vpstett", fe71af4d
, 0, (), mve_vpt
),
24238 ToC("vpstete", fe71ef4d
, 0, (), mve_vpt
),
24239 ToC("vpsteet", fe716f4d
, 0, (), mve_vpt
),
24240 ToC("vpsteee", fe712f4d
, 0, (), mve_vpt
),
24242 /* MVE and MVE FP only. */
24243 mCEF(vadc
, _vadc
, 3, (RMQ
, RMQ
, RMQ
), mve_vadc
),
24244 mCEF(vadci
, _vadci
, 3, (RMQ
, RMQ
, RMQ
), mve_vadc
),
24245 mToC("vsbc", fe300f00
, 3, (RMQ
, RMQ
, RMQ
), mve_vsbc
),
24246 mToC("vsbci", fe301f00
, 3, (RMQ
, RMQ
, RMQ
), mve_vsbc
),
24247 mCEF(vmullb
, _vmullb
, 3, (RMQ
, RMQ
, RMQ
), mve_vmull
),
24248 mCEF(vabav
, _vabav
, 3, (RRnpcsp
, RMQ
, RMQ
), mve_vabav
),
24249 mCEF(vmladav
, _vmladav
, 3, (RRe
, RMQ
, RMQ
), mve_vmladav
),
24250 mCEF(vmladava
, _vmladava
, 3, (RRe
, RMQ
, RMQ
), mve_vmladav
),
24251 mCEF(vmladavx
, _vmladavx
, 3, (RRe
, RMQ
, RMQ
), mve_vmladav
),
24252 mCEF(vmladavax
, _vmladavax
, 3, (RRe
, RMQ
, RMQ
), mve_vmladav
),
24253 mCEF(vmlav
, _vmladav
, 3, (RRe
, RMQ
, RMQ
), mve_vmladav
),
24254 mCEF(vmlava
, _vmladava
, 3, (RRe
, RMQ
, RMQ
), mve_vmladav
),
24255 mCEF(vmlsdav
, _vmlsdav
, 3, (RRe
, RMQ
, RMQ
), mve_vmladav
),
24256 mCEF(vmlsdava
, _vmlsdava
, 3, (RRe
, RMQ
, RMQ
), mve_vmladav
),
24257 mCEF(vmlsdavx
, _vmlsdavx
, 3, (RRe
, RMQ
, RMQ
), mve_vmladav
),
24258 mCEF(vmlsdavax
, _vmlsdavax
, 3, (RRe
, RMQ
, RMQ
), mve_vmladav
),
24260 mCEF(vst20
, _vst20
, 2, (MSTRLST2
, ADDRMVE
), mve_vst_vld
),
24261 mCEF(vst21
, _vst21
, 2, (MSTRLST2
, ADDRMVE
), mve_vst_vld
),
24262 mCEF(vst40
, _vst40
, 2, (MSTRLST4
, ADDRMVE
), mve_vst_vld
),
24263 mCEF(vst41
, _vst41
, 2, (MSTRLST4
, ADDRMVE
), mve_vst_vld
),
24264 mCEF(vst42
, _vst42
, 2, (MSTRLST4
, ADDRMVE
), mve_vst_vld
),
24265 mCEF(vst43
, _vst43
, 2, (MSTRLST4
, ADDRMVE
), mve_vst_vld
),
24266 mCEF(vld20
, _vld20
, 2, (MSTRLST2
, ADDRMVE
), mve_vst_vld
),
24267 mCEF(vld21
, _vld21
, 2, (MSTRLST2
, ADDRMVE
), mve_vst_vld
),
24268 mCEF(vld40
, _vld40
, 2, (MSTRLST4
, ADDRMVE
), mve_vst_vld
),
24269 mCEF(vld41
, _vld41
, 2, (MSTRLST4
, ADDRMVE
), mve_vst_vld
),
24270 mCEF(vld42
, _vld42
, 2, (MSTRLST4
, ADDRMVE
), mve_vst_vld
),
24271 mCEF(vld43
, _vld43
, 2, (MSTRLST4
, ADDRMVE
), mve_vst_vld
),
24272 mCEF(vstrb
, _vstrb
, 2, (RMQ
, ADDRMVE
), mve_vstr_vldr
),
24273 mCEF(vstrh
, _vstrh
, 2, (RMQ
, ADDRMVE
), mve_vstr_vldr
),
24274 mCEF(vstrw
, _vstrw
, 2, (RMQ
, ADDRMVE
), mve_vstr_vldr
),
24275 mCEF(vstrd
, _vstrd
, 2, (RMQ
, ADDRMVE
), mve_vstr_vldr
),
24276 mCEF(vldrb
, _vldrb
, 2, (RMQ
, ADDRMVE
), mve_vstr_vldr
),
24277 mCEF(vldrh
, _vldrh
, 2, (RMQ
, ADDRMVE
), mve_vstr_vldr
),
24278 mCEF(vldrw
, _vldrw
, 2, (RMQ
, ADDRMVE
), mve_vstr_vldr
),
24279 mCEF(vldrd
, _vldrd
, 2, (RMQ
, ADDRMVE
), mve_vstr_vldr
),
24281 mCEF(vmovnt
, _vmovnt
, 2, (RMQ
, RMQ
), mve_movn
),
24282 mCEF(vmovnb
, _vmovnb
, 2, (RMQ
, RMQ
), mve_movn
),
24283 mCEF(vbrsr
, _vbrsr
, 3, (RMQ
, RMQ
, RR
), mve_vbrsr
),
24284 mCEF(vaddlv
, _vaddlv
, 3, (RRe
, RRo
, RMQ
), mve_vaddlv
),
24285 mCEF(vaddlva
, _vaddlva
, 3, (RRe
, RRo
, RMQ
), mve_vaddlv
),
24286 mCEF(vaddv
, _vaddv
, 2, (RRe
, RMQ
), mve_vaddv
),
24287 mCEF(vaddva
, _vaddva
, 2, (RRe
, RMQ
), mve_vaddv
),
24288 mCEF(vddup
, _vddup
, 3, (RMQ
, RRe
, EXPi
), mve_viddup
),
24289 mCEF(vdwdup
, _vdwdup
, 4, (RMQ
, RRe
, RR
, EXPi
), mve_viddup
),
24290 mCEF(vidup
, _vidup
, 3, (RMQ
, RRe
, EXPi
), mve_viddup
),
24291 mCEF(viwdup
, _viwdup
, 4, (RMQ
, RRe
, RR
, EXPi
), mve_viddup
),
24293 #undef THUMB_VARIANT
24294 #define THUMB_VARIANT & mve_fp_ext
24295 mToC("vcmul", ee300e00
, 4, (RMQ
, RMQ
, RMQ
, EXPi
), mve_vcmul
),
24296 mToC("vfmas", ee311e40
, 3, (RMQ
, RMQ
, RR
), mve_vfmas
),
24299 #define ARM_VARIANT & fpu_vfp_ext_v1
24300 #undef THUMB_VARIANT
24301 #define THUMB_VARIANT & arm_ext_v6t2
24303 mcCE(fcpyd
, eb00b40
, 2, (RVD
, RVD
), vfp_dp_rd_rm
),
24306 #define ARM_VARIANT & fpu_vfp_ext_v1xd
24308 MNCE(vmov
, 0, 1, (VMOV
), neon_mov
),
24309 mcCE(fmrs
, e100a10
, 2, (RR
, RVS
), vfp_reg_from_sp
),
24310 mcCE(fmsr
, e000a10
, 2, (RVS
, RR
), vfp_sp_from_reg
),
24311 mcCE(fcpys
, eb00a40
, 2, (RVS
, RVS
), vfp_sp_monadic
),
24313 mCEF(vmullt
, _vmullt
, 3, (RNSDQMQ
, oRNSDQMQ
, RNSDQ_RNSC_MQ
), mve_vmull
),
24314 mnCEF(vadd
, _vadd
, 3, (RNSDQMQ
, oRNSDQMQ
, RNSDQMQR
), neon_addsub_if_i
),
24315 mnCEF(vsub
, _vsub
, 3, (RNSDQMQ
, oRNSDQMQ
, RNSDQMQR
), neon_addsub_if_i
),
24317 MNCEF(vabs
, 1b10300
, 2, (RNSDQMQ
, RNSDQMQ
), neon_abs_neg
),
24318 MNCEF(vneg
, 1b10380
, 2, (RNSDQMQ
, RNSDQMQ
), neon_abs_neg
),
24320 mCEF(vmovlt
, _vmovlt
, 1, (VMOV
), mve_movl
),
24321 mCEF(vmovlb
, _vmovlb
, 1, (VMOV
), mve_movl
),
24323 mnCE(vcmp
, _vcmp
, 3, (RVSD_COND
, RSVDMQ_FI0
, oRMQRZ
), vfp_nsyn_cmp
),
24324 mnCE(vcmpe
, _vcmpe
, 3, (RVSD_COND
, RSVDMQ_FI0
, oRMQRZ
), vfp_nsyn_cmp
),
24327 #define ARM_VARIANT & fpu_vfp_ext_v2
24329 mcCE(fmsrr
, c400a10
, 3, (VRSLST
, RR
, RR
), vfp_sp2_from_reg2
),
24330 mcCE(fmrrs
, c500a10
, 3, (RR
, RR
, VRSLST
), vfp_reg2_from_sp2
),
24331 mcCE(fmdrr
, c400b10
, 3, (RVD
, RR
, RR
), vfp_dp_rm_rd_rn
),
24332 mcCE(fmrrd
, c500b10
, 3, (RR
, RR
, RVD
), vfp_dp_rd_rn_rm
),
24335 #define ARM_VARIANT & fpu_vfp_ext_armv8xd
24336 mnUF(vcvta
, _vcvta
, 2, (RNSDQMQ
, oRNSDQMQ
), neon_cvta
),
24337 mnUF(vcvtp
, _vcvta
, 2, (RNSDQMQ
, oRNSDQMQ
), neon_cvtp
),
24338 mnUF(vcvtn
, _vcvta
, 3, (RNSDQMQ
, oRNSDQMQ
, oI32z
), neon_cvtn
),
24339 mnUF(vcvtm
, _vcvta
, 2, (RNSDQMQ
, oRNSDQMQ
), neon_cvtm
),
24342 #define ARM_VARIANT & fpu_neon_ext_v1
24343 mnUF(vabd
, _vabd
, 3, (RNDQMQ
, oRNDQMQ
, RNDQMQ
), neon_dyadic_if_su
),
24344 mnUF(vabdl
, _vabdl
, 3, (RNQMQ
, RNDMQ
, RNDMQ
), neon_dyadic_long
),
24345 mnUF(vaddl
, _vaddl
, 3, (RNQMQ
, RNDMQ
, RNDMQR
), neon_dyadic_long
),
24346 mnUF(vsubl
, _vsubl
, 3, (RNQMQ
, RNDMQ
, RNDMQR
), neon_dyadic_long
),
24347 mnUF(vand
, _vand
, 3, (RNDQMQ
, oRNDQMQ
, RNDQMQ_Ibig
), neon_logic
),
24348 mnUF(vbic
, _vbic
, 3, (RNDQMQ
, oRNDQMQ
, RNDQMQ_Ibig
), neon_logic
),
24349 mnUF(vorr
, _vorr
, 3, (RNDQMQ
, oRNDQMQ
, RNDQMQ_Ibig
), neon_logic
),
24350 mnUF(vorn
, _vorn
, 3, (RNDQMQ
, oRNDQMQ
, RNDQMQ_Ibig
), neon_logic
),
24351 mnUF(veor
, _veor
, 3, (RNDQMQ
, oRNDQMQ
, RNDQMQ
), neon_logic
),
24352 MNUF(vcls
, 1b00400
, 2, (RNDQMQ
, RNDQMQ
), neon_cls
),
24353 MNUF(vclz
, 1b00480
, 2, (RNDQMQ
, RNDQMQ
), neon_clz
),
24354 mnCE(vdup
, _vdup
, 2, (RNDQMQ
, RR_RNSC
), neon_dup
),
24357 #define ARM_VARIANT & arm_ext_v8_3
24358 #undef THUMB_VARIANT
24359 #define THUMB_VARIANT & arm_ext_v6t2_v8m
24360 MNUF (vcadd
, 0, 4, (RNDQMQ
, RNDQMQ
, RNDQMQ
, EXPi
), vcadd
),
24361 MNUF (vcmla
, 0, 4, (RNDQMQ
, RNDQMQ
, RNDQMQ_RNSC
, EXPi
), vcmla
),
24364 #undef THUMB_VARIANT
24396 /* MD interface: bits in the object file. */
24398 /* Turn an integer of n bytes (in val) into a stream of bytes appropriate
24399 for use in the a.out file, and stores them in the array pointed to by buf.
24400 This knows about the endian-ness of the target machine and does
24401 THE RIGHT THING, whatever it is. Possible values for n are 1 (byte)
24402 2 (short) and 4 (long) Floating numbers are put out as a series of
24403 LITTLENUMS (shorts, here at least). */
24406 md_number_to_chars (char * buf
, valueT val
, int n
)
24408 if (target_big_endian
)
24409 number_to_chars_bigendian (buf
, val
, n
);
24411 number_to_chars_littleendian (buf
, val
, n
);
24415 md_chars_to_number (char * buf
, int n
)
24418 unsigned char * where
= (unsigned char *) buf
;
24420 if (target_big_endian
)
24425 result
|= (*where
++ & 255);
24433 result
|= (where
[n
] & 255);
24440 /* MD interface: Sections. */
24442 /* Calculate the maximum variable size (i.e., excluding fr_fix)
24443 that an rs_machine_dependent frag may reach. */
24446 arm_frag_max_var (fragS
*fragp
)
24448 /* We only use rs_machine_dependent for variable-size Thumb instructions,
24449 which are either THUMB_SIZE (2) or INSN_SIZE (4).
24451 Note that we generate relaxable instructions even for cases that don't
24452 really need it, like an immediate that's a trivial constant. So we're
24453 overestimating the instruction size for some of those cases. Rather
24454 than putting more intelligence here, it would probably be better to
24455 avoid generating a relaxation frag in the first place when it can be
24456 determined up front that a short instruction will suffice. */
24458 gas_assert (fragp
->fr_type
== rs_machine_dependent
);
24462 /* Estimate the size of a frag before relaxing. Assume everything fits in
24466 md_estimate_size_before_relax (fragS
* fragp
,
24467 segT segtype ATTRIBUTE_UNUSED
)
24473 /* Convert a machine dependent frag. */
24476 md_convert_frag (bfd
*abfd
, segT asec ATTRIBUTE_UNUSED
, fragS
*fragp
)
24478 unsigned long insn
;
24479 unsigned long old_op
;
24487 buf
= fragp
->fr_literal
+ fragp
->fr_fix
;
24489 old_op
= bfd_get_16(abfd
, buf
);
24490 if (fragp
->fr_symbol
)
24492 exp
.X_op
= O_symbol
;
24493 exp
.X_add_symbol
= fragp
->fr_symbol
;
24497 exp
.X_op
= O_constant
;
24499 exp
.X_add_number
= fragp
->fr_offset
;
24500 opcode
= fragp
->fr_subtype
;
24503 case T_MNEM_ldr_pc
:
24504 case T_MNEM_ldr_pc2
:
24505 case T_MNEM_ldr_sp
:
24506 case T_MNEM_str_sp
:
24513 if (fragp
->fr_var
== 4)
24515 insn
= THUMB_OP32 (opcode
);
24516 if ((old_op
>> 12) == 4 || (old_op
>> 12) == 9)
24518 insn
|= (old_op
& 0x700) << 4;
24522 insn
|= (old_op
& 7) << 12;
24523 insn
|= (old_op
& 0x38) << 13;
24525 insn
|= 0x00000c00;
24526 put_thumb32_insn (buf
, insn
);
24527 reloc_type
= BFD_RELOC_ARM_T32_OFFSET_IMM
;
24531 reloc_type
= BFD_RELOC_ARM_THUMB_OFFSET
;
24533 pc_rel
= (opcode
== T_MNEM_ldr_pc2
);
24536 if (fragp
->fr_var
== 4)
24538 insn
= THUMB_OP32 (opcode
);
24539 insn
|= (old_op
& 0xf0) << 4;
24540 put_thumb32_insn (buf
, insn
);
24541 reloc_type
= BFD_RELOC_ARM_T32_ADD_PC12
;
24545 reloc_type
= BFD_RELOC_ARM_THUMB_ADD
;
24546 exp
.X_add_number
-= 4;
24554 if (fragp
->fr_var
== 4)
24556 int r0off
= (opcode
== T_MNEM_mov
24557 || opcode
== T_MNEM_movs
) ? 0 : 8;
24558 insn
= THUMB_OP32 (opcode
);
24559 insn
= (insn
& 0xe1ffffff) | 0x10000000;
24560 insn
|= (old_op
& 0x700) << r0off
;
24561 put_thumb32_insn (buf
, insn
);
24562 reloc_type
= BFD_RELOC_ARM_T32_IMMEDIATE
;
24566 reloc_type
= BFD_RELOC_ARM_THUMB_IMM
;
24571 if (fragp
->fr_var
== 4)
24573 insn
= THUMB_OP32(opcode
);
24574 put_thumb32_insn (buf
, insn
);
24575 reloc_type
= BFD_RELOC_THUMB_PCREL_BRANCH25
;
24578 reloc_type
= BFD_RELOC_THUMB_PCREL_BRANCH12
;
24582 if (fragp
->fr_var
== 4)
24584 insn
= THUMB_OP32(opcode
);
24585 insn
|= (old_op
& 0xf00) << 14;
24586 put_thumb32_insn (buf
, insn
);
24587 reloc_type
= BFD_RELOC_THUMB_PCREL_BRANCH20
;
24590 reloc_type
= BFD_RELOC_THUMB_PCREL_BRANCH9
;
24593 case T_MNEM_add_sp
:
24594 case T_MNEM_add_pc
:
24595 case T_MNEM_inc_sp
:
24596 case T_MNEM_dec_sp
:
24597 if (fragp
->fr_var
== 4)
24599 /* ??? Choose between add and addw. */
24600 insn
= THUMB_OP32 (opcode
);
24601 insn
|= (old_op
& 0xf0) << 4;
24602 put_thumb32_insn (buf
, insn
);
24603 if (opcode
== T_MNEM_add_pc
)
24604 reloc_type
= BFD_RELOC_ARM_T32_IMM12
;
24606 reloc_type
= BFD_RELOC_ARM_T32_ADD_IMM
;
24609 reloc_type
= BFD_RELOC_ARM_THUMB_ADD
;
24617 if (fragp
->fr_var
== 4)
24619 insn
= THUMB_OP32 (opcode
);
24620 insn
|= (old_op
& 0xf0) << 4;
24621 insn
|= (old_op
& 0xf) << 16;
24622 put_thumb32_insn (buf
, insn
);
24623 if (insn
& (1 << 20))
24624 reloc_type
= BFD_RELOC_ARM_T32_ADD_IMM
;
24626 reloc_type
= BFD_RELOC_ARM_T32_IMMEDIATE
;
24629 reloc_type
= BFD_RELOC_ARM_THUMB_ADD
;
24635 fixp
= fix_new_exp (fragp
, fragp
->fr_fix
, fragp
->fr_var
, &exp
, pc_rel
,
24636 (enum bfd_reloc_code_real
) reloc_type
);
24637 fixp
->fx_file
= fragp
->fr_file
;
24638 fixp
->fx_line
= fragp
->fr_line
;
24639 fragp
->fr_fix
+= fragp
->fr_var
;
24641 /* Set whether we use thumb-2 ISA based on final relaxation results. */
24642 if (thumb_mode
&& fragp
->fr_var
== 4 && no_cpu_selected ()
24643 && !ARM_CPU_HAS_FEATURE (thumb_arch_used
, arm_arch_t2
))
24644 ARM_MERGE_FEATURE_SETS (arm_arch_used
, thumb_arch_used
, arm_ext_v6t2
);
24647 /* Return the size of a relaxable immediate operand instruction.
24648 SHIFT and SIZE specify the form of the allowable immediate. */
24650 relax_immediate (fragS
*fragp
, int size
, int shift
)
24656 /* ??? Should be able to do better than this. */
24657 if (fragp
->fr_symbol
)
24660 low
= (1 << shift
) - 1;
24661 mask
= (1 << (shift
+ size
)) - (1 << shift
);
24662 offset
= fragp
->fr_offset
;
24663 /* Force misaligned offsets to 32-bit variant. */
24666 if (offset
& ~mask
)
24671 /* Get the address of a symbol during relaxation. */
24673 relaxed_symbol_addr (fragS
*fragp
, long stretch
)
24679 sym
= fragp
->fr_symbol
;
24680 sym_frag
= symbol_get_frag (sym
);
24681 know (S_GET_SEGMENT (sym
) != absolute_section
24682 || sym_frag
== &zero_address_frag
);
24683 addr
= S_GET_VALUE (sym
) + fragp
->fr_offset
;
24685 /* If frag has yet to be reached on this pass, assume it will
24686 move by STRETCH just as we did. If this is not so, it will
24687 be because some frag between grows, and that will force
24691 && sym_frag
->relax_marker
!= fragp
->relax_marker
)
24695 /* Adjust stretch for any alignment frag. Note that if have
24696 been expanding the earlier code, the symbol may be
24697 defined in what appears to be an earlier frag. FIXME:
24698 This doesn't handle the fr_subtype field, which specifies
24699 a maximum number of bytes to skip when doing an
24701 for (f
= fragp
; f
!= NULL
&& f
!= sym_frag
; f
= f
->fr_next
)
24703 if (f
->fr_type
== rs_align
|| f
->fr_type
== rs_align_code
)
24706 stretch
= - ((- stretch
)
24707 & ~ ((1 << (int) f
->fr_offset
) - 1));
24709 stretch
&= ~ ((1 << (int) f
->fr_offset
) - 1);
24721 /* Return the size of a relaxable adr pseudo-instruction or PC-relative
24724 relax_adr (fragS
*fragp
, asection
*sec
, long stretch
)
24729 /* Assume worst case for symbols not known to be in the same section. */
24730 if (fragp
->fr_symbol
== NULL
24731 || !S_IS_DEFINED (fragp
->fr_symbol
)
24732 || sec
!= S_GET_SEGMENT (fragp
->fr_symbol
)
24733 || S_IS_WEAK (fragp
->fr_symbol
))
24736 val
= relaxed_symbol_addr (fragp
, stretch
);
24737 addr
= fragp
->fr_address
+ fragp
->fr_fix
;
24738 addr
= (addr
+ 4) & ~3;
24739 /* Force misaligned targets to 32-bit variant. */
24743 if (val
< 0 || val
> 1020)
24748 /* Return the size of a relaxable add/sub immediate instruction. */
24750 relax_addsub (fragS
*fragp
, asection
*sec
)
24755 buf
= fragp
->fr_literal
+ fragp
->fr_fix
;
24756 op
= bfd_get_16(sec
->owner
, buf
);
24757 if ((op
& 0xf) == ((op
>> 4) & 0xf))
24758 return relax_immediate (fragp
, 8, 0);
24760 return relax_immediate (fragp
, 3, 0);
24763 /* Return TRUE iff the definition of symbol S could be pre-empted
24764 (overridden) at link or load time. */
24766 symbol_preemptible (symbolS
*s
)
24768 /* Weak symbols can always be pre-empted. */
24772 /* Non-global symbols cannot be pre-empted. */
24773 if (! S_IS_EXTERNAL (s
))
24777 /* In ELF, a global symbol can be marked protected, or private. In that
24778 case it can't be pre-empted (other definitions in the same link unit
24779 would violate the ODR). */
24780 if (ELF_ST_VISIBILITY (S_GET_OTHER (s
)) > STV_DEFAULT
)
24784 /* Other global symbols might be pre-empted. */
24788 /* Return the size of a relaxable branch instruction. BITS is the
24789 size of the offset field in the narrow instruction. */
24792 relax_branch (fragS
*fragp
, asection
*sec
, int bits
, long stretch
)
24798 /* Assume worst case for symbols not known to be in the same section. */
24799 if (!S_IS_DEFINED (fragp
->fr_symbol
)
24800 || sec
!= S_GET_SEGMENT (fragp
->fr_symbol
)
24801 || S_IS_WEAK (fragp
->fr_symbol
))
24805 /* A branch to a function in ARM state will require interworking. */
24806 if (S_IS_DEFINED (fragp
->fr_symbol
)
24807 && ARM_IS_FUNC (fragp
->fr_symbol
))
24811 if (symbol_preemptible (fragp
->fr_symbol
))
24814 val
= relaxed_symbol_addr (fragp
, stretch
);
24815 addr
= fragp
->fr_address
+ fragp
->fr_fix
+ 4;
24818 /* Offset is a signed value *2 */
24820 if (val
>= limit
|| val
< -limit
)
24826 /* Relax a machine dependent frag. This returns the amount by which
24827 the current size of the frag should change. */
24830 arm_relax_frag (asection
*sec
, fragS
*fragp
, long stretch
)
24835 oldsize
= fragp
->fr_var
;
24836 switch (fragp
->fr_subtype
)
24838 case T_MNEM_ldr_pc2
:
24839 newsize
= relax_adr (fragp
, sec
, stretch
);
24841 case T_MNEM_ldr_pc
:
24842 case T_MNEM_ldr_sp
:
24843 case T_MNEM_str_sp
:
24844 newsize
= relax_immediate (fragp
, 8, 2);
24848 newsize
= relax_immediate (fragp
, 5, 2);
24852 newsize
= relax_immediate (fragp
, 5, 1);
24856 newsize
= relax_immediate (fragp
, 5, 0);
24859 newsize
= relax_adr (fragp
, sec
, stretch
);
24865 newsize
= relax_immediate (fragp
, 8, 0);
24868 newsize
= relax_branch (fragp
, sec
, 11, stretch
);
24871 newsize
= relax_branch (fragp
, sec
, 8, stretch
);
24873 case T_MNEM_add_sp
:
24874 case T_MNEM_add_pc
:
24875 newsize
= relax_immediate (fragp
, 8, 2);
24877 case T_MNEM_inc_sp
:
24878 case T_MNEM_dec_sp
:
24879 newsize
= relax_immediate (fragp
, 7, 2);
24885 newsize
= relax_addsub (fragp
, sec
);
24891 fragp
->fr_var
= newsize
;
24892 /* Freeze wide instructions that are at or before the same location as
24893 in the previous pass. This avoids infinite loops.
24894 Don't freeze them unconditionally because targets may be artificially
24895 misaligned by the expansion of preceding frags. */
24896 if (stretch
<= 0 && newsize
> 2)
24898 md_convert_frag (sec
->owner
, sec
, fragp
);
24902 return newsize
- oldsize
;
24905 /* Round up a section size to the appropriate boundary. */
24908 md_section_align (segT segment ATTRIBUTE_UNUSED
,
24914 /* This is called from HANDLE_ALIGN in write.c. Fill in the contents
24915 of an rs_align_code fragment. */
24918 arm_handle_align (fragS
* fragP
)
24920 static unsigned char const arm_noop
[2][2][4] =
24923 {0x00, 0x00, 0xa0, 0xe1}, /* LE */
24924 {0xe1, 0xa0, 0x00, 0x00}, /* BE */
24927 {0x00, 0xf0, 0x20, 0xe3}, /* LE */
24928 {0xe3, 0x20, 0xf0, 0x00}, /* BE */
24931 static unsigned char const thumb_noop
[2][2][2] =
24934 {0xc0, 0x46}, /* LE */
24935 {0x46, 0xc0}, /* BE */
24938 {0x00, 0xbf}, /* LE */
24939 {0xbf, 0x00} /* BE */
24942 static unsigned char const wide_thumb_noop
[2][4] =
24943 { /* Wide Thumb-2 */
24944 {0xaf, 0xf3, 0x00, 0x80}, /* LE */
24945 {0xf3, 0xaf, 0x80, 0x00}, /* BE */
24948 unsigned bytes
, fix
, noop_size
;
24950 const unsigned char * noop
;
24951 const unsigned char *narrow_noop
= NULL
;
24956 if (fragP
->fr_type
!= rs_align_code
)
24959 bytes
= fragP
->fr_next
->fr_address
- fragP
->fr_address
- fragP
->fr_fix
;
24960 p
= fragP
->fr_literal
+ fragP
->fr_fix
;
24963 if (bytes
> MAX_MEM_FOR_RS_ALIGN_CODE
)
24964 bytes
&= MAX_MEM_FOR_RS_ALIGN_CODE
;
24966 gas_assert ((fragP
->tc_frag_data
.thumb_mode
& MODE_RECORDED
) != 0);
24968 if (fragP
->tc_frag_data
.thumb_mode
& (~ MODE_RECORDED
))
24970 if (ARM_CPU_HAS_FEATURE (selected_cpu_name
[0]
24971 ? selected_cpu
: arm_arch_none
, arm_ext_v6t2
))
24973 narrow_noop
= thumb_noop
[1][target_big_endian
];
24974 noop
= wide_thumb_noop
[target_big_endian
];
24977 noop
= thumb_noop
[0][target_big_endian
];
24985 noop
= arm_noop
[ARM_CPU_HAS_FEATURE (selected_cpu_name
[0]
24986 ? selected_cpu
: arm_arch_none
,
24988 [target_big_endian
];
24995 fragP
->fr_var
= noop_size
;
24997 if (bytes
& (noop_size
- 1))
24999 fix
= bytes
& (noop_size
- 1);
25001 insert_data_mapping_symbol (state
, fragP
->fr_fix
, fragP
, fix
);
25003 memset (p
, 0, fix
);
25010 if (bytes
& noop_size
)
25012 /* Insert a narrow noop. */
25013 memcpy (p
, narrow_noop
, noop_size
);
25015 bytes
-= noop_size
;
25019 /* Use wide noops for the remainder */
25023 while (bytes
>= noop_size
)
25025 memcpy (p
, noop
, noop_size
);
25027 bytes
-= noop_size
;
25031 fragP
->fr_fix
+= fix
;
25034 /* Called from md_do_align. Used to create an alignment
25035 frag in a code section. */
25038 arm_frag_align_code (int n
, int max
)
25042 /* We assume that there will never be a requirement
25043 to support alignments greater than MAX_MEM_FOR_RS_ALIGN_CODE bytes. */
25044 if (max
> MAX_MEM_FOR_RS_ALIGN_CODE
)
25049 _("alignments greater than %d bytes not supported in .text sections."),
25050 MAX_MEM_FOR_RS_ALIGN_CODE
+ 1);
25051 as_fatal ("%s", err_msg
);
25054 p
= frag_var (rs_align_code
,
25055 MAX_MEM_FOR_RS_ALIGN_CODE
,
25057 (relax_substateT
) max
,
25064 /* Perform target specific initialisation of a frag.
25065 Note - despite the name this initialisation is not done when the frag
25066 is created, but only when its type is assigned. A frag can be created
25067 and used a long time before its type is set, so beware of assuming that
25068 this initialisation is performed first. */
25072 arm_init_frag (fragS
* fragP
, int max_chars ATTRIBUTE_UNUSED
)
25074 /* Record whether this frag is in an ARM or a THUMB area. */
25075 fragP
->tc_frag_data
.thumb_mode
= thumb_mode
| MODE_RECORDED
;
25078 #else /* OBJ_ELF is defined. */
25080 arm_init_frag (fragS
* fragP
, int max_chars
)
25082 bfd_boolean frag_thumb_mode
;
25084 /* If the current ARM vs THUMB mode has not already
25085 been recorded into this frag then do so now. */
25086 if ((fragP
->tc_frag_data
.thumb_mode
& MODE_RECORDED
) == 0)
25087 fragP
->tc_frag_data
.thumb_mode
= thumb_mode
| MODE_RECORDED
;
25089 /* PR 21809: Do not set a mapping state for debug sections
25090 - it just confuses other tools. */
25091 if (bfd_get_section_flags (NULL
, now_seg
) & SEC_DEBUGGING
)
25094 frag_thumb_mode
= fragP
->tc_frag_data
.thumb_mode
^ MODE_RECORDED
;
25096 /* Record a mapping symbol for alignment frags. We will delete this
25097 later if the alignment ends up empty. */
25098 switch (fragP
->fr_type
)
25101 case rs_align_test
:
25103 mapping_state_2 (MAP_DATA
, max_chars
);
25105 case rs_align_code
:
25106 mapping_state_2 (frag_thumb_mode
? MAP_THUMB
: MAP_ARM
, max_chars
);
25113 /* When we change sections we need to issue a new mapping symbol. */
25116 arm_elf_change_section (void)
25118 /* Link an unlinked unwind index table section to the .text section. */
25119 if (elf_section_type (now_seg
) == SHT_ARM_EXIDX
25120 && elf_linked_to_section (now_seg
) == NULL
)
25121 elf_linked_to_section (now_seg
) = text_section
;
25125 arm_elf_section_type (const char * str
, size_t len
)
25127 if (len
== 5 && strncmp (str
, "exidx", 5) == 0)
25128 return SHT_ARM_EXIDX
;
25133 /* Code to deal with unwinding tables. */
25135 static void add_unwind_adjustsp (offsetT
);
25137 /* Generate any deferred unwind frame offset. */
25140 flush_pending_unwind (void)
25144 offset
= unwind
.pending_offset
;
25145 unwind
.pending_offset
= 0;
25147 add_unwind_adjustsp (offset
);
25150 /* Add an opcode to this list for this function. Two-byte opcodes should
25151 be passed as op[0] << 8 | op[1]. The list of opcodes is built in reverse
25155 add_unwind_opcode (valueT op
, int length
)
25157 /* Add any deferred stack adjustment. */
25158 if (unwind
.pending_offset
)
25159 flush_pending_unwind ();
25161 unwind
.sp_restored
= 0;
25163 if (unwind
.opcode_count
+ length
> unwind
.opcode_alloc
)
25165 unwind
.opcode_alloc
+= ARM_OPCODE_CHUNK_SIZE
;
25166 if (unwind
.opcodes
)
25167 unwind
.opcodes
= XRESIZEVEC (unsigned char, unwind
.opcodes
,
25168 unwind
.opcode_alloc
);
25170 unwind
.opcodes
= XNEWVEC (unsigned char, unwind
.opcode_alloc
);
25175 unwind
.opcodes
[unwind
.opcode_count
] = op
& 0xff;
25177 unwind
.opcode_count
++;
25181 /* Add unwind opcodes to adjust the stack pointer. */
25184 add_unwind_adjustsp (offsetT offset
)
25188 if (offset
> 0x200)
25190 /* We need at most 5 bytes to hold a 32-bit value in a uleb128. */
25195 /* Long form: 0xb2, uleb128. */
25196 /* This might not fit in a word so add the individual bytes,
25197 remembering the list is built in reverse order. */
25198 o
= (valueT
) ((offset
- 0x204) >> 2);
25200 add_unwind_opcode (0, 1);
25202 /* Calculate the uleb128 encoding of the offset. */
25206 bytes
[n
] = o
& 0x7f;
25212 /* Add the insn. */
25214 add_unwind_opcode (bytes
[n
- 1], 1);
25215 add_unwind_opcode (0xb2, 1);
25217 else if (offset
> 0x100)
25219 /* Two short opcodes. */
25220 add_unwind_opcode (0x3f, 1);
25221 op
= (offset
- 0x104) >> 2;
25222 add_unwind_opcode (op
, 1);
25224 else if (offset
> 0)
25226 /* Short opcode. */
25227 op
= (offset
- 4) >> 2;
25228 add_unwind_opcode (op
, 1);
25230 else if (offset
< 0)
25233 while (offset
> 0x100)
25235 add_unwind_opcode (0x7f, 1);
25238 op
= ((offset
- 4) >> 2) | 0x40;
25239 add_unwind_opcode (op
, 1);
25243 /* Finish the list of unwind opcodes for this function. */
25246 finish_unwind_opcodes (void)
25250 if (unwind
.fp_used
)
25252 /* Adjust sp as necessary. */
25253 unwind
.pending_offset
+= unwind
.fp_offset
- unwind
.frame_size
;
25254 flush_pending_unwind ();
25256 /* After restoring sp from the frame pointer. */
25257 op
= 0x90 | unwind
.fp_reg
;
25258 add_unwind_opcode (op
, 1);
25261 flush_pending_unwind ();
25265 /* Start an exception table entry. If idx is nonzero this is an index table
25269 start_unwind_section (const segT text_seg
, int idx
)
25271 const char * text_name
;
25272 const char * prefix
;
25273 const char * prefix_once
;
25274 const char * group_name
;
25282 prefix
= ELF_STRING_ARM_unwind
;
25283 prefix_once
= ELF_STRING_ARM_unwind_once
;
25284 type
= SHT_ARM_EXIDX
;
25288 prefix
= ELF_STRING_ARM_unwind_info
;
25289 prefix_once
= ELF_STRING_ARM_unwind_info_once
;
25290 type
= SHT_PROGBITS
;
25293 text_name
= segment_name (text_seg
);
25294 if (streq (text_name
, ".text"))
25297 if (strncmp (text_name
, ".gnu.linkonce.t.",
25298 strlen (".gnu.linkonce.t.")) == 0)
25300 prefix
= prefix_once
;
25301 text_name
+= strlen (".gnu.linkonce.t.");
25304 sec_name
= concat (prefix
, text_name
, (char *) NULL
);
25310 /* Handle COMDAT group. */
25311 if (prefix
!= prefix_once
&& (text_seg
->flags
& SEC_LINK_ONCE
) != 0)
25313 group_name
= elf_group_name (text_seg
);
25314 if (group_name
== NULL
)
25316 as_bad (_("Group section `%s' has no group signature"),
25317 segment_name (text_seg
));
25318 ignore_rest_of_line ();
25321 flags
|= SHF_GROUP
;
25325 obj_elf_change_section (sec_name
, type
, 0, flags
, 0, group_name
,
25328 /* Set the section link for index tables. */
25330 elf_linked_to_section (now_seg
) = text_seg
;
25334 /* Start an unwind table entry. HAVE_DATA is nonzero if we have additional
25335 personality routine data. Returns zero, or the index table value for
25336 an inline entry. */
25339 create_unwind_entry (int have_data
)
25344 /* The current word of data. */
25346 /* The number of bytes left in this word. */
25349 finish_unwind_opcodes ();
25351 /* Remember the current text section. */
25352 unwind
.saved_seg
= now_seg
;
25353 unwind
.saved_subseg
= now_subseg
;
25355 start_unwind_section (now_seg
, 0);
25357 if (unwind
.personality_routine
== NULL
)
25359 if (unwind
.personality_index
== -2)
25362 as_bad (_("handlerdata in cantunwind frame"));
25363 return 1; /* EXIDX_CANTUNWIND. */
25366 /* Use a default personality routine if none is specified. */
25367 if (unwind
.personality_index
== -1)
25369 if (unwind
.opcode_count
> 3)
25370 unwind
.personality_index
= 1;
25372 unwind
.personality_index
= 0;
25375 /* Space for the personality routine entry. */
25376 if (unwind
.personality_index
== 0)
25378 if (unwind
.opcode_count
> 3)
25379 as_bad (_("too many unwind opcodes for personality routine 0"));
25383 /* All the data is inline in the index table. */
25386 while (unwind
.opcode_count
> 0)
25388 unwind
.opcode_count
--;
25389 data
= (data
<< 8) | unwind
.opcodes
[unwind
.opcode_count
];
25393 /* Pad with "finish" opcodes. */
25395 data
= (data
<< 8) | 0xb0;
25402 /* We get two opcodes "free" in the first word. */
25403 size
= unwind
.opcode_count
- 2;
25407 /* PR 16765: Missing or misplaced unwind directives can trigger this. */
25408 if (unwind
.personality_index
!= -1)
25410 as_bad (_("attempt to recreate an unwind entry"));
25414 /* An extra byte is required for the opcode count. */
25415 size
= unwind
.opcode_count
+ 1;
25418 size
= (size
+ 3) >> 2;
25420 as_bad (_("too many unwind opcodes"));
25422 frag_align (2, 0, 0);
25423 record_alignment (now_seg
, 2);
25424 unwind
.table_entry
= expr_build_dot ();
25426 /* Allocate the table entry. */
25427 ptr
= frag_more ((size
<< 2) + 4);
25428 /* PR 13449: Zero the table entries in case some of them are not used. */
25429 memset (ptr
, 0, (size
<< 2) + 4);
25430 where
= frag_now_fix () - ((size
<< 2) + 4);
25432 switch (unwind
.personality_index
)
25435 /* ??? Should this be a PLT generating relocation? */
25436 /* Custom personality routine. */
25437 fix_new (frag_now
, where
, 4, unwind
.personality_routine
, 0, 1,
25438 BFD_RELOC_ARM_PREL31
);
25443 /* Set the first byte to the number of additional words. */
25444 data
= size
> 0 ? size
- 1 : 0;
25448 /* ABI defined personality routines. */
25450 /* Three opcodes bytes are packed into the first word. */
25457 /* The size and first two opcode bytes go in the first word. */
25458 data
= ((0x80 + unwind
.personality_index
) << 8) | size
;
25463 /* Should never happen. */
25467 /* Pack the opcodes into words (MSB first), reversing the list at the same
25469 while (unwind
.opcode_count
> 0)
25473 md_number_to_chars (ptr
, data
, 4);
25478 unwind
.opcode_count
--;
25480 data
= (data
<< 8) | unwind
.opcodes
[unwind
.opcode_count
];
25483 /* Finish off the last word. */
25486 /* Pad with "finish" opcodes. */
25488 data
= (data
<< 8) | 0xb0;
25490 md_number_to_chars (ptr
, data
, 4);
25495 /* Add an empty descriptor if there is no user-specified data. */
25496 ptr
= frag_more (4);
25497 md_number_to_chars (ptr
, 0, 4);
25504 /* Initialize the DWARF-2 unwind information for this procedure. */
25507 tc_arm_frame_initial_instructions (void)
25509 cfi_add_CFA_def_cfa (REG_SP
, 0);
25511 #endif /* OBJ_ELF */
25513 /* Convert REGNAME to a DWARF-2 register number. */
25516 tc_arm_regname_to_dw2regnum (char *regname
)
25518 int reg
= arm_reg_parse (®name
, REG_TYPE_RN
);
25522 /* PR 16694: Allow VFP registers as well. */
25523 reg
= arm_reg_parse (®name
, REG_TYPE_VFS
);
25527 reg
= arm_reg_parse (®name
, REG_TYPE_VFD
);
25536 tc_pe_dwarf2_emit_offset (symbolS
*symbol
, unsigned int size
)
25540 exp
.X_op
= O_secrel
;
25541 exp
.X_add_symbol
= symbol
;
25542 exp
.X_add_number
= 0;
25543 emit_expr (&exp
, size
);
25547 /* MD interface: Symbol and relocation handling. */
25549 /* Return the address within the segment that a PC-relative fixup is
25550 relative to. For ARM, PC-relative fixups applied to instructions
25551 are generally relative to the location of the fixup plus 8 bytes.
25552 Thumb branches are offset by 4, and Thumb loads relative to PC
25553 require special handling. */
25556 md_pcrel_from_section (fixS
* fixP
, segT seg
)
25558 offsetT base
= fixP
->fx_where
+ fixP
->fx_frag
->fr_address
;
25560 /* If this is pc-relative and we are going to emit a relocation
25561 then we just want to put out any pipeline compensation that the linker
25562 will need. Otherwise we want to use the calculated base.
25563 For WinCE we skip the bias for externals as well, since this
25564 is how the MS ARM-CE assembler behaves and we want to be compatible. */
25566 && ((fixP
->fx_addsy
&& S_GET_SEGMENT (fixP
->fx_addsy
) != seg
)
25567 || (arm_force_relocation (fixP
)
25569 && !S_IS_EXTERNAL (fixP
->fx_addsy
)
25575 switch (fixP
->fx_r_type
)
25577 /* PC relative addressing on the Thumb is slightly odd as the
25578 bottom two bits of the PC are forced to zero for the
25579 calculation. This happens *after* application of the
25580 pipeline offset. However, Thumb adrl already adjusts for
25581 this, so we need not do it again. */
25582 case BFD_RELOC_ARM_THUMB_ADD
:
25585 case BFD_RELOC_ARM_THUMB_OFFSET
:
25586 case BFD_RELOC_ARM_T32_OFFSET_IMM
:
25587 case BFD_RELOC_ARM_T32_ADD_PC12
:
25588 case BFD_RELOC_ARM_T32_CP_OFF_IMM
:
25589 return (base
+ 4) & ~3;
25591 /* Thumb branches are simply offset by +4. */
25592 case BFD_RELOC_THUMB_PCREL_BRANCH5
:
25593 case BFD_RELOC_THUMB_PCREL_BRANCH7
:
25594 case BFD_RELOC_THUMB_PCREL_BRANCH9
:
25595 case BFD_RELOC_THUMB_PCREL_BRANCH12
:
25596 case BFD_RELOC_THUMB_PCREL_BRANCH20
:
25597 case BFD_RELOC_THUMB_PCREL_BRANCH25
:
25598 case BFD_RELOC_THUMB_PCREL_BFCSEL
:
25599 case BFD_RELOC_ARM_THUMB_BF17
:
25600 case BFD_RELOC_ARM_THUMB_BF19
:
25601 case BFD_RELOC_ARM_THUMB_BF13
:
25602 case BFD_RELOC_ARM_THUMB_LOOP12
:
25605 case BFD_RELOC_THUMB_PCREL_BRANCH23
:
25607 && (S_GET_SEGMENT (fixP
->fx_addsy
) == seg
)
25608 && !S_FORCE_RELOC (fixP
->fx_addsy
, TRUE
)
25609 && ARM_IS_FUNC (fixP
->fx_addsy
)
25610 && ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v5t
))
25611 base
= fixP
->fx_where
+ fixP
->fx_frag
->fr_address
;
25614 /* BLX is like branches above, but forces the low two bits of PC to
25616 case BFD_RELOC_THUMB_PCREL_BLX
:
25618 && (S_GET_SEGMENT (fixP
->fx_addsy
) == seg
)
25619 && !S_FORCE_RELOC (fixP
->fx_addsy
, TRUE
)
25620 && THUMB_IS_FUNC (fixP
->fx_addsy
)
25621 && ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v5t
))
25622 base
= fixP
->fx_where
+ fixP
->fx_frag
->fr_address
;
25623 return (base
+ 4) & ~3;
25625 /* ARM mode branches are offset by +8. However, the Windows CE
25626 loader expects the relocation not to take this into account. */
25627 case BFD_RELOC_ARM_PCREL_BLX
:
25629 && (S_GET_SEGMENT (fixP
->fx_addsy
) == seg
)
25630 && !S_FORCE_RELOC (fixP
->fx_addsy
, TRUE
)
25631 && ARM_IS_FUNC (fixP
->fx_addsy
)
25632 && ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v5t
))
25633 base
= fixP
->fx_where
+ fixP
->fx_frag
->fr_address
;
25636 case BFD_RELOC_ARM_PCREL_CALL
:
25638 && (S_GET_SEGMENT (fixP
->fx_addsy
) == seg
)
25639 && !S_FORCE_RELOC (fixP
->fx_addsy
, TRUE
)
25640 && THUMB_IS_FUNC (fixP
->fx_addsy
)
25641 && ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v5t
))
25642 base
= fixP
->fx_where
+ fixP
->fx_frag
->fr_address
;
25645 case BFD_RELOC_ARM_PCREL_BRANCH
:
25646 case BFD_RELOC_ARM_PCREL_JUMP
:
25647 case BFD_RELOC_ARM_PLT32
:
25649 /* When handling fixups immediately, because we have already
25650 discovered the value of a symbol, or the address of the frag involved
25651 we must account for the offset by +8, as the OS loader will never see the reloc.
25652 see fixup_segment() in write.c
25653 The S_IS_EXTERNAL test handles the case of global symbols.
25654 Those need the calculated base, not just the pipe compensation the linker will need. */
25656 && fixP
->fx_addsy
!= NULL
25657 && (S_GET_SEGMENT (fixP
->fx_addsy
) == seg
)
25658 && (S_IS_EXTERNAL (fixP
->fx_addsy
) || !arm_force_relocation (fixP
)))
25666 /* ARM mode loads relative to PC are also offset by +8. Unlike
25667 branches, the Windows CE loader *does* expect the relocation
25668 to take this into account. */
25669 case BFD_RELOC_ARM_OFFSET_IMM
:
25670 case BFD_RELOC_ARM_OFFSET_IMM8
:
25671 case BFD_RELOC_ARM_HWLITERAL
:
25672 case BFD_RELOC_ARM_LITERAL
:
25673 case BFD_RELOC_ARM_CP_OFF_IMM
:
25677 /* Other PC-relative relocations are un-offset. */
25683 static bfd_boolean flag_warn_syms
= TRUE
;
25686 arm_tc_equal_in_insn (int c ATTRIBUTE_UNUSED
, char * name
)
25688 /* PR 18347 - Warn if the user attempts to create a symbol with the same
25689 name as an ARM instruction. Whilst strictly speaking it is allowed, it
25690 does mean that the resulting code might be very confusing to the reader.
25691 Also this warning can be triggered if the user omits an operand before
25692 an immediate address, eg:
25696 GAS treats this as an assignment of the value of the symbol foo to a
25697 symbol LDR, and so (without this code) it will not issue any kind of
25698 warning or error message.
25700 Note - ARM instructions are case-insensitive but the strings in the hash
25701 table are all stored in lower case, so we must first ensure that name is
25703 if (flag_warn_syms
&& arm_ops_hsh
)
25705 char * nbuf
= strdup (name
);
25708 for (p
= nbuf
; *p
; p
++)
25710 if (hash_find (arm_ops_hsh
, nbuf
) != NULL
)
25712 static struct hash_control
* already_warned
= NULL
;
25714 if (already_warned
== NULL
)
25715 already_warned
= hash_new ();
25716 /* Only warn about the symbol once. To keep the code
25717 simple we let hash_insert do the lookup for us. */
25718 if (hash_insert (already_warned
, nbuf
, NULL
) == NULL
)
25719 as_warn (_("[-mwarn-syms]: Assignment makes a symbol match an ARM instruction: %s"), name
);
25728 /* Under ELF we need to default _GLOBAL_OFFSET_TABLE.
25729 Otherwise we have no need to default values of symbols. */
25732 md_undefined_symbol (char * name ATTRIBUTE_UNUSED
)
25735 if (name
[0] == '_' && name
[1] == 'G'
25736 && streq (name
, GLOBAL_OFFSET_TABLE_NAME
))
25740 if (symbol_find (name
))
25741 as_bad (_("GOT already in the symbol table"));
25743 GOT_symbol
= symbol_new (name
, undefined_section
,
25744 (valueT
) 0, & zero_address_frag
);
25754 /* Subroutine of md_apply_fix. Check to see if an immediate can be
25755 computed as two separate immediate values, added together. We
25756 already know that this value cannot be computed by just one ARM
25759 static unsigned int
25760 validate_immediate_twopart (unsigned int val
,
25761 unsigned int * highpart
)
25766 for (i
= 0; i
< 32; i
+= 2)
25767 if (((a
= rotate_left (val
, i
)) & 0xff) != 0)
25773 * highpart
= (a
>> 8) | ((i
+ 24) << 7);
25775 else if (a
& 0xff0000)
25777 if (a
& 0xff000000)
25779 * highpart
= (a
>> 16) | ((i
+ 16) << 7);
25783 gas_assert (a
& 0xff000000);
25784 * highpart
= (a
>> 24) | ((i
+ 8) << 7);
25787 return (a
& 0xff) | (i
<< 7);
25794 validate_offset_imm (unsigned int val
, int hwse
)
25796 if ((hwse
&& val
> 255) || val
> 4095)
25801 /* Subroutine of md_apply_fix. Do those data_ops which can take a
25802 negative immediate constant by altering the instruction. A bit of
25807 by inverting the second operand, and
25810 by negating the second operand. */
25813 negate_data_op (unsigned long * instruction
,
25814 unsigned long value
)
25817 unsigned long negated
, inverted
;
25819 negated
= encode_arm_immediate (-value
);
25820 inverted
= encode_arm_immediate (~value
);
25822 op
= (*instruction
>> DATA_OP_SHIFT
) & 0xf;
25825 /* First negates. */
25826 case OPCODE_SUB
: /* ADD <-> SUB */
25827 new_inst
= OPCODE_ADD
;
25832 new_inst
= OPCODE_SUB
;
25836 case OPCODE_CMP
: /* CMP <-> CMN */
25837 new_inst
= OPCODE_CMN
;
25842 new_inst
= OPCODE_CMP
;
25846 /* Now Inverted ops. */
25847 case OPCODE_MOV
: /* MOV <-> MVN */
25848 new_inst
= OPCODE_MVN
;
25853 new_inst
= OPCODE_MOV
;
25857 case OPCODE_AND
: /* AND <-> BIC */
25858 new_inst
= OPCODE_BIC
;
25863 new_inst
= OPCODE_AND
;
25867 case OPCODE_ADC
: /* ADC <-> SBC */
25868 new_inst
= OPCODE_SBC
;
25873 new_inst
= OPCODE_ADC
;
25877 /* We cannot do anything. */
25882 if (value
== (unsigned) FAIL
)
25885 *instruction
&= OPCODE_MASK
;
25886 *instruction
|= new_inst
<< DATA_OP_SHIFT
;
25890 /* Like negate_data_op, but for Thumb-2. */
25892 static unsigned int
25893 thumb32_negate_data_op (offsetT
*instruction
, unsigned int value
)
25897 unsigned int negated
, inverted
;
25899 negated
= encode_thumb32_immediate (-value
);
25900 inverted
= encode_thumb32_immediate (~value
);
25902 rd
= (*instruction
>> 8) & 0xf;
25903 op
= (*instruction
>> T2_DATA_OP_SHIFT
) & 0xf;
25906 /* ADD <-> SUB. Includes CMP <-> CMN. */
25907 case T2_OPCODE_SUB
:
25908 new_inst
= T2_OPCODE_ADD
;
25912 case T2_OPCODE_ADD
:
25913 new_inst
= T2_OPCODE_SUB
;
25917 /* ORR <-> ORN. Includes MOV <-> MVN. */
25918 case T2_OPCODE_ORR
:
25919 new_inst
= T2_OPCODE_ORN
;
25923 case T2_OPCODE_ORN
:
25924 new_inst
= T2_OPCODE_ORR
;
25928 /* AND <-> BIC. TST has no inverted equivalent. */
25929 case T2_OPCODE_AND
:
25930 new_inst
= T2_OPCODE_BIC
;
25937 case T2_OPCODE_BIC
:
25938 new_inst
= T2_OPCODE_AND
;
25943 case T2_OPCODE_ADC
:
25944 new_inst
= T2_OPCODE_SBC
;
25948 case T2_OPCODE_SBC
:
25949 new_inst
= T2_OPCODE_ADC
;
25953 /* We cannot do anything. */
25958 if (value
== (unsigned int)FAIL
)
25961 *instruction
&= T2_OPCODE_MASK
;
25962 *instruction
|= new_inst
<< T2_DATA_OP_SHIFT
;
25966 /* Read a 32-bit thumb instruction from buf. */
25968 static unsigned long
25969 get_thumb32_insn (char * buf
)
25971 unsigned long insn
;
25972 insn
= md_chars_to_number (buf
, THUMB_SIZE
) << 16;
25973 insn
|= md_chars_to_number (buf
+ THUMB_SIZE
, THUMB_SIZE
);
25978 /* We usually want to set the low bit on the address of thumb function
25979 symbols. In particular .word foo - . should have the low bit set.
25980 Generic code tries to fold the difference of two symbols to
25981 a constant. Prevent this and force a relocation when the first symbols
25982 is a thumb function. */
25985 arm_optimize_expr (expressionS
*l
, operatorT op
, expressionS
*r
)
25987 if (op
== O_subtract
25988 && l
->X_op
== O_symbol
25989 && r
->X_op
== O_symbol
25990 && THUMB_IS_FUNC (l
->X_add_symbol
))
25992 l
->X_op
= O_subtract
;
25993 l
->X_op_symbol
= r
->X_add_symbol
;
25994 l
->X_add_number
-= r
->X_add_number
;
25998 /* Process as normal. */
26002 /* Encode Thumb2 unconditional branches and calls. The encoding
26003 for the 2 are identical for the immediate values. */
26006 encode_thumb2_b_bl_offset (char * buf
, offsetT value
)
26008 #define T2I1I2MASK ((1 << 13) | (1 << 11))
26011 addressT S
, I1
, I2
, lo
, hi
;
26013 S
= (value
>> 24) & 0x01;
26014 I1
= (value
>> 23) & 0x01;
26015 I2
= (value
>> 22) & 0x01;
26016 hi
= (value
>> 12) & 0x3ff;
26017 lo
= (value
>> 1) & 0x7ff;
26018 newval
= md_chars_to_number (buf
, THUMB_SIZE
);
26019 newval2
= md_chars_to_number (buf
+ THUMB_SIZE
, THUMB_SIZE
);
26020 newval
|= (S
<< 10) | hi
;
26021 newval2
&= ~T2I1I2MASK
;
26022 newval2
|= (((I1
^ S
) << 13) | ((I2
^ S
) << 11) | lo
) ^ T2I1I2MASK
;
26023 md_number_to_chars (buf
, newval
, THUMB_SIZE
);
26024 md_number_to_chars (buf
+ THUMB_SIZE
, newval2
, THUMB_SIZE
);
26028 md_apply_fix (fixS
* fixP
,
26032 offsetT value
= * valP
;
26034 unsigned int newimm
;
26035 unsigned long temp
;
26037 char * buf
= fixP
->fx_where
+ fixP
->fx_frag
->fr_literal
;
26039 gas_assert (fixP
->fx_r_type
<= BFD_RELOC_UNUSED
);
26041 /* Note whether this will delete the relocation. */
26043 if (fixP
->fx_addsy
== 0 && !fixP
->fx_pcrel
)
26046 /* On a 64-bit host, silently truncate 'value' to 32 bits for
26047 consistency with the behaviour on 32-bit hosts. Remember value
26049 value
&= 0xffffffff;
26050 value
^= 0x80000000;
26051 value
-= 0x80000000;
26054 fixP
->fx_addnumber
= value
;
26056 /* Same treatment for fixP->fx_offset. */
26057 fixP
->fx_offset
&= 0xffffffff;
26058 fixP
->fx_offset
^= 0x80000000;
26059 fixP
->fx_offset
-= 0x80000000;
26061 switch (fixP
->fx_r_type
)
26063 case BFD_RELOC_NONE
:
26064 /* This will need to go in the object file. */
26068 case BFD_RELOC_ARM_IMMEDIATE
:
26069 /* We claim that this fixup has been processed here,
26070 even if in fact we generate an error because we do
26071 not have a reloc for it, so tc_gen_reloc will reject it. */
26074 if (fixP
->fx_addsy
)
26076 const char *msg
= 0;
26078 if (! S_IS_DEFINED (fixP
->fx_addsy
))
26079 msg
= _("undefined symbol %s used as an immediate value");
26080 else if (S_GET_SEGMENT (fixP
->fx_addsy
) != seg
)
26081 msg
= _("symbol %s is in a different section");
26082 else if (S_IS_WEAK (fixP
->fx_addsy
))
26083 msg
= _("symbol %s is weak and may be overridden later");
26087 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26088 msg
, S_GET_NAME (fixP
->fx_addsy
));
26093 temp
= md_chars_to_number (buf
, INSN_SIZE
);
26095 /* If the offset is negative, we should use encoding A2 for ADR. */
26096 if ((temp
& 0xfff0000) == 0x28f0000 && value
< 0)
26097 newimm
= negate_data_op (&temp
, value
);
26100 newimm
= encode_arm_immediate (value
);
26102 /* If the instruction will fail, see if we can fix things up by
26103 changing the opcode. */
26104 if (newimm
== (unsigned int) FAIL
)
26105 newimm
= negate_data_op (&temp
, value
);
26106 /* MOV accepts both ARM modified immediate (A1 encoding) and
26107 UINT16 (A2 encoding) when possible, MOVW only accepts UINT16.
26108 When disassembling, MOV is preferred when there is no encoding
26110 if (newimm
== (unsigned int) FAIL
26111 && ((temp
>> DATA_OP_SHIFT
) & 0xf) == OPCODE_MOV
26112 && ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v6t2
)
26113 && !((temp
>> SBIT_SHIFT
) & 0x1)
26114 && value
>= 0 && value
<= 0xffff)
26116 /* Clear bits[23:20] to change encoding from A1 to A2. */
26117 temp
&= 0xff0fffff;
26118 /* Encoding high 4bits imm. Code below will encode the remaining
26120 temp
|= (value
& 0x0000f000) << 4;
26121 newimm
= value
& 0x00000fff;
26125 if (newimm
== (unsigned int) FAIL
)
26127 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26128 _("invalid constant (%lx) after fixup"),
26129 (unsigned long) value
);
26133 newimm
|= (temp
& 0xfffff000);
26134 md_number_to_chars (buf
, (valueT
) newimm
, INSN_SIZE
);
26137 case BFD_RELOC_ARM_ADRL_IMMEDIATE
:
26139 unsigned int highpart
= 0;
26140 unsigned int newinsn
= 0xe1a00000; /* nop. */
26142 if (fixP
->fx_addsy
)
26144 const char *msg
= 0;
26146 if (! S_IS_DEFINED (fixP
->fx_addsy
))
26147 msg
= _("undefined symbol %s used as an immediate value");
26148 else if (S_GET_SEGMENT (fixP
->fx_addsy
) != seg
)
26149 msg
= _("symbol %s is in a different section");
26150 else if (S_IS_WEAK (fixP
->fx_addsy
))
26151 msg
= _("symbol %s is weak and may be overridden later");
26155 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26156 msg
, S_GET_NAME (fixP
->fx_addsy
));
26161 newimm
= encode_arm_immediate (value
);
26162 temp
= md_chars_to_number (buf
, INSN_SIZE
);
26164 /* If the instruction will fail, see if we can fix things up by
26165 changing the opcode. */
26166 if (newimm
== (unsigned int) FAIL
26167 && (newimm
= negate_data_op (& temp
, value
)) == (unsigned int) FAIL
)
26169 /* No ? OK - try using two ADD instructions to generate
26171 newimm
= validate_immediate_twopart (value
, & highpart
);
26173 /* Yes - then make sure that the second instruction is
26175 if (newimm
!= (unsigned int) FAIL
)
26177 /* Still No ? Try using a negated value. */
26178 else if ((newimm
= validate_immediate_twopart (- value
, & highpart
)) != (unsigned int) FAIL
)
26179 temp
= newinsn
= (temp
& OPCODE_MASK
) | OPCODE_SUB
<< DATA_OP_SHIFT
;
26180 /* Otherwise - give up. */
26183 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26184 _("unable to compute ADRL instructions for PC offset of 0x%lx"),
26189 /* Replace the first operand in the 2nd instruction (which
26190 is the PC) with the destination register. We have
26191 already added in the PC in the first instruction and we
26192 do not want to do it again. */
26193 newinsn
&= ~ 0xf0000;
26194 newinsn
|= ((newinsn
& 0x0f000) << 4);
26197 newimm
|= (temp
& 0xfffff000);
26198 md_number_to_chars (buf
, (valueT
) newimm
, INSN_SIZE
);
26200 highpart
|= (newinsn
& 0xfffff000);
26201 md_number_to_chars (buf
+ INSN_SIZE
, (valueT
) highpart
, INSN_SIZE
);
26205 case BFD_RELOC_ARM_OFFSET_IMM
:
26206 if (!fixP
->fx_done
&& seg
->use_rela_p
)
26208 /* Fall through. */
26210 case BFD_RELOC_ARM_LITERAL
:
26216 if (validate_offset_imm (value
, 0) == FAIL
)
26218 if (fixP
->fx_r_type
== BFD_RELOC_ARM_LITERAL
)
26219 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26220 _("invalid literal constant: pool needs to be closer"));
26222 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26223 _("bad immediate value for offset (%ld)"),
26228 newval
= md_chars_to_number (buf
, INSN_SIZE
);
26230 newval
&= 0xfffff000;
26233 newval
&= 0xff7ff000;
26234 newval
|= value
| (sign
? INDEX_UP
: 0);
26236 md_number_to_chars (buf
, newval
, INSN_SIZE
);
26239 case BFD_RELOC_ARM_OFFSET_IMM8
:
26240 case BFD_RELOC_ARM_HWLITERAL
:
26246 if (validate_offset_imm (value
, 1) == FAIL
)
26248 if (fixP
->fx_r_type
== BFD_RELOC_ARM_HWLITERAL
)
26249 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26250 _("invalid literal constant: pool needs to be closer"));
26252 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26253 _("bad immediate value for 8-bit offset (%ld)"),
26258 newval
= md_chars_to_number (buf
, INSN_SIZE
);
26260 newval
&= 0xfffff0f0;
26263 newval
&= 0xff7ff0f0;
26264 newval
|= ((value
>> 4) << 8) | (value
& 0xf) | (sign
? INDEX_UP
: 0);
26266 md_number_to_chars (buf
, newval
, INSN_SIZE
);
26269 case BFD_RELOC_ARM_T32_OFFSET_U8
:
26270 if (value
< 0 || value
> 1020 || value
% 4 != 0)
26271 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26272 _("bad immediate value for offset (%ld)"), (long) value
);
26275 newval
= md_chars_to_number (buf
+2, THUMB_SIZE
);
26277 md_number_to_chars (buf
+2, newval
, THUMB_SIZE
);
26280 case BFD_RELOC_ARM_T32_OFFSET_IMM
:
26281 /* This is a complicated relocation used for all varieties of Thumb32
26282 load/store instruction with immediate offset:
26284 1110 100P u1WL NNNN XXXX YYYY iiii iiii - +/-(U) pre/post(P) 8-bit,
26285 *4, optional writeback(W)
26286 (doubleword load/store)
26288 1111 100S uTTL 1111 XXXX iiii iiii iiii - +/-(U) 12-bit PC-rel
26289 1111 100S 0TTL NNNN XXXX 1Pu1 iiii iiii - +/-(U) pre/post(P) 8-bit
26290 1111 100S 0TTL NNNN XXXX 1110 iiii iiii - positive 8-bit (T instruction)
26291 1111 100S 1TTL NNNN XXXX iiii iiii iiii - positive 12-bit
26292 1111 100S 0TTL NNNN XXXX 1100 iiii iiii - negative 8-bit
26294 Uppercase letters indicate bits that are already encoded at
26295 this point. Lowercase letters are our problem. For the
26296 second block of instructions, the secondary opcode nybble
26297 (bits 8..11) is present, and bit 23 is zero, even if this is
26298 a PC-relative operation. */
26299 newval
= md_chars_to_number (buf
, THUMB_SIZE
);
26301 newval
|= md_chars_to_number (buf
+THUMB_SIZE
, THUMB_SIZE
);
26303 if ((newval
& 0xf0000000) == 0xe0000000)
26305 /* Doubleword load/store: 8-bit offset, scaled by 4. */
26307 newval
|= (1 << 23);
26310 if (value
% 4 != 0)
26312 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26313 _("offset not a multiple of 4"));
26319 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26320 _("offset out of range"));
26325 else if ((newval
& 0x000f0000) == 0x000f0000)
26327 /* PC-relative, 12-bit offset. */
26329 newval
|= (1 << 23);
26334 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26335 _("offset out of range"));
26340 else if ((newval
& 0x00000100) == 0x00000100)
26342 /* Writeback: 8-bit, +/- offset. */
26344 newval
|= (1 << 9);
26349 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26350 _("offset out of range"));
26355 else if ((newval
& 0x00000f00) == 0x00000e00)
26357 /* T-instruction: positive 8-bit offset. */
26358 if (value
< 0 || value
> 0xff)
26360 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26361 _("offset out of range"));
26369 /* Positive 12-bit or negative 8-bit offset. */
26373 newval
|= (1 << 23);
26383 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26384 _("offset out of range"));
26391 md_number_to_chars (buf
, (newval
>> 16) & 0xffff, THUMB_SIZE
);
26392 md_number_to_chars (buf
+ THUMB_SIZE
, newval
& 0xffff, THUMB_SIZE
);
26395 case BFD_RELOC_ARM_SHIFT_IMM
:
26396 newval
= md_chars_to_number (buf
, INSN_SIZE
);
26397 if (((unsigned long) value
) > 32
26399 && (((newval
& 0x60) == 0) || (newval
& 0x60) == 0x60)))
26401 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26402 _("shift expression is too large"));
26407 /* Shifts of zero must be done as lsl. */
26409 else if (value
== 32)
26411 newval
&= 0xfffff07f;
26412 newval
|= (value
& 0x1f) << 7;
26413 md_number_to_chars (buf
, newval
, INSN_SIZE
);
26416 case BFD_RELOC_ARM_T32_IMMEDIATE
:
26417 case BFD_RELOC_ARM_T32_ADD_IMM
:
26418 case BFD_RELOC_ARM_T32_IMM12
:
26419 case BFD_RELOC_ARM_T32_ADD_PC12
:
26420 /* We claim that this fixup has been processed here,
26421 even if in fact we generate an error because we do
26422 not have a reloc for it, so tc_gen_reloc will reject it. */
26426 && ! S_IS_DEFINED (fixP
->fx_addsy
))
26428 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26429 _("undefined symbol %s used as an immediate value"),
26430 S_GET_NAME (fixP
->fx_addsy
));
26434 newval
= md_chars_to_number (buf
, THUMB_SIZE
);
26436 newval
|= md_chars_to_number (buf
+2, THUMB_SIZE
);
26439 if ((fixP
->fx_r_type
== BFD_RELOC_ARM_T32_IMMEDIATE
26440 /* ARMv8-M Baseline MOV will reach here, but it doesn't support
26441 Thumb2 modified immediate encoding (T2). */
26442 && ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v6t2
))
26443 || fixP
->fx_r_type
== BFD_RELOC_ARM_T32_ADD_IMM
)
26445 newimm
= encode_thumb32_immediate (value
);
26446 if (newimm
== (unsigned int) FAIL
)
26447 newimm
= thumb32_negate_data_op (&newval
, value
);
26449 if (newimm
== (unsigned int) FAIL
)
26451 if (fixP
->fx_r_type
!= BFD_RELOC_ARM_T32_IMMEDIATE
)
26453 /* Turn add/sum into addw/subw. */
26454 if (fixP
->fx_r_type
== BFD_RELOC_ARM_T32_ADD_IMM
)
26455 newval
= (newval
& 0xfeffffff) | 0x02000000;
26456 /* No flat 12-bit imm encoding for addsw/subsw. */
26457 if ((newval
& 0x00100000) == 0)
26459 /* 12 bit immediate for addw/subw. */
26463 newval
^= 0x00a00000;
26466 newimm
= (unsigned int) FAIL
;
26473 /* MOV accepts both Thumb2 modified immediate (T2 encoding) and
26474 UINT16 (T3 encoding), MOVW only accepts UINT16. When
26475 disassembling, MOV is preferred when there is no encoding
26477 if (((newval
>> T2_DATA_OP_SHIFT
) & 0xf) == T2_OPCODE_ORR
26478 /* NOTE: MOV uses the ORR opcode in Thumb 2 mode
26479 but with the Rn field [19:16] set to 1111. */
26480 && (((newval
>> 16) & 0xf) == 0xf)
26481 && ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v6t2_v8m
)
26482 && !((newval
>> T2_SBIT_SHIFT
) & 0x1)
26483 && value
>= 0 && value
<= 0xffff)
26485 /* Toggle bit[25] to change encoding from T2 to T3. */
26487 /* Clear bits[19:16]. */
26488 newval
&= 0xfff0ffff;
26489 /* Encoding high 4bits imm. Code below will encode the
26490 remaining low 12bits. */
26491 newval
|= (value
& 0x0000f000) << 4;
26492 newimm
= value
& 0x00000fff;
26497 if (newimm
== (unsigned int)FAIL
)
26499 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26500 _("invalid constant (%lx) after fixup"),
26501 (unsigned long) value
);
26505 newval
|= (newimm
& 0x800) << 15;
26506 newval
|= (newimm
& 0x700) << 4;
26507 newval
|= (newimm
& 0x0ff);
26509 md_number_to_chars (buf
, (valueT
) ((newval
>> 16) & 0xffff), THUMB_SIZE
);
26510 md_number_to_chars (buf
+2, (valueT
) (newval
& 0xffff), THUMB_SIZE
);
26513 case BFD_RELOC_ARM_SMC
:
26514 if (((unsigned long) value
) > 0xffff)
26515 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26516 _("invalid smc expression"));
26517 newval
= md_chars_to_number (buf
, INSN_SIZE
);
26518 newval
|= (value
& 0xf) | ((value
& 0xfff0) << 4);
26519 md_number_to_chars (buf
, newval
, INSN_SIZE
);
26522 case BFD_RELOC_ARM_HVC
:
26523 if (((unsigned long) value
) > 0xffff)
26524 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26525 _("invalid hvc expression"));
26526 newval
= md_chars_to_number (buf
, INSN_SIZE
);
26527 newval
|= (value
& 0xf) | ((value
& 0xfff0) << 4);
26528 md_number_to_chars (buf
, newval
, INSN_SIZE
);
26531 case BFD_RELOC_ARM_SWI
:
26532 if (fixP
->tc_fix_data
!= 0)
26534 if (((unsigned long) value
) > 0xff)
26535 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26536 _("invalid swi expression"));
26537 newval
= md_chars_to_number (buf
, THUMB_SIZE
);
26539 md_number_to_chars (buf
, newval
, THUMB_SIZE
);
26543 if (((unsigned long) value
) > 0x00ffffff)
26544 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26545 _("invalid swi expression"));
26546 newval
= md_chars_to_number (buf
, INSN_SIZE
);
26548 md_number_to_chars (buf
, newval
, INSN_SIZE
);
26552 case BFD_RELOC_ARM_MULTI
:
26553 if (((unsigned long) value
) > 0xffff)
26554 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26555 _("invalid expression in load/store multiple"));
26556 newval
= value
| md_chars_to_number (buf
, INSN_SIZE
);
26557 md_number_to_chars (buf
, newval
, INSN_SIZE
);
26561 case BFD_RELOC_ARM_PCREL_CALL
:
26563 if (ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v5t
)
26565 && !S_FORCE_RELOC (fixP
->fx_addsy
, TRUE
)
26566 && (S_GET_SEGMENT (fixP
->fx_addsy
) == seg
)
26567 && THUMB_IS_FUNC (fixP
->fx_addsy
))
26568 /* Flip the bl to blx. This is a simple flip
26569 bit here because we generate PCREL_CALL for
26570 unconditional bls. */
26572 newval
= md_chars_to_number (buf
, INSN_SIZE
);
26573 newval
= newval
| 0x10000000;
26574 md_number_to_chars (buf
, newval
, INSN_SIZE
);
26580 goto arm_branch_common
;
26582 case BFD_RELOC_ARM_PCREL_JUMP
:
26583 if (ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v5t
)
26585 && !S_FORCE_RELOC (fixP
->fx_addsy
, TRUE
)
26586 && (S_GET_SEGMENT (fixP
->fx_addsy
) == seg
)
26587 && THUMB_IS_FUNC (fixP
->fx_addsy
))
26589 /* This would map to a bl<cond>, b<cond>,
26590 b<always> to a Thumb function. We
26591 need to force a relocation for this particular
26593 newval
= md_chars_to_number (buf
, INSN_SIZE
);
26596 /* Fall through. */
26598 case BFD_RELOC_ARM_PLT32
:
26600 case BFD_RELOC_ARM_PCREL_BRANCH
:
26602 goto arm_branch_common
;
26604 case BFD_RELOC_ARM_PCREL_BLX
:
26607 if (ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v5t
)
26609 && !S_FORCE_RELOC (fixP
->fx_addsy
, TRUE
)
26610 && (S_GET_SEGMENT (fixP
->fx_addsy
) == seg
)
26611 && ARM_IS_FUNC (fixP
->fx_addsy
))
26613 /* Flip the blx to a bl and warn. */
26614 const char *name
= S_GET_NAME (fixP
->fx_addsy
);
26615 newval
= 0xeb000000;
26616 as_warn_where (fixP
->fx_file
, fixP
->fx_line
,
26617 _("blx to '%s' an ARM ISA state function changed to bl"),
26619 md_number_to_chars (buf
, newval
, INSN_SIZE
);
26625 if (EF_ARM_EABI_VERSION (meabi_flags
) >= EF_ARM_EABI_VER4
)
26626 fixP
->fx_r_type
= BFD_RELOC_ARM_PCREL_CALL
;
26630 /* We are going to store value (shifted right by two) in the
26631 instruction, in a 24 bit, signed field. Bits 26 through 32 either
26632 all clear or all set and bit 0 must be clear. For B/BL bit 1 must
26635 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26636 _("misaligned branch destination"));
26637 if ((value
& (offsetT
)0xfe000000) != (offsetT
)0
26638 && (value
& (offsetT
)0xfe000000) != (offsetT
)0xfe000000)
26639 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, BAD_RANGE
);
26641 if (fixP
->fx_done
|| !seg
->use_rela_p
)
26643 newval
= md_chars_to_number (buf
, INSN_SIZE
);
26644 newval
|= (value
>> 2) & 0x00ffffff;
26645 /* Set the H bit on BLX instructions. */
26649 newval
|= 0x01000000;
26651 newval
&= ~0x01000000;
26653 md_number_to_chars (buf
, newval
, INSN_SIZE
);
26657 case BFD_RELOC_THUMB_PCREL_BRANCH7
: /* CBZ */
26658 /* CBZ can only branch forward. */
26660 /* Attempts to use CBZ to branch to the next instruction
26661 (which, strictly speaking, are prohibited) will be turned into
26664 FIXME: It may be better to remove the instruction completely and
26665 perform relaxation. */
26668 newval
= md_chars_to_number (buf
, THUMB_SIZE
);
26669 newval
= 0xbf00; /* NOP encoding T1 */
26670 md_number_to_chars (buf
, newval
, THUMB_SIZE
);
26675 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, BAD_RANGE
);
26677 if (fixP
->fx_done
|| !seg
->use_rela_p
)
26679 newval
= md_chars_to_number (buf
, THUMB_SIZE
);
26680 newval
|= ((value
& 0x3e) << 2) | ((value
& 0x40) << 3);
26681 md_number_to_chars (buf
, newval
, THUMB_SIZE
);
26686 case BFD_RELOC_THUMB_PCREL_BRANCH9
: /* Conditional branch. */
26687 if ((value
& ~0xff) && ((value
& ~0xff) != ~0xff))
26688 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, BAD_RANGE
);
26690 if (fixP
->fx_done
|| !seg
->use_rela_p
)
26692 newval
= md_chars_to_number (buf
, THUMB_SIZE
);
26693 newval
|= (value
& 0x1ff) >> 1;
26694 md_number_to_chars (buf
, newval
, THUMB_SIZE
);
26698 case BFD_RELOC_THUMB_PCREL_BRANCH12
: /* Unconditional branch. */
26699 if ((value
& ~0x7ff) && ((value
& ~0x7ff) != ~0x7ff))
26700 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, BAD_RANGE
);
26702 if (fixP
->fx_done
|| !seg
->use_rela_p
)
26704 newval
= md_chars_to_number (buf
, THUMB_SIZE
);
26705 newval
|= (value
& 0xfff) >> 1;
26706 md_number_to_chars (buf
, newval
, THUMB_SIZE
);
26710 case BFD_RELOC_THUMB_PCREL_BRANCH20
:
26712 && (S_GET_SEGMENT (fixP
->fx_addsy
) == seg
)
26713 && !S_FORCE_RELOC (fixP
->fx_addsy
, TRUE
)
26714 && ARM_IS_FUNC (fixP
->fx_addsy
)
26715 && ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v5t
))
26717 /* Force a relocation for a branch 20 bits wide. */
26720 if ((value
& ~0x1fffff) && ((value
& ~0x0fffff) != ~0x0fffff))
26721 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26722 _("conditional branch out of range"));
26724 if (fixP
->fx_done
|| !seg
->use_rela_p
)
26727 addressT S
, J1
, J2
, lo
, hi
;
26729 S
= (value
& 0x00100000) >> 20;
26730 J2
= (value
& 0x00080000) >> 19;
26731 J1
= (value
& 0x00040000) >> 18;
26732 hi
= (value
& 0x0003f000) >> 12;
26733 lo
= (value
& 0x00000ffe) >> 1;
26735 newval
= md_chars_to_number (buf
, THUMB_SIZE
);
26736 newval2
= md_chars_to_number (buf
+ THUMB_SIZE
, THUMB_SIZE
);
26737 newval
|= (S
<< 10) | hi
;
26738 newval2
|= (J1
<< 13) | (J2
<< 11) | lo
;
26739 md_number_to_chars (buf
, newval
, THUMB_SIZE
);
26740 md_number_to_chars (buf
+ THUMB_SIZE
, newval2
, THUMB_SIZE
);
26744 case BFD_RELOC_THUMB_PCREL_BLX
:
26745 /* If there is a blx from a thumb state function to
26746 another thumb function flip this to a bl and warn
26750 && !S_FORCE_RELOC (fixP
->fx_addsy
, TRUE
)
26751 && (S_GET_SEGMENT (fixP
->fx_addsy
) == seg
)
26752 && THUMB_IS_FUNC (fixP
->fx_addsy
))
26754 const char *name
= S_GET_NAME (fixP
->fx_addsy
);
26755 as_warn_where (fixP
->fx_file
, fixP
->fx_line
,
26756 _("blx to Thumb func '%s' from Thumb ISA state changed to bl"),
26758 newval
= md_chars_to_number (buf
+ THUMB_SIZE
, THUMB_SIZE
);
26759 newval
= newval
| 0x1000;
26760 md_number_to_chars (buf
+THUMB_SIZE
, newval
, THUMB_SIZE
);
26761 fixP
->fx_r_type
= BFD_RELOC_THUMB_PCREL_BRANCH23
;
26766 goto thumb_bl_common
;
26768 case BFD_RELOC_THUMB_PCREL_BRANCH23
:
26769 /* A bl from Thumb state ISA to an internal ARM state function
26770 is converted to a blx. */
26772 && (S_GET_SEGMENT (fixP
->fx_addsy
) == seg
)
26773 && !S_FORCE_RELOC (fixP
->fx_addsy
, TRUE
)
26774 && ARM_IS_FUNC (fixP
->fx_addsy
)
26775 && ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v5t
))
26777 newval
= md_chars_to_number (buf
+ THUMB_SIZE
, THUMB_SIZE
);
26778 newval
= newval
& ~0x1000;
26779 md_number_to_chars (buf
+THUMB_SIZE
, newval
, THUMB_SIZE
);
26780 fixP
->fx_r_type
= BFD_RELOC_THUMB_PCREL_BLX
;
26786 if (fixP
->fx_r_type
== BFD_RELOC_THUMB_PCREL_BLX
)
26787 /* For a BLX instruction, make sure that the relocation is rounded up
26788 to a word boundary. This follows the semantics of the instruction
26789 which specifies that bit 1 of the target address will come from bit
26790 1 of the base address. */
26791 value
= (value
+ 3) & ~ 3;
26794 if (EF_ARM_EABI_VERSION (meabi_flags
) >= EF_ARM_EABI_VER4
26795 && fixP
->fx_r_type
== BFD_RELOC_THUMB_PCREL_BLX
)
26796 fixP
->fx_r_type
= BFD_RELOC_THUMB_PCREL_BRANCH23
;
26799 if ((value
& ~0x3fffff) && ((value
& ~0x3fffff) != ~0x3fffff))
26801 if (!(ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v6t2
)))
26802 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, BAD_RANGE
);
26803 else if ((value
& ~0x1ffffff)
26804 && ((value
& ~0x1ffffff) != ~0x1ffffff))
26805 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26806 _("Thumb2 branch out of range"));
26809 if (fixP
->fx_done
|| !seg
->use_rela_p
)
26810 encode_thumb2_b_bl_offset (buf
, value
);
26814 case BFD_RELOC_THUMB_PCREL_BRANCH25
:
26815 if ((value
& ~0x0ffffff) && ((value
& ~0x0ffffff) != ~0x0ffffff))
26816 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, BAD_RANGE
);
26818 if (fixP
->fx_done
|| !seg
->use_rela_p
)
26819 encode_thumb2_b_bl_offset (buf
, value
);
26824 if (fixP
->fx_done
|| !seg
->use_rela_p
)
26829 if (fixP
->fx_done
|| !seg
->use_rela_p
)
26830 md_number_to_chars (buf
, value
, 2);
26834 case BFD_RELOC_ARM_TLS_CALL
:
26835 case BFD_RELOC_ARM_THM_TLS_CALL
:
26836 case BFD_RELOC_ARM_TLS_DESCSEQ
:
26837 case BFD_RELOC_ARM_THM_TLS_DESCSEQ
:
26838 case BFD_RELOC_ARM_TLS_GOTDESC
:
26839 case BFD_RELOC_ARM_TLS_GD32
:
26840 case BFD_RELOC_ARM_TLS_LE32
:
26841 case BFD_RELOC_ARM_TLS_IE32
:
26842 case BFD_RELOC_ARM_TLS_LDM32
:
26843 case BFD_RELOC_ARM_TLS_LDO32
:
26844 S_SET_THREAD_LOCAL (fixP
->fx_addsy
);
26847 /* Same handling as above, but with the arm_fdpic guard. */
26848 case BFD_RELOC_ARM_TLS_GD32_FDPIC
:
26849 case BFD_RELOC_ARM_TLS_IE32_FDPIC
:
26850 case BFD_RELOC_ARM_TLS_LDM32_FDPIC
:
26853 S_SET_THREAD_LOCAL (fixP
->fx_addsy
);
26857 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26858 _("Relocation supported only in FDPIC mode"));
26862 case BFD_RELOC_ARM_GOT32
:
26863 case BFD_RELOC_ARM_GOTOFF
:
26866 case BFD_RELOC_ARM_GOT_PREL
:
26867 if (fixP
->fx_done
|| !seg
->use_rela_p
)
26868 md_number_to_chars (buf
, value
, 4);
26871 case BFD_RELOC_ARM_TARGET2
:
26872 /* TARGET2 is not partial-inplace, so we need to write the
26873 addend here for REL targets, because it won't be written out
26874 during reloc processing later. */
26875 if (fixP
->fx_done
|| !seg
->use_rela_p
)
26876 md_number_to_chars (buf
, fixP
->fx_offset
, 4);
26879 /* Relocations for FDPIC. */
26880 case BFD_RELOC_ARM_GOTFUNCDESC
:
26881 case BFD_RELOC_ARM_GOTOFFFUNCDESC
:
26882 case BFD_RELOC_ARM_FUNCDESC
:
26885 if (fixP
->fx_done
|| !seg
->use_rela_p
)
26886 md_number_to_chars (buf
, 0, 4);
26890 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26891 _("Relocation supported only in FDPIC mode"));
26896 case BFD_RELOC_RVA
:
26898 case BFD_RELOC_ARM_TARGET1
:
26899 case BFD_RELOC_ARM_ROSEGREL32
:
26900 case BFD_RELOC_ARM_SBREL32
:
26901 case BFD_RELOC_32_PCREL
:
26903 case BFD_RELOC_32_SECREL
:
26905 if (fixP
->fx_done
|| !seg
->use_rela_p
)
26907 /* For WinCE we only do this for pcrel fixups. */
26908 if (fixP
->fx_done
|| fixP
->fx_pcrel
)
26910 md_number_to_chars (buf
, value
, 4);
26914 case BFD_RELOC_ARM_PREL31
:
26915 if (fixP
->fx_done
|| !seg
->use_rela_p
)
26917 newval
= md_chars_to_number (buf
, 4) & 0x80000000;
26918 if ((value
^ (value
>> 1)) & 0x40000000)
26920 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26921 _("rel31 relocation overflow"));
26923 newval
|= value
& 0x7fffffff;
26924 md_number_to_chars (buf
, newval
, 4);
26929 case BFD_RELOC_ARM_CP_OFF_IMM
:
26930 case BFD_RELOC_ARM_T32_CP_OFF_IMM
:
26931 case BFD_RELOC_ARM_T32_VLDR_VSTR_OFF_IMM
:
26932 if (fixP
->fx_r_type
== BFD_RELOC_ARM_CP_OFF_IMM
)
26933 newval
= md_chars_to_number (buf
, INSN_SIZE
);
26935 newval
= get_thumb32_insn (buf
);
26936 if ((newval
& 0x0f200f00) == 0x0d000900)
26938 /* This is a fp16 vstr/vldr. The immediate offset in the mnemonic
26939 has permitted values that are multiples of 2, in the range 0
26941 if (value
< -510 || value
> 510 || (value
& 1))
26942 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26943 _("co-processor offset out of range"));
26945 else if ((newval
& 0xfe001f80) == 0xec000f80)
26947 if (value
< -511 || value
> 512 || (value
& 3))
26948 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26949 _("co-processor offset out of range"));
26951 else if (value
< -1023 || value
> 1023 || (value
& 3))
26952 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
26953 _("co-processor offset out of range"));
26958 if (fixP
->fx_r_type
== BFD_RELOC_ARM_CP_OFF_IMM
26959 || fixP
->fx_r_type
== BFD_RELOC_ARM_CP_OFF_IMM_S2
)
26960 newval
= md_chars_to_number (buf
, INSN_SIZE
);
26962 newval
= get_thumb32_insn (buf
);
26965 if (fixP
->fx_r_type
== BFD_RELOC_ARM_T32_VLDR_VSTR_OFF_IMM
)
26966 newval
&= 0xffffff80;
26968 newval
&= 0xffffff00;
26972 if (fixP
->fx_r_type
== BFD_RELOC_ARM_T32_VLDR_VSTR_OFF_IMM
)
26973 newval
&= 0xff7fff80;
26975 newval
&= 0xff7fff00;
26976 if ((newval
& 0x0f200f00) == 0x0d000900)
26978 /* This is a fp16 vstr/vldr.
26980 It requires the immediate offset in the instruction is shifted
26981 left by 1 to be a half-word offset.
26983 Here, left shift by 1 first, and later right shift by 2
26984 should get the right offset. */
26987 newval
|= (value
>> 2) | (sign
? INDEX_UP
: 0);
26989 if (fixP
->fx_r_type
== BFD_RELOC_ARM_CP_OFF_IMM
26990 || fixP
->fx_r_type
== BFD_RELOC_ARM_CP_OFF_IMM_S2
)
26991 md_number_to_chars (buf
, newval
, INSN_SIZE
);
26993 put_thumb32_insn (buf
, newval
);
26996 case BFD_RELOC_ARM_CP_OFF_IMM_S2
:
26997 case BFD_RELOC_ARM_T32_CP_OFF_IMM_S2
:
26998 if (value
< -255 || value
> 255)
26999 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27000 _("co-processor offset out of range"));
27002 goto cp_off_common
;
27004 case BFD_RELOC_ARM_THUMB_OFFSET
:
27005 newval
= md_chars_to_number (buf
, THUMB_SIZE
);
27006 /* Exactly what ranges, and where the offset is inserted depends
27007 on the type of instruction, we can establish this from the
27009 switch (newval
>> 12)
27011 case 4: /* PC load. */
27012 /* Thumb PC loads are somewhat odd, bit 1 of the PC is
27013 forced to zero for these loads; md_pcrel_from has already
27014 compensated for this. */
27016 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27017 _("invalid offset, target not word aligned (0x%08lX)"),
27018 (((unsigned long) fixP
->fx_frag
->fr_address
27019 + (unsigned long) fixP
->fx_where
) & ~3)
27020 + (unsigned long) value
);
27022 if (value
& ~0x3fc)
27023 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27024 _("invalid offset, value too big (0x%08lX)"),
27027 newval
|= value
>> 2;
27030 case 9: /* SP load/store. */
27031 if (value
& ~0x3fc)
27032 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27033 _("invalid offset, value too big (0x%08lX)"),
27035 newval
|= value
>> 2;
27038 case 6: /* Word load/store. */
27040 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27041 _("invalid offset, value too big (0x%08lX)"),
27043 newval
|= value
<< 4; /* 6 - 2. */
27046 case 7: /* Byte load/store. */
27048 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27049 _("invalid offset, value too big (0x%08lX)"),
27051 newval
|= value
<< 6;
27054 case 8: /* Halfword load/store. */
27056 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27057 _("invalid offset, value too big (0x%08lX)"),
27059 newval
|= value
<< 5; /* 6 - 1. */
27063 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27064 "Unable to process relocation for thumb opcode: %lx",
27065 (unsigned long) newval
);
27068 md_number_to_chars (buf
, newval
, THUMB_SIZE
);
27071 case BFD_RELOC_ARM_THUMB_ADD
:
27072 /* This is a complicated relocation, since we use it for all of
27073 the following immediate relocations:
27077 9bit ADD/SUB SP word-aligned
27078 10bit ADD PC/SP word-aligned
27080 The type of instruction being processed is encoded in the
27087 newval
= md_chars_to_number (buf
, THUMB_SIZE
);
27089 int rd
= (newval
>> 4) & 0xf;
27090 int rs
= newval
& 0xf;
27091 int subtract
= !!(newval
& 0x8000);
27093 /* Check for HI regs, only very restricted cases allowed:
27094 Adjusting SP, and using PC or SP to get an address. */
27095 if ((rd
> 7 && (rd
!= REG_SP
|| rs
!= REG_SP
))
27096 || (rs
> 7 && rs
!= REG_SP
&& rs
!= REG_PC
))
27097 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27098 _("invalid Hi register with immediate"));
27100 /* If value is negative, choose the opposite instruction. */
27104 subtract
= !subtract
;
27106 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27107 _("immediate value out of range"));
27112 if (value
& ~0x1fc)
27113 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27114 _("invalid immediate for stack address calculation"));
27115 newval
= subtract
? T_OPCODE_SUB_ST
: T_OPCODE_ADD_ST
;
27116 newval
|= value
>> 2;
27118 else if (rs
== REG_PC
|| rs
== REG_SP
)
27120 /* PR gas/18541. If the addition is for a defined symbol
27121 within range of an ADR instruction then accept it. */
27124 && fixP
->fx_addsy
!= NULL
)
27128 if (! S_IS_DEFINED (fixP
->fx_addsy
)
27129 || S_GET_SEGMENT (fixP
->fx_addsy
) != seg
27130 || S_IS_WEAK (fixP
->fx_addsy
))
27132 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27133 _("address calculation needs a strongly defined nearby symbol"));
27137 offsetT v
= fixP
->fx_where
+ fixP
->fx_frag
->fr_address
;
27139 /* Round up to the next 4-byte boundary. */
27144 v
= S_GET_VALUE (fixP
->fx_addsy
) - v
;
27148 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27149 _("symbol too far away"));
27159 if (subtract
|| value
& ~0x3fc)
27160 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27161 _("invalid immediate for address calculation (value = 0x%08lX)"),
27162 (unsigned long) (subtract
? - value
: value
));
27163 newval
= (rs
== REG_PC
? T_OPCODE_ADD_PC
: T_OPCODE_ADD_SP
);
27165 newval
|= value
>> 2;
27170 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27171 _("immediate value out of range"));
27172 newval
= subtract
? T_OPCODE_SUB_I8
: T_OPCODE_ADD_I8
;
27173 newval
|= (rd
<< 8) | value
;
27178 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27179 _("immediate value out of range"));
27180 newval
= subtract
? T_OPCODE_SUB_I3
: T_OPCODE_ADD_I3
;
27181 newval
|= rd
| (rs
<< 3) | (value
<< 6);
27184 md_number_to_chars (buf
, newval
, THUMB_SIZE
);
27187 case BFD_RELOC_ARM_THUMB_IMM
:
27188 newval
= md_chars_to_number (buf
, THUMB_SIZE
);
27189 if (value
< 0 || value
> 255)
27190 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27191 _("invalid immediate: %ld is out of range"),
27194 md_number_to_chars (buf
, newval
, THUMB_SIZE
);
27197 case BFD_RELOC_ARM_THUMB_SHIFT
:
27198 /* 5bit shift value (0..32). LSL cannot take 32. */
27199 newval
= md_chars_to_number (buf
, THUMB_SIZE
) & 0xf83f;
27200 temp
= newval
& 0xf800;
27201 if (value
< 0 || value
> 32 || (value
== 32 && temp
== T_OPCODE_LSL_I
))
27202 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27203 _("invalid shift value: %ld"), (long) value
);
27204 /* Shifts of zero must be encoded as LSL. */
27206 newval
= (newval
& 0x003f) | T_OPCODE_LSL_I
;
27207 /* Shifts of 32 are encoded as zero. */
27208 else if (value
== 32)
27210 newval
|= value
<< 6;
27211 md_number_to_chars (buf
, newval
, THUMB_SIZE
);
27214 case BFD_RELOC_VTABLE_INHERIT
:
27215 case BFD_RELOC_VTABLE_ENTRY
:
27219 case BFD_RELOC_ARM_MOVW
:
27220 case BFD_RELOC_ARM_MOVT
:
27221 case BFD_RELOC_ARM_THUMB_MOVW
:
27222 case BFD_RELOC_ARM_THUMB_MOVT
:
27223 if (fixP
->fx_done
|| !seg
->use_rela_p
)
27225 /* REL format relocations are limited to a 16-bit addend. */
27226 if (!fixP
->fx_done
)
27228 if (value
< -0x8000 || value
> 0x7fff)
27229 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27230 _("offset out of range"));
27232 else if (fixP
->fx_r_type
== BFD_RELOC_ARM_MOVT
27233 || fixP
->fx_r_type
== BFD_RELOC_ARM_THUMB_MOVT
)
27238 if (fixP
->fx_r_type
== BFD_RELOC_ARM_THUMB_MOVW
27239 || fixP
->fx_r_type
== BFD_RELOC_ARM_THUMB_MOVT
)
27241 newval
= get_thumb32_insn (buf
);
27242 newval
&= 0xfbf08f00;
27243 newval
|= (value
& 0xf000) << 4;
27244 newval
|= (value
& 0x0800) << 15;
27245 newval
|= (value
& 0x0700) << 4;
27246 newval
|= (value
& 0x00ff);
27247 put_thumb32_insn (buf
, newval
);
27251 newval
= md_chars_to_number (buf
, 4);
27252 newval
&= 0xfff0f000;
27253 newval
|= value
& 0x0fff;
27254 newval
|= (value
& 0xf000) << 4;
27255 md_number_to_chars (buf
, newval
, 4);
27260 case BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
:
27261 case BFD_RELOC_ARM_THUMB_ALU_ABS_G1_NC
:
27262 case BFD_RELOC_ARM_THUMB_ALU_ABS_G2_NC
:
27263 case BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC
:
27264 gas_assert (!fixP
->fx_done
);
27267 bfd_boolean is_mov
;
27268 bfd_vma encoded_addend
= value
;
27270 /* Check that addend can be encoded in instruction. */
27271 if (!seg
->use_rela_p
&& (value
< 0 || value
> 255))
27272 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27273 _("the offset 0x%08lX is not representable"),
27274 (unsigned long) encoded_addend
);
27276 /* Extract the instruction. */
27277 insn
= md_chars_to_number (buf
, THUMB_SIZE
);
27278 is_mov
= (insn
& 0xf800) == 0x2000;
27283 if (!seg
->use_rela_p
)
27284 insn
|= encoded_addend
;
27290 /* Extract the instruction. */
27291 /* Encoding is the following
27296 /* The following conditions must be true :
27301 rd
= (insn
>> 4) & 0xf;
27303 if ((insn
& 0x8000) || (rd
!= rs
) || rd
> 7)
27304 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27305 _("Unable to process relocation for thumb opcode: %lx"),
27306 (unsigned long) insn
);
27308 /* Encode as ADD immediate8 thumb 1 code. */
27309 insn
= 0x3000 | (rd
<< 8);
27311 /* Place the encoded addend into the first 8 bits of the
27313 if (!seg
->use_rela_p
)
27314 insn
|= encoded_addend
;
27317 /* Update the instruction. */
27318 md_number_to_chars (buf
, insn
, THUMB_SIZE
);
27322 case BFD_RELOC_ARM_ALU_PC_G0_NC
:
27323 case BFD_RELOC_ARM_ALU_PC_G0
:
27324 case BFD_RELOC_ARM_ALU_PC_G1_NC
:
27325 case BFD_RELOC_ARM_ALU_PC_G1
:
27326 case BFD_RELOC_ARM_ALU_PC_G2
:
27327 case BFD_RELOC_ARM_ALU_SB_G0_NC
:
27328 case BFD_RELOC_ARM_ALU_SB_G0
:
27329 case BFD_RELOC_ARM_ALU_SB_G1_NC
:
27330 case BFD_RELOC_ARM_ALU_SB_G1
:
27331 case BFD_RELOC_ARM_ALU_SB_G2
:
27332 gas_assert (!fixP
->fx_done
);
27333 if (!seg
->use_rela_p
)
27336 bfd_vma encoded_addend
;
27337 bfd_vma addend_abs
= llabs (value
);
27339 /* Check that the absolute value of the addend can be
27340 expressed as an 8-bit constant plus a rotation. */
27341 encoded_addend
= encode_arm_immediate (addend_abs
);
27342 if (encoded_addend
== (unsigned int) FAIL
)
27343 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27344 _("the offset 0x%08lX is not representable"),
27345 (unsigned long) addend_abs
);
27347 /* Extract the instruction. */
27348 insn
= md_chars_to_number (buf
, INSN_SIZE
);
27350 /* If the addend is positive, use an ADD instruction.
27351 Otherwise use a SUB. Take care not to destroy the S bit. */
27352 insn
&= 0xff1fffff;
27358 /* Place the encoded addend into the first 12 bits of the
27360 insn
&= 0xfffff000;
27361 insn
|= encoded_addend
;
27363 /* Update the instruction. */
27364 md_number_to_chars (buf
, insn
, INSN_SIZE
);
27368 case BFD_RELOC_ARM_LDR_PC_G0
:
27369 case BFD_RELOC_ARM_LDR_PC_G1
:
27370 case BFD_RELOC_ARM_LDR_PC_G2
:
27371 case BFD_RELOC_ARM_LDR_SB_G0
:
27372 case BFD_RELOC_ARM_LDR_SB_G1
:
27373 case BFD_RELOC_ARM_LDR_SB_G2
:
27374 gas_assert (!fixP
->fx_done
);
27375 if (!seg
->use_rela_p
)
27378 bfd_vma addend_abs
= llabs (value
);
27380 /* Check that the absolute value of the addend can be
27381 encoded in 12 bits. */
27382 if (addend_abs
>= 0x1000)
27383 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27384 _("bad offset 0x%08lX (only 12 bits available for the magnitude)"),
27385 (unsigned long) addend_abs
);
27387 /* Extract the instruction. */
27388 insn
= md_chars_to_number (buf
, INSN_SIZE
);
27390 /* If the addend is negative, clear bit 23 of the instruction.
27391 Otherwise set it. */
27393 insn
&= ~(1 << 23);
27397 /* Place the absolute value of the addend into the first 12 bits
27398 of the instruction. */
27399 insn
&= 0xfffff000;
27400 insn
|= addend_abs
;
27402 /* Update the instruction. */
27403 md_number_to_chars (buf
, insn
, INSN_SIZE
);
27407 case BFD_RELOC_ARM_LDRS_PC_G0
:
27408 case BFD_RELOC_ARM_LDRS_PC_G1
:
27409 case BFD_RELOC_ARM_LDRS_PC_G2
:
27410 case BFD_RELOC_ARM_LDRS_SB_G0
:
27411 case BFD_RELOC_ARM_LDRS_SB_G1
:
27412 case BFD_RELOC_ARM_LDRS_SB_G2
:
27413 gas_assert (!fixP
->fx_done
);
27414 if (!seg
->use_rela_p
)
27417 bfd_vma addend_abs
= llabs (value
);
27419 /* Check that the absolute value of the addend can be
27420 encoded in 8 bits. */
27421 if (addend_abs
>= 0x100)
27422 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27423 _("bad offset 0x%08lX (only 8 bits available for the magnitude)"),
27424 (unsigned long) addend_abs
);
27426 /* Extract the instruction. */
27427 insn
= md_chars_to_number (buf
, INSN_SIZE
);
27429 /* If the addend is negative, clear bit 23 of the instruction.
27430 Otherwise set it. */
27432 insn
&= ~(1 << 23);
27436 /* Place the first four bits of the absolute value of the addend
27437 into the first 4 bits of the instruction, and the remaining
27438 four into bits 8 .. 11. */
27439 insn
&= 0xfffff0f0;
27440 insn
|= (addend_abs
& 0xf) | ((addend_abs
& 0xf0) << 4);
27442 /* Update the instruction. */
27443 md_number_to_chars (buf
, insn
, INSN_SIZE
);
27447 case BFD_RELOC_ARM_LDC_PC_G0
:
27448 case BFD_RELOC_ARM_LDC_PC_G1
:
27449 case BFD_RELOC_ARM_LDC_PC_G2
:
27450 case BFD_RELOC_ARM_LDC_SB_G0
:
27451 case BFD_RELOC_ARM_LDC_SB_G1
:
27452 case BFD_RELOC_ARM_LDC_SB_G2
:
27453 gas_assert (!fixP
->fx_done
);
27454 if (!seg
->use_rela_p
)
27457 bfd_vma addend_abs
= llabs (value
);
27459 /* Check that the absolute value of the addend is a multiple of
27460 four and, when divided by four, fits in 8 bits. */
27461 if (addend_abs
& 0x3)
27462 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27463 _("bad offset 0x%08lX (must be word-aligned)"),
27464 (unsigned long) addend_abs
);
27466 if ((addend_abs
>> 2) > 0xff)
27467 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27468 _("bad offset 0x%08lX (must be an 8-bit number of words)"),
27469 (unsigned long) addend_abs
);
27471 /* Extract the instruction. */
27472 insn
= md_chars_to_number (buf
, INSN_SIZE
);
27474 /* If the addend is negative, clear bit 23 of the instruction.
27475 Otherwise set it. */
27477 insn
&= ~(1 << 23);
27481 /* Place the addend (divided by four) into the first eight
27482 bits of the instruction. */
27483 insn
&= 0xfffffff0;
27484 insn
|= addend_abs
>> 2;
27486 /* Update the instruction. */
27487 md_number_to_chars (buf
, insn
, INSN_SIZE
);
27491 case BFD_RELOC_THUMB_PCREL_BRANCH5
:
27493 && (S_GET_SEGMENT (fixP
->fx_addsy
) == seg
)
27494 && !S_FORCE_RELOC (fixP
->fx_addsy
, TRUE
)
27495 && ARM_IS_FUNC (fixP
->fx_addsy
)
27496 && ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v8_1m_main
))
27498 /* Force a relocation for a branch 5 bits wide. */
27501 if (v8_1_branch_value_check (value
, 5, FALSE
) == FAIL
)
27502 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27505 if (fixP
->fx_done
|| !seg
->use_rela_p
)
27507 addressT boff
= value
>> 1;
27509 newval
= md_chars_to_number (buf
, THUMB_SIZE
);
27510 newval
|= (boff
<< 7);
27511 md_number_to_chars (buf
, newval
, THUMB_SIZE
);
27515 case BFD_RELOC_THUMB_PCREL_BFCSEL
:
27517 && (S_GET_SEGMENT (fixP
->fx_addsy
) == seg
)
27518 && !S_FORCE_RELOC (fixP
->fx_addsy
, TRUE
)
27519 && ARM_IS_FUNC (fixP
->fx_addsy
)
27520 && ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v8_1m_main
))
27524 if ((value
& ~0x7f) && ((value
& ~0x3f) != ~0x3f))
27525 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27526 _("branch out of range"));
27528 if (fixP
->fx_done
|| !seg
->use_rela_p
)
27530 newval
= md_chars_to_number (buf
, THUMB_SIZE
);
27532 addressT boff
= ((newval
& 0x0780) >> 7) << 1;
27533 addressT diff
= value
- boff
;
27537 newval
|= 1 << 1; /* T bit. */
27539 else if (diff
!= 2)
27541 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27542 _("out of range label-relative fixup value"));
27544 md_number_to_chars (buf
, newval
, THUMB_SIZE
);
27548 case BFD_RELOC_ARM_THUMB_BF17
:
27550 && (S_GET_SEGMENT (fixP
->fx_addsy
) == seg
)
27551 && !S_FORCE_RELOC (fixP
->fx_addsy
, TRUE
)
27552 && ARM_IS_FUNC (fixP
->fx_addsy
)
27553 && ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v8_1m_main
))
27555 /* Force a relocation for a branch 17 bits wide. */
27559 if (v8_1_branch_value_check (value
, 17, TRUE
) == FAIL
)
27560 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27563 if (fixP
->fx_done
|| !seg
->use_rela_p
)
27566 addressT immA
, immB
, immC
;
27568 immA
= (value
& 0x0001f000) >> 12;
27569 immB
= (value
& 0x00000ffc) >> 2;
27570 immC
= (value
& 0x00000002) >> 1;
27572 newval
= md_chars_to_number (buf
, THUMB_SIZE
);
27573 newval2
= md_chars_to_number (buf
+ THUMB_SIZE
, THUMB_SIZE
);
27575 newval2
|= (immC
<< 11) | (immB
<< 1);
27576 md_number_to_chars (buf
, newval
, THUMB_SIZE
);
27577 md_number_to_chars (buf
+ THUMB_SIZE
, newval2
, THUMB_SIZE
);
27581 case BFD_RELOC_ARM_THUMB_BF19
:
27583 && (S_GET_SEGMENT (fixP
->fx_addsy
) == seg
)
27584 && !S_FORCE_RELOC (fixP
->fx_addsy
, TRUE
)
27585 && ARM_IS_FUNC (fixP
->fx_addsy
)
27586 && ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v8_1m_main
))
27588 /* Force a relocation for a branch 19 bits wide. */
27592 if (v8_1_branch_value_check (value
, 19, TRUE
) == FAIL
)
27593 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27596 if (fixP
->fx_done
|| !seg
->use_rela_p
)
27599 addressT immA
, immB
, immC
;
27601 immA
= (value
& 0x0007f000) >> 12;
27602 immB
= (value
& 0x00000ffc) >> 2;
27603 immC
= (value
& 0x00000002) >> 1;
27605 newval
= md_chars_to_number (buf
, THUMB_SIZE
);
27606 newval2
= md_chars_to_number (buf
+ THUMB_SIZE
, THUMB_SIZE
);
27608 newval2
|= (immC
<< 11) | (immB
<< 1);
27609 md_number_to_chars (buf
, newval
, THUMB_SIZE
);
27610 md_number_to_chars (buf
+ THUMB_SIZE
, newval2
, THUMB_SIZE
);
27614 case BFD_RELOC_ARM_THUMB_BF13
:
27616 && (S_GET_SEGMENT (fixP
->fx_addsy
) == seg
)
27617 && !S_FORCE_RELOC (fixP
->fx_addsy
, TRUE
)
27618 && ARM_IS_FUNC (fixP
->fx_addsy
)
27619 && ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v8_1m_main
))
27621 /* Force a relocation for a branch 13 bits wide. */
27625 if (v8_1_branch_value_check (value
, 13, TRUE
) == FAIL
)
27626 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27629 if (fixP
->fx_done
|| !seg
->use_rela_p
)
27632 addressT immA
, immB
, immC
;
27634 immA
= (value
& 0x00001000) >> 12;
27635 immB
= (value
& 0x00000ffc) >> 2;
27636 immC
= (value
& 0x00000002) >> 1;
27638 newval
= md_chars_to_number (buf
, THUMB_SIZE
);
27639 newval2
= md_chars_to_number (buf
+ THUMB_SIZE
, THUMB_SIZE
);
27641 newval2
|= (immC
<< 11) | (immB
<< 1);
27642 md_number_to_chars (buf
, newval
, THUMB_SIZE
);
27643 md_number_to_chars (buf
+ THUMB_SIZE
, newval2
, THUMB_SIZE
);
27647 case BFD_RELOC_ARM_THUMB_LOOP12
:
27649 && (S_GET_SEGMENT (fixP
->fx_addsy
) == seg
)
27650 && !S_FORCE_RELOC (fixP
->fx_addsy
, TRUE
)
27651 && ARM_IS_FUNC (fixP
->fx_addsy
)
27652 && ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v8_1m_main
))
27654 /* Force a relocation for a branch 12 bits wide. */
27658 bfd_vma insn
= get_thumb32_insn (buf
);
27659 /* le lr, <label> or le <label> */
27660 if (((insn
& 0xffffffff) == 0xf00fc001)
27661 || ((insn
& 0xffffffff) == 0xf02fc001))
27664 if (v8_1_branch_value_check (value
, 12, FALSE
) == FAIL
)
27665 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27667 if (fixP
->fx_done
|| !seg
->use_rela_p
)
27669 addressT imml
, immh
;
27671 immh
= (value
& 0x00000ffc) >> 2;
27672 imml
= (value
& 0x00000002) >> 1;
27674 newval
= md_chars_to_number (buf
+ THUMB_SIZE
, THUMB_SIZE
);
27675 newval
|= (imml
<< 11) | (immh
<< 1);
27676 md_number_to_chars (buf
+ THUMB_SIZE
, newval
, THUMB_SIZE
);
27680 case BFD_RELOC_ARM_V4BX
:
27681 /* This will need to go in the object file. */
27685 case BFD_RELOC_UNUSED
:
27687 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
27688 _("bad relocation fixup type (%d)"), fixP
->fx_r_type
);
27692 /* Translate internal representation of relocation info to BFD target
27696 tc_gen_reloc (asection
*section
, fixS
*fixp
)
27699 bfd_reloc_code_real_type code
;
27701 reloc
= XNEW (arelent
);
27703 reloc
->sym_ptr_ptr
= XNEW (asymbol
*);
27704 *reloc
->sym_ptr_ptr
= symbol_get_bfdsym (fixp
->fx_addsy
);
27705 reloc
->address
= fixp
->fx_frag
->fr_address
+ fixp
->fx_where
;
27707 if (fixp
->fx_pcrel
)
27709 if (section
->use_rela_p
)
27710 fixp
->fx_offset
-= md_pcrel_from_section (fixp
, section
);
27712 fixp
->fx_offset
= reloc
->address
;
27714 reloc
->addend
= fixp
->fx_offset
;
27716 switch (fixp
->fx_r_type
)
27719 if (fixp
->fx_pcrel
)
27721 code
= BFD_RELOC_8_PCREL
;
27724 /* Fall through. */
27727 if (fixp
->fx_pcrel
)
27729 code
= BFD_RELOC_16_PCREL
;
27732 /* Fall through. */
27735 if (fixp
->fx_pcrel
)
27737 code
= BFD_RELOC_32_PCREL
;
27740 /* Fall through. */
27742 case BFD_RELOC_ARM_MOVW
:
27743 if (fixp
->fx_pcrel
)
27745 code
= BFD_RELOC_ARM_MOVW_PCREL
;
27748 /* Fall through. */
27750 case BFD_RELOC_ARM_MOVT
:
27751 if (fixp
->fx_pcrel
)
27753 code
= BFD_RELOC_ARM_MOVT_PCREL
;
27756 /* Fall through. */
27758 case BFD_RELOC_ARM_THUMB_MOVW
:
27759 if (fixp
->fx_pcrel
)
27761 code
= BFD_RELOC_ARM_THUMB_MOVW_PCREL
;
27764 /* Fall through. */
27766 case BFD_RELOC_ARM_THUMB_MOVT
:
27767 if (fixp
->fx_pcrel
)
27769 code
= BFD_RELOC_ARM_THUMB_MOVT_PCREL
;
27772 /* Fall through. */
27774 case BFD_RELOC_NONE
:
27775 case BFD_RELOC_ARM_PCREL_BRANCH
:
27776 case BFD_RELOC_ARM_PCREL_BLX
:
27777 case BFD_RELOC_RVA
:
27778 case BFD_RELOC_THUMB_PCREL_BRANCH7
:
27779 case BFD_RELOC_THUMB_PCREL_BRANCH9
:
27780 case BFD_RELOC_THUMB_PCREL_BRANCH12
:
27781 case BFD_RELOC_THUMB_PCREL_BRANCH20
:
27782 case BFD_RELOC_THUMB_PCREL_BRANCH23
:
27783 case BFD_RELOC_THUMB_PCREL_BRANCH25
:
27784 case BFD_RELOC_VTABLE_ENTRY
:
27785 case BFD_RELOC_VTABLE_INHERIT
:
27787 case BFD_RELOC_32_SECREL
:
27789 code
= fixp
->fx_r_type
;
27792 case BFD_RELOC_THUMB_PCREL_BLX
:
27794 if (EF_ARM_EABI_VERSION (meabi_flags
) >= EF_ARM_EABI_VER4
)
27795 code
= BFD_RELOC_THUMB_PCREL_BRANCH23
;
27798 code
= BFD_RELOC_THUMB_PCREL_BLX
;
27801 case BFD_RELOC_ARM_LITERAL
:
27802 case BFD_RELOC_ARM_HWLITERAL
:
27803 /* If this is called then the a literal has
27804 been referenced across a section boundary. */
27805 as_bad_where (fixp
->fx_file
, fixp
->fx_line
,
27806 _("literal referenced across section boundary"));
27810 case BFD_RELOC_ARM_TLS_CALL
:
27811 case BFD_RELOC_ARM_THM_TLS_CALL
:
27812 case BFD_RELOC_ARM_TLS_DESCSEQ
:
27813 case BFD_RELOC_ARM_THM_TLS_DESCSEQ
:
27814 case BFD_RELOC_ARM_GOT32
:
27815 case BFD_RELOC_ARM_GOTOFF
:
27816 case BFD_RELOC_ARM_GOT_PREL
:
27817 case BFD_RELOC_ARM_PLT32
:
27818 case BFD_RELOC_ARM_TARGET1
:
27819 case BFD_RELOC_ARM_ROSEGREL32
:
27820 case BFD_RELOC_ARM_SBREL32
:
27821 case BFD_RELOC_ARM_PREL31
:
27822 case BFD_RELOC_ARM_TARGET2
:
27823 case BFD_RELOC_ARM_TLS_LDO32
:
27824 case BFD_RELOC_ARM_PCREL_CALL
:
27825 case BFD_RELOC_ARM_PCREL_JUMP
:
27826 case BFD_RELOC_ARM_ALU_PC_G0_NC
:
27827 case BFD_RELOC_ARM_ALU_PC_G0
:
27828 case BFD_RELOC_ARM_ALU_PC_G1_NC
:
27829 case BFD_RELOC_ARM_ALU_PC_G1
:
27830 case BFD_RELOC_ARM_ALU_PC_G2
:
27831 case BFD_RELOC_ARM_LDR_PC_G0
:
27832 case BFD_RELOC_ARM_LDR_PC_G1
:
27833 case BFD_RELOC_ARM_LDR_PC_G2
:
27834 case BFD_RELOC_ARM_LDRS_PC_G0
:
27835 case BFD_RELOC_ARM_LDRS_PC_G1
:
27836 case BFD_RELOC_ARM_LDRS_PC_G2
:
27837 case BFD_RELOC_ARM_LDC_PC_G0
:
27838 case BFD_RELOC_ARM_LDC_PC_G1
:
27839 case BFD_RELOC_ARM_LDC_PC_G2
:
27840 case BFD_RELOC_ARM_ALU_SB_G0_NC
:
27841 case BFD_RELOC_ARM_ALU_SB_G0
:
27842 case BFD_RELOC_ARM_ALU_SB_G1_NC
:
27843 case BFD_RELOC_ARM_ALU_SB_G1
:
27844 case BFD_RELOC_ARM_ALU_SB_G2
:
27845 case BFD_RELOC_ARM_LDR_SB_G0
:
27846 case BFD_RELOC_ARM_LDR_SB_G1
:
27847 case BFD_RELOC_ARM_LDR_SB_G2
:
27848 case BFD_RELOC_ARM_LDRS_SB_G0
:
27849 case BFD_RELOC_ARM_LDRS_SB_G1
:
27850 case BFD_RELOC_ARM_LDRS_SB_G2
:
27851 case BFD_RELOC_ARM_LDC_SB_G0
:
27852 case BFD_RELOC_ARM_LDC_SB_G1
:
27853 case BFD_RELOC_ARM_LDC_SB_G2
:
27854 case BFD_RELOC_ARM_V4BX
:
27855 case BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
:
27856 case BFD_RELOC_ARM_THUMB_ALU_ABS_G1_NC
:
27857 case BFD_RELOC_ARM_THUMB_ALU_ABS_G2_NC
:
27858 case BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC
:
27859 case BFD_RELOC_ARM_GOTFUNCDESC
:
27860 case BFD_RELOC_ARM_GOTOFFFUNCDESC
:
27861 case BFD_RELOC_ARM_FUNCDESC
:
27862 case BFD_RELOC_ARM_THUMB_BF17
:
27863 case BFD_RELOC_ARM_THUMB_BF19
:
27864 case BFD_RELOC_ARM_THUMB_BF13
:
27865 code
= fixp
->fx_r_type
;
27868 case BFD_RELOC_ARM_TLS_GOTDESC
:
27869 case BFD_RELOC_ARM_TLS_GD32
:
27870 case BFD_RELOC_ARM_TLS_GD32_FDPIC
:
27871 case BFD_RELOC_ARM_TLS_LE32
:
27872 case BFD_RELOC_ARM_TLS_IE32
:
27873 case BFD_RELOC_ARM_TLS_IE32_FDPIC
:
27874 case BFD_RELOC_ARM_TLS_LDM32
:
27875 case BFD_RELOC_ARM_TLS_LDM32_FDPIC
:
27876 /* BFD will include the symbol's address in the addend.
27877 But we don't want that, so subtract it out again here. */
27878 if (!S_IS_COMMON (fixp
->fx_addsy
))
27879 reloc
->addend
-= (*reloc
->sym_ptr_ptr
)->value
;
27880 code
= fixp
->fx_r_type
;
27884 case BFD_RELOC_ARM_IMMEDIATE
:
27885 as_bad_where (fixp
->fx_file
, fixp
->fx_line
,
27886 _("internal relocation (type: IMMEDIATE) not fixed up"));
27889 case BFD_RELOC_ARM_ADRL_IMMEDIATE
:
27890 as_bad_where (fixp
->fx_file
, fixp
->fx_line
,
27891 _("ADRL used for a symbol not defined in the same file"));
27894 case BFD_RELOC_THUMB_PCREL_BRANCH5
:
27895 case BFD_RELOC_THUMB_PCREL_BFCSEL
:
27896 case BFD_RELOC_ARM_THUMB_LOOP12
:
27897 as_bad_where (fixp
->fx_file
, fixp
->fx_line
,
27898 _("%s used for a symbol not defined in the same file"),
27899 bfd_get_reloc_code_name (fixp
->fx_r_type
));
27902 case BFD_RELOC_ARM_OFFSET_IMM
:
27903 if (section
->use_rela_p
)
27905 code
= fixp
->fx_r_type
;
27909 if (fixp
->fx_addsy
!= NULL
27910 && !S_IS_DEFINED (fixp
->fx_addsy
)
27911 && S_IS_LOCAL (fixp
->fx_addsy
))
27913 as_bad_where (fixp
->fx_file
, fixp
->fx_line
,
27914 _("undefined local label `%s'"),
27915 S_GET_NAME (fixp
->fx_addsy
));
27919 as_bad_where (fixp
->fx_file
, fixp
->fx_line
,
27920 _("internal_relocation (type: OFFSET_IMM) not fixed up"));
27927 switch (fixp
->fx_r_type
)
27929 case BFD_RELOC_NONE
: type
= "NONE"; break;
27930 case BFD_RELOC_ARM_OFFSET_IMM8
: type
= "OFFSET_IMM8"; break;
27931 case BFD_RELOC_ARM_SHIFT_IMM
: type
= "SHIFT_IMM"; break;
27932 case BFD_RELOC_ARM_SMC
: type
= "SMC"; break;
27933 case BFD_RELOC_ARM_SWI
: type
= "SWI"; break;
27934 case BFD_RELOC_ARM_MULTI
: type
= "MULTI"; break;
27935 case BFD_RELOC_ARM_CP_OFF_IMM
: type
= "CP_OFF_IMM"; break;
27936 case BFD_RELOC_ARM_T32_OFFSET_IMM
: type
= "T32_OFFSET_IMM"; break;
27937 case BFD_RELOC_ARM_T32_CP_OFF_IMM
: type
= "T32_CP_OFF_IMM"; break;
27938 case BFD_RELOC_ARM_THUMB_ADD
: type
= "THUMB_ADD"; break;
27939 case BFD_RELOC_ARM_THUMB_SHIFT
: type
= "THUMB_SHIFT"; break;
27940 case BFD_RELOC_ARM_THUMB_IMM
: type
= "THUMB_IMM"; break;
27941 case BFD_RELOC_ARM_THUMB_OFFSET
: type
= "THUMB_OFFSET"; break;
27942 default: type
= _("<unknown>"); break;
27944 as_bad_where (fixp
->fx_file
, fixp
->fx_line
,
27945 _("cannot represent %s relocation in this object file format"),
27952 if ((code
== BFD_RELOC_32_PCREL
|| code
== BFD_RELOC_32
)
27954 && fixp
->fx_addsy
== GOT_symbol
)
27956 code
= BFD_RELOC_ARM_GOTPC
;
27957 reloc
->addend
= fixp
->fx_offset
= reloc
->address
;
27961 reloc
->howto
= bfd_reloc_type_lookup (stdoutput
, code
);
27963 if (reloc
->howto
== NULL
)
27965 as_bad_where (fixp
->fx_file
, fixp
->fx_line
,
27966 _("cannot represent %s relocation in this object file format"),
27967 bfd_get_reloc_code_name (code
));
27971 /* HACK: Since arm ELF uses Rel instead of Rela, encode the
27972 vtable entry to be used in the relocation's section offset. */
27973 if (fixp
->fx_r_type
== BFD_RELOC_VTABLE_ENTRY
)
27974 reloc
->address
= fixp
->fx_offset
;
27979 /* This fix_new is called by cons via TC_CONS_FIX_NEW. */
27982 cons_fix_new_arm (fragS
* frag
,
27986 bfd_reloc_code_real_type reloc
)
27991 FIXME: @@ Should look at CPU word size. */
27995 reloc
= BFD_RELOC_8
;
27998 reloc
= BFD_RELOC_16
;
28002 reloc
= BFD_RELOC_32
;
28005 reloc
= BFD_RELOC_64
;
28010 if (exp
->X_op
== O_secrel
)
28012 exp
->X_op
= O_symbol
;
28013 reloc
= BFD_RELOC_32_SECREL
;
28017 fix_new_exp (frag
, where
, size
, exp
, pcrel
, reloc
);
28020 #if defined (OBJ_COFF)
28022 arm_validate_fix (fixS
* fixP
)
28024 /* If the destination of the branch is a defined symbol which does not have
28025 the THUMB_FUNC attribute, then we must be calling a function which has
28026 the (interfacearm) attribute. We look for the Thumb entry point to that
28027 function and change the branch to refer to that function instead. */
28028 if (fixP
->fx_r_type
== BFD_RELOC_THUMB_PCREL_BRANCH23
28029 && fixP
->fx_addsy
!= NULL
28030 && S_IS_DEFINED (fixP
->fx_addsy
)
28031 && ! THUMB_IS_FUNC (fixP
->fx_addsy
))
28033 fixP
->fx_addsy
= find_real_start (fixP
->fx_addsy
);
28040 arm_force_relocation (struct fix
* fixp
)
28042 #if defined (OBJ_COFF) && defined (TE_PE)
28043 if (fixp
->fx_r_type
== BFD_RELOC_RVA
)
28047 /* In case we have a call or a branch to a function in ARM ISA mode from
28048 a thumb function or vice-versa force the relocation. These relocations
28049 are cleared off for some cores that might have blx and simple transformations
28053 switch (fixp
->fx_r_type
)
28055 case BFD_RELOC_ARM_PCREL_JUMP
:
28056 case BFD_RELOC_ARM_PCREL_CALL
:
28057 case BFD_RELOC_THUMB_PCREL_BLX
:
28058 if (THUMB_IS_FUNC (fixp
->fx_addsy
))
28062 case BFD_RELOC_ARM_PCREL_BLX
:
28063 case BFD_RELOC_THUMB_PCREL_BRANCH25
:
28064 case BFD_RELOC_THUMB_PCREL_BRANCH20
:
28065 case BFD_RELOC_THUMB_PCREL_BRANCH23
:
28066 if (ARM_IS_FUNC (fixp
->fx_addsy
))
28075 /* Resolve these relocations even if the symbol is extern or weak.
28076 Technically this is probably wrong due to symbol preemption.
28077 In practice these relocations do not have enough range to be useful
28078 at dynamic link time, and some code (e.g. in the Linux kernel)
28079 expects these references to be resolved. */
28080 if (fixp
->fx_r_type
== BFD_RELOC_ARM_IMMEDIATE
28081 || fixp
->fx_r_type
== BFD_RELOC_ARM_OFFSET_IMM
28082 || fixp
->fx_r_type
== BFD_RELOC_ARM_OFFSET_IMM8
28083 || fixp
->fx_r_type
== BFD_RELOC_ARM_ADRL_IMMEDIATE
28084 || fixp
->fx_r_type
== BFD_RELOC_ARM_CP_OFF_IMM
28085 || fixp
->fx_r_type
== BFD_RELOC_ARM_CP_OFF_IMM_S2
28086 || fixp
->fx_r_type
== BFD_RELOC_ARM_THUMB_OFFSET
28087 || fixp
->fx_r_type
== BFD_RELOC_ARM_T32_ADD_IMM
28088 || fixp
->fx_r_type
== BFD_RELOC_ARM_T32_IMMEDIATE
28089 || fixp
->fx_r_type
== BFD_RELOC_ARM_T32_IMM12
28090 || fixp
->fx_r_type
== BFD_RELOC_ARM_T32_OFFSET_IMM
28091 || fixp
->fx_r_type
== BFD_RELOC_ARM_T32_ADD_PC12
28092 || fixp
->fx_r_type
== BFD_RELOC_ARM_T32_CP_OFF_IMM
28093 || fixp
->fx_r_type
== BFD_RELOC_ARM_T32_CP_OFF_IMM_S2
)
28096 /* Always leave these relocations for the linker. */
28097 if ((fixp
->fx_r_type
>= BFD_RELOC_ARM_ALU_PC_G0_NC
28098 && fixp
->fx_r_type
<= BFD_RELOC_ARM_LDC_SB_G2
)
28099 || fixp
->fx_r_type
== BFD_RELOC_ARM_LDR_PC_G0
)
28102 /* Always generate relocations against function symbols. */
28103 if (fixp
->fx_r_type
== BFD_RELOC_32
28105 && (symbol_get_bfdsym (fixp
->fx_addsy
)->flags
& BSF_FUNCTION
))
28108 return generic_force_reloc (fixp
);
28111 #if defined (OBJ_ELF) || defined (OBJ_COFF)
28112 /* Relocations against function names must be left unadjusted,
28113 so that the linker can use this information to generate interworking
28114 stubs. The MIPS version of this function
28115 also prevents relocations that are mips-16 specific, but I do not
28116 know why it does this.
28119 There is one other problem that ought to be addressed here, but
28120 which currently is not: Taking the address of a label (rather
28121 than a function) and then later jumping to that address. Such
28122 addresses also ought to have their bottom bit set (assuming that
28123 they reside in Thumb code), but at the moment they will not. */
28126 arm_fix_adjustable (fixS
* fixP
)
28128 if (fixP
->fx_addsy
== NULL
)
28131 /* Preserve relocations against symbols with function type. */
28132 if (symbol_get_bfdsym (fixP
->fx_addsy
)->flags
& BSF_FUNCTION
)
28135 if (THUMB_IS_FUNC (fixP
->fx_addsy
)
28136 && fixP
->fx_subsy
== NULL
)
28139 /* We need the symbol name for the VTABLE entries. */
28140 if ( fixP
->fx_r_type
== BFD_RELOC_VTABLE_INHERIT
28141 || fixP
->fx_r_type
== BFD_RELOC_VTABLE_ENTRY
)
28144 /* Don't allow symbols to be discarded on GOT related relocs. */
28145 if (fixP
->fx_r_type
== BFD_RELOC_ARM_PLT32
28146 || fixP
->fx_r_type
== BFD_RELOC_ARM_GOT32
28147 || fixP
->fx_r_type
== BFD_RELOC_ARM_GOTOFF
28148 || fixP
->fx_r_type
== BFD_RELOC_ARM_TLS_GD32
28149 || fixP
->fx_r_type
== BFD_RELOC_ARM_TLS_GD32_FDPIC
28150 || fixP
->fx_r_type
== BFD_RELOC_ARM_TLS_LE32
28151 || fixP
->fx_r_type
== BFD_RELOC_ARM_TLS_IE32
28152 || fixP
->fx_r_type
== BFD_RELOC_ARM_TLS_IE32_FDPIC
28153 || fixP
->fx_r_type
== BFD_RELOC_ARM_TLS_LDM32
28154 || fixP
->fx_r_type
== BFD_RELOC_ARM_TLS_LDM32_FDPIC
28155 || fixP
->fx_r_type
== BFD_RELOC_ARM_TLS_LDO32
28156 || fixP
->fx_r_type
== BFD_RELOC_ARM_TLS_GOTDESC
28157 || fixP
->fx_r_type
== BFD_RELOC_ARM_TLS_CALL
28158 || fixP
->fx_r_type
== BFD_RELOC_ARM_THM_TLS_CALL
28159 || fixP
->fx_r_type
== BFD_RELOC_ARM_TLS_DESCSEQ
28160 || fixP
->fx_r_type
== BFD_RELOC_ARM_THM_TLS_DESCSEQ
28161 || fixP
->fx_r_type
== BFD_RELOC_ARM_TARGET2
)
28164 /* Similarly for group relocations. */
28165 if ((fixP
->fx_r_type
>= BFD_RELOC_ARM_ALU_PC_G0_NC
28166 && fixP
->fx_r_type
<= BFD_RELOC_ARM_LDC_SB_G2
)
28167 || fixP
->fx_r_type
== BFD_RELOC_ARM_LDR_PC_G0
)
28170 /* MOVW/MOVT REL relocations have limited offsets, so keep the symbols. */
28171 if (fixP
->fx_r_type
== BFD_RELOC_ARM_MOVW
28172 || fixP
->fx_r_type
== BFD_RELOC_ARM_MOVT
28173 || fixP
->fx_r_type
== BFD_RELOC_ARM_MOVW_PCREL
28174 || fixP
->fx_r_type
== BFD_RELOC_ARM_MOVT_PCREL
28175 || fixP
->fx_r_type
== BFD_RELOC_ARM_THUMB_MOVW
28176 || fixP
->fx_r_type
== BFD_RELOC_ARM_THUMB_MOVT
28177 || fixP
->fx_r_type
== BFD_RELOC_ARM_THUMB_MOVW_PCREL
28178 || fixP
->fx_r_type
== BFD_RELOC_ARM_THUMB_MOVT_PCREL
)
28181 /* BFD_RELOC_ARM_THUMB_ALU_ABS_Gx_NC relocations have VERY limited
28182 offsets, so keep these symbols. */
28183 if (fixP
->fx_r_type
>= BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
28184 && fixP
->fx_r_type
<= BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC
)
28189 #endif /* defined (OBJ_ELF) || defined (OBJ_COFF) */
28193 elf32_arm_target_format (void)
28196 return (target_big_endian
28197 ? "elf32-bigarm-symbian"
28198 : "elf32-littlearm-symbian");
28199 #elif defined (TE_VXWORKS)
28200 return (target_big_endian
28201 ? "elf32-bigarm-vxworks"
28202 : "elf32-littlearm-vxworks");
28203 #elif defined (TE_NACL)
28204 return (target_big_endian
28205 ? "elf32-bigarm-nacl"
28206 : "elf32-littlearm-nacl");
28210 if (target_big_endian
)
28211 return "elf32-bigarm-fdpic";
28213 return "elf32-littlearm-fdpic";
28217 if (target_big_endian
)
28218 return "elf32-bigarm";
28220 return "elf32-littlearm";
28226 armelf_frob_symbol (symbolS
* symp
,
28229 elf_frob_symbol (symp
, puntp
);
28233 /* MD interface: Finalization. */
28238 literal_pool
* pool
;
28240 /* Ensure that all the predication blocks are properly closed. */
28241 check_pred_blocks_finished ();
28243 for (pool
= list_of_pools
; pool
; pool
= pool
->next
)
28245 /* Put it at the end of the relevant section. */
28246 subseg_set (pool
->section
, pool
->sub_section
);
28248 arm_elf_change_section ();
28255 /* Remove any excess mapping symbols generated for alignment frags in
28256 SEC. We may have created a mapping symbol before a zero byte
28257 alignment; remove it if there's a mapping symbol after the
28260 check_mapping_symbols (bfd
*abfd ATTRIBUTE_UNUSED
, asection
*sec
,
28261 void *dummy ATTRIBUTE_UNUSED
)
28263 segment_info_type
*seginfo
= seg_info (sec
);
28266 if (seginfo
== NULL
|| seginfo
->frchainP
== NULL
)
28269 for (fragp
= seginfo
->frchainP
->frch_root
;
28271 fragp
= fragp
->fr_next
)
28273 symbolS
*sym
= fragp
->tc_frag_data
.last_map
;
28274 fragS
*next
= fragp
->fr_next
;
28276 /* Variable-sized frags have been converted to fixed size by
28277 this point. But if this was variable-sized to start with,
28278 there will be a fixed-size frag after it. So don't handle
28280 if (sym
== NULL
|| next
== NULL
)
28283 if (S_GET_VALUE (sym
) < next
->fr_address
)
28284 /* Not at the end of this frag. */
28286 know (S_GET_VALUE (sym
) == next
->fr_address
);
28290 if (next
->tc_frag_data
.first_map
!= NULL
)
28292 /* Next frag starts with a mapping symbol. Discard this
28294 symbol_remove (sym
, &symbol_rootP
, &symbol_lastP
);
28298 if (next
->fr_next
== NULL
)
28300 /* This mapping symbol is at the end of the section. Discard
28302 know (next
->fr_fix
== 0 && next
->fr_var
== 0);
28303 symbol_remove (sym
, &symbol_rootP
, &symbol_lastP
);
28307 /* As long as we have empty frags without any mapping symbols,
28309 /* If the next frag is non-empty and does not start with a
28310 mapping symbol, then this mapping symbol is required. */
28311 if (next
->fr_address
!= next
->fr_next
->fr_address
)
28314 next
= next
->fr_next
;
28316 while (next
!= NULL
);
28321 /* Adjust the symbol table. This marks Thumb symbols as distinct from
28325 arm_adjust_symtab (void)
28330 for (sym
= symbol_rootP
; sym
!= NULL
; sym
= symbol_next (sym
))
28332 if (ARM_IS_THUMB (sym
))
28334 if (THUMB_IS_FUNC (sym
))
28336 /* Mark the symbol as a Thumb function. */
28337 if ( S_GET_STORAGE_CLASS (sym
) == C_STAT
28338 || S_GET_STORAGE_CLASS (sym
) == C_LABEL
) /* This can happen! */
28339 S_SET_STORAGE_CLASS (sym
, C_THUMBSTATFUNC
);
28341 else if (S_GET_STORAGE_CLASS (sym
) == C_EXT
)
28342 S_SET_STORAGE_CLASS (sym
, C_THUMBEXTFUNC
);
28344 as_bad (_("%s: unexpected function type: %d"),
28345 S_GET_NAME (sym
), S_GET_STORAGE_CLASS (sym
));
28347 else switch (S_GET_STORAGE_CLASS (sym
))
28350 S_SET_STORAGE_CLASS (sym
, C_THUMBEXT
);
28353 S_SET_STORAGE_CLASS (sym
, C_THUMBSTAT
);
28356 S_SET_STORAGE_CLASS (sym
, C_THUMBLABEL
);
28364 if (ARM_IS_INTERWORK (sym
))
28365 coffsymbol (symbol_get_bfdsym (sym
))->native
->u
.syment
.n_flags
= 0xFF;
28372 for (sym
= symbol_rootP
; sym
!= NULL
; sym
= symbol_next (sym
))
28374 if (ARM_IS_THUMB (sym
))
28376 elf_symbol_type
* elf_sym
;
28378 elf_sym
= elf_symbol (symbol_get_bfdsym (sym
));
28379 bind
= ELF_ST_BIND (elf_sym
->internal_elf_sym
.st_info
);
28381 if (! bfd_is_arm_special_symbol_name (elf_sym
->symbol
.name
,
28382 BFD_ARM_SPECIAL_SYM_TYPE_ANY
))
28384 /* If it's a .thumb_func, declare it as so,
28385 otherwise tag label as .code 16. */
28386 if (THUMB_IS_FUNC (sym
))
28387 ARM_SET_SYM_BRANCH_TYPE (elf_sym
->internal_elf_sym
.st_target_internal
,
28388 ST_BRANCH_TO_THUMB
);
28389 else if (EF_ARM_EABI_VERSION (meabi_flags
) < EF_ARM_EABI_VER4
)
28390 elf_sym
->internal_elf_sym
.st_info
=
28391 ELF_ST_INFO (bind
, STT_ARM_16BIT
);
28396 /* Remove any overlapping mapping symbols generated by alignment frags. */
28397 bfd_map_over_sections (stdoutput
, check_mapping_symbols
, (char *) 0);
28398 /* Now do generic ELF adjustments. */
28399 elf_adjust_symtab ();
28403 /* MD interface: Initialization. */
28406 set_constant_flonums (void)
28410 for (i
= 0; i
< NUM_FLOAT_VALS
; i
++)
28411 if (atof_ieee ((char *) fp_const
[i
], 'x', fp_values
[i
]) == NULL
)
28415 /* Auto-select Thumb mode if it's the only available instruction set for the
28416 given architecture. */
28419 autoselect_thumb_from_cpu_variant (void)
28421 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v1
))
28422 opcode_select (16);
28431 if ( (arm_ops_hsh
= hash_new ()) == NULL
28432 || (arm_cond_hsh
= hash_new ()) == NULL
28433 || (arm_vcond_hsh
= hash_new ()) == NULL
28434 || (arm_shift_hsh
= hash_new ()) == NULL
28435 || (arm_psr_hsh
= hash_new ()) == NULL
28436 || (arm_v7m_psr_hsh
= hash_new ()) == NULL
28437 || (arm_reg_hsh
= hash_new ()) == NULL
28438 || (arm_reloc_hsh
= hash_new ()) == NULL
28439 || (arm_barrier_opt_hsh
= hash_new ()) == NULL
)
28440 as_fatal (_("virtual memory exhausted"));
28442 for (i
= 0; i
< sizeof (insns
) / sizeof (struct asm_opcode
); i
++)
28443 hash_insert (arm_ops_hsh
, insns
[i
].template_name
, (void *) (insns
+ i
));
28444 for (i
= 0; i
< sizeof (conds
) / sizeof (struct asm_cond
); i
++)
28445 hash_insert (arm_cond_hsh
, conds
[i
].template_name
, (void *) (conds
+ i
));
28446 for (i
= 0; i
< sizeof (vconds
) / sizeof (struct asm_cond
); i
++)
28447 hash_insert (arm_vcond_hsh
, vconds
[i
].template_name
, (void *) (vconds
+ i
));
28448 for (i
= 0; i
< sizeof (shift_names
) / sizeof (struct asm_shift_name
); i
++)
28449 hash_insert (arm_shift_hsh
, shift_names
[i
].name
, (void *) (shift_names
+ i
));
28450 for (i
= 0; i
< sizeof (psrs
) / sizeof (struct asm_psr
); i
++)
28451 hash_insert (arm_psr_hsh
, psrs
[i
].template_name
, (void *) (psrs
+ i
));
28452 for (i
= 0; i
< sizeof (v7m_psrs
) / sizeof (struct asm_psr
); i
++)
28453 hash_insert (arm_v7m_psr_hsh
, v7m_psrs
[i
].template_name
,
28454 (void *) (v7m_psrs
+ i
));
28455 for (i
= 0; i
< sizeof (reg_names
) / sizeof (struct reg_entry
); i
++)
28456 hash_insert (arm_reg_hsh
, reg_names
[i
].name
, (void *) (reg_names
+ i
));
28458 i
< sizeof (barrier_opt_names
) / sizeof (struct asm_barrier_opt
);
28460 hash_insert (arm_barrier_opt_hsh
, barrier_opt_names
[i
].template_name
,
28461 (void *) (barrier_opt_names
+ i
));
28463 for (i
= 0; i
< ARRAY_SIZE (reloc_names
); i
++)
28465 struct reloc_entry
* entry
= reloc_names
+ i
;
28467 if (arm_is_eabi() && entry
->reloc
== BFD_RELOC_ARM_PLT32
)
28468 /* This makes encode_branch() use the EABI versions of this relocation. */
28469 entry
->reloc
= BFD_RELOC_UNUSED
;
28471 hash_insert (arm_reloc_hsh
, entry
->name
, (void *) entry
);
28475 set_constant_flonums ();
28477 /* Set the cpu variant based on the command-line options. We prefer
28478 -mcpu= over -march= if both are set (as for GCC); and we prefer
28479 -mfpu= over any other way of setting the floating point unit.
28480 Use of legacy options with new options are faulted. */
28483 if (mcpu_cpu_opt
|| march_cpu_opt
)
28484 as_bad (_("use of old and new-style options to set CPU type"));
28486 selected_arch
= *legacy_cpu
;
28488 else if (mcpu_cpu_opt
)
28490 selected_arch
= *mcpu_cpu_opt
;
28491 selected_ext
= *mcpu_ext_opt
;
28493 else if (march_cpu_opt
)
28495 selected_arch
= *march_cpu_opt
;
28496 selected_ext
= *march_ext_opt
;
28498 ARM_MERGE_FEATURE_SETS (selected_cpu
, selected_arch
, selected_ext
);
28503 as_bad (_("use of old and new-style options to set FPU type"));
28505 selected_fpu
= *legacy_fpu
;
28508 selected_fpu
= *mfpu_opt
;
28511 #if !(defined (EABI_DEFAULT) || defined (TE_LINUX) \
28512 || defined (TE_NetBSD) || defined (TE_VXWORKS))
28513 /* Some environments specify a default FPU. If they don't, infer it
28514 from the processor. */
28516 selected_fpu
= *mcpu_fpu_opt
;
28517 else if (march_fpu_opt
)
28518 selected_fpu
= *march_fpu_opt
;
28520 selected_fpu
= fpu_default
;
28524 if (ARM_FEATURE_ZERO (selected_fpu
))
28526 if (!no_cpu_selected ())
28527 selected_fpu
= fpu_default
;
28529 selected_fpu
= fpu_arch_fpa
;
28533 if (ARM_FEATURE_ZERO (selected_arch
))
28535 selected_arch
= cpu_default
;
28536 selected_cpu
= selected_arch
;
28538 ARM_MERGE_FEATURE_SETS (cpu_variant
, selected_cpu
, selected_fpu
);
28540 /* Autodection of feature mode: allow all features in cpu_variant but leave
28541 selected_cpu unset. It will be set in aeabi_set_public_attributes ()
28542 after all instruction have been processed and we can decide what CPU
28543 should be selected. */
28544 if (ARM_FEATURE_ZERO (selected_arch
))
28545 ARM_MERGE_FEATURE_SETS (cpu_variant
, arm_arch_any
, selected_fpu
);
28547 ARM_MERGE_FEATURE_SETS (cpu_variant
, selected_cpu
, selected_fpu
);
28550 autoselect_thumb_from_cpu_variant ();
28552 arm_arch_used
= thumb_arch_used
= arm_arch_none
;
28554 #if defined OBJ_COFF || defined OBJ_ELF
28556 unsigned int flags
= 0;
28558 #if defined OBJ_ELF
28559 flags
= meabi_flags
;
28561 switch (meabi_flags
)
28563 case EF_ARM_EABI_UNKNOWN
:
28565 /* Set the flags in the private structure. */
28566 if (uses_apcs_26
) flags
|= F_APCS26
;
28567 if (support_interwork
) flags
|= F_INTERWORK
;
28568 if (uses_apcs_float
) flags
|= F_APCS_FLOAT
;
28569 if (pic_code
) flags
|= F_PIC
;
28570 if (!ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_any_hard
))
28571 flags
|= F_SOFT_FLOAT
;
28573 switch (mfloat_abi_opt
)
28575 case ARM_FLOAT_ABI_SOFT
:
28576 case ARM_FLOAT_ABI_SOFTFP
:
28577 flags
|= F_SOFT_FLOAT
;
28580 case ARM_FLOAT_ABI_HARD
:
28581 if (flags
& F_SOFT_FLOAT
)
28582 as_bad (_("hard-float conflicts with specified fpu"));
28586 /* Using pure-endian doubles (even if soft-float). */
28587 if (ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_endian_pure
))
28588 flags
|= F_VFP_FLOAT
;
28590 #if defined OBJ_ELF
28591 if (ARM_CPU_HAS_FEATURE (cpu_variant
, fpu_arch_maverick
))
28592 flags
|= EF_ARM_MAVERICK_FLOAT
;
28595 case EF_ARM_EABI_VER4
:
28596 case EF_ARM_EABI_VER5
:
28597 /* No additional flags to set. */
28604 bfd_set_private_flags (stdoutput
, flags
);
28606 /* We have run out flags in the COFF header to encode the
28607 status of ATPCS support, so instead we create a dummy,
28608 empty, debug section called .arm.atpcs. */
28613 sec
= bfd_make_section (stdoutput
, ".arm.atpcs");
28617 bfd_set_section_flags
28618 (stdoutput
, sec
, SEC_READONLY
| SEC_DEBUGGING
/* | SEC_HAS_CONTENTS */);
28619 bfd_set_section_size (stdoutput
, sec
, 0);
28620 bfd_set_section_contents (stdoutput
, sec
, NULL
, 0, 0);
28626 /* Record the CPU type as well. */
28627 if (ARM_CPU_HAS_FEATURE (cpu_variant
, arm_cext_iwmmxt2
))
28628 mach
= bfd_mach_arm_iWMMXt2
;
28629 else if (ARM_CPU_HAS_FEATURE (cpu_variant
, arm_cext_iwmmxt
))
28630 mach
= bfd_mach_arm_iWMMXt
;
28631 else if (ARM_CPU_HAS_FEATURE (cpu_variant
, arm_cext_xscale
))
28632 mach
= bfd_mach_arm_XScale
;
28633 else if (ARM_CPU_HAS_FEATURE (cpu_variant
, arm_cext_maverick
))
28634 mach
= bfd_mach_arm_ep9312
;
28635 else if (ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v5e
))
28636 mach
= bfd_mach_arm_5TE
;
28637 else if (ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v5
))
28639 if (ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v4t
))
28640 mach
= bfd_mach_arm_5T
;
28642 mach
= bfd_mach_arm_5
;
28644 else if (ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v4
))
28646 if (ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v4t
))
28647 mach
= bfd_mach_arm_4T
;
28649 mach
= bfd_mach_arm_4
;
28651 else if (ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v3m
))
28652 mach
= bfd_mach_arm_3M
;
28653 else if (ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v3
))
28654 mach
= bfd_mach_arm_3
;
28655 else if (ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v2s
))
28656 mach
= bfd_mach_arm_2a
;
28657 else if (ARM_CPU_HAS_FEATURE (cpu_variant
, arm_ext_v2
))
28658 mach
= bfd_mach_arm_2
;
28660 mach
= bfd_mach_arm_unknown
;
28662 bfd_set_arch_mach (stdoutput
, TARGET_ARCH
, mach
);
28665 /* Command line processing. */
28668 Invocation line includes a switch not recognized by the base assembler.
28669 See if it's a processor-specific option.
28671 This routine is somewhat complicated by the need for backwards
28672 compatibility (since older releases of gcc can't be changed).
28673 The new options try to make the interface as compatible as
28676 New options (supported) are:
28678 -mcpu=<cpu name> Assemble for selected processor
28679 -march=<architecture name> Assemble for selected architecture
28680 -mfpu=<fpu architecture> Assemble for selected FPU.
28681 -EB/-mbig-endian Big-endian
28682 -EL/-mlittle-endian Little-endian
28683 -k Generate PIC code
28684 -mthumb Start in Thumb mode
28685 -mthumb-interwork Code supports ARM/Thumb interworking
28687 -m[no-]warn-deprecated Warn about deprecated features
28688 -m[no-]warn-syms Warn when symbols match instructions
28690 For now we will also provide support for:
28692 -mapcs-32 32-bit Program counter
28693 -mapcs-26 26-bit Program counter
28694 -macps-float Floats passed in FP registers
28695 -mapcs-reentrant Reentrant code
28697 (sometime these will probably be replaced with -mapcs=<list of options>
28698 and -matpcs=<list of options>)
28700 The remaining options are only supported for back-wards compatibility.
28701 Cpu variants, the arm part is optional:
28702 -m[arm]1 Currently not supported.
28703 -m[arm]2, -m[arm]250 Arm 2 and Arm 250 processor
28704 -m[arm]3 Arm 3 processor
28705 -m[arm]6[xx], Arm 6 processors
28706 -m[arm]7[xx][t][[d]m] Arm 7 processors
28707 -m[arm]8[10] Arm 8 processors
28708 -m[arm]9[20][tdmi] Arm 9 processors
28709 -mstrongarm[110[0]] StrongARM processors
28710 -mxscale XScale processors
28711 -m[arm]v[2345[t[e]]] Arm architectures
28712 -mall All (except the ARM1)
28714 -mfpa10, -mfpa11 FPA10 and 11 co-processor instructions
28715 -mfpe-old (No float load/store multiples)
28716 -mvfpxd VFP Single precision
28718 -mno-fpu Disable all floating point instructions
28720 The following CPU names are recognized:
28721 arm1, arm2, arm250, arm3, arm6, arm600, arm610, arm620,
28722 arm7, arm7m, arm7d, arm7dm, arm7di, arm7dmi, arm70, arm700,
28723 arm700i, arm710 arm710t, arm720, arm720t, arm740t, arm710c,
28724 arm7100, arm7500, arm7500fe, arm7tdmi, arm8, arm810, arm9,
28725 arm920, arm920t, arm940t, arm946, arm966, arm9tdmi, arm9e,
28726 arm10t arm10e, arm1020t, arm1020e, arm10200e,
28727 strongarm, strongarm110, strongarm1100, strongarm1110, xscale.
28731 const char * md_shortopts
= "m:k";
28733 #ifdef ARM_BI_ENDIAN
28734 #define OPTION_EB (OPTION_MD_BASE + 0)
28735 #define OPTION_EL (OPTION_MD_BASE + 1)
28737 #if TARGET_BYTES_BIG_ENDIAN
28738 #define OPTION_EB (OPTION_MD_BASE + 0)
28740 #define OPTION_EL (OPTION_MD_BASE + 1)
28743 #define OPTION_FIX_V4BX (OPTION_MD_BASE + 2)
28744 #define OPTION_FDPIC (OPTION_MD_BASE + 3)
28746 struct option md_longopts
[] =
28749 {"EB", no_argument
, NULL
, OPTION_EB
},
28752 {"EL", no_argument
, NULL
, OPTION_EL
},
28754 {"fix-v4bx", no_argument
, NULL
, OPTION_FIX_V4BX
},
28756 {"fdpic", no_argument
, NULL
, OPTION_FDPIC
},
28758 {NULL
, no_argument
, NULL
, 0}
28761 size_t md_longopts_size
= sizeof (md_longopts
);
28763 struct arm_option_table
28765 const char * option
; /* Option name to match. */
28766 const char * help
; /* Help information. */
28767 int * var
; /* Variable to change. */
28768 int value
; /* What to change it to. */
28769 const char * deprecated
; /* If non-null, print this message. */
28772 struct arm_option_table arm_opts
[] =
28774 {"k", N_("generate PIC code"), &pic_code
, 1, NULL
},
28775 {"mthumb", N_("assemble Thumb code"), &thumb_mode
, 1, NULL
},
28776 {"mthumb-interwork", N_("support ARM/Thumb interworking"),
28777 &support_interwork
, 1, NULL
},
28778 {"mapcs-32", N_("code uses 32-bit program counter"), &uses_apcs_26
, 0, NULL
},
28779 {"mapcs-26", N_("code uses 26-bit program counter"), &uses_apcs_26
, 1, NULL
},
28780 {"mapcs-float", N_("floating point args are in fp regs"), &uses_apcs_float
,
28782 {"mapcs-reentrant", N_("re-entrant code"), &pic_code
, 1, NULL
},
28783 {"matpcs", N_("code is ATPCS conformant"), &atpcs
, 1, NULL
},
28784 {"mbig-endian", N_("assemble for big-endian"), &target_big_endian
, 1, NULL
},
28785 {"mlittle-endian", N_("assemble for little-endian"), &target_big_endian
, 0,
28788 /* These are recognized by the assembler, but have no affect on code. */
28789 {"mapcs-frame", N_("use frame pointer"), NULL
, 0, NULL
},
28790 {"mapcs-stack-check", N_("use stack size checking"), NULL
, 0, NULL
},
28792 {"mwarn-deprecated", NULL
, &warn_on_deprecated
, 1, NULL
},
28793 {"mno-warn-deprecated", N_("do not warn on use of deprecated feature"),
28794 &warn_on_deprecated
, 0, NULL
},
28795 {"mwarn-syms", N_("warn about symbols that match instruction names [default]"), (int *) (& flag_warn_syms
), TRUE
, NULL
},
28796 {"mno-warn-syms", N_("disable warnings about symobls that match instructions"), (int *) (& flag_warn_syms
), FALSE
, NULL
},
28797 {NULL
, NULL
, NULL
, 0, NULL
}
28800 struct arm_legacy_option_table
28802 const char * option
; /* Option name to match. */
28803 const arm_feature_set
** var
; /* Variable to change. */
28804 const arm_feature_set value
; /* What to change it to. */
28805 const char * deprecated
; /* If non-null, print this message. */
28808 const struct arm_legacy_option_table arm_legacy_opts
[] =
28810 /* DON'T add any new processors to this list -- we want the whole list
28811 to go away... Add them to the processors table instead. */
28812 {"marm1", &legacy_cpu
, ARM_ARCH_V1
, N_("use -mcpu=arm1")},
28813 {"m1", &legacy_cpu
, ARM_ARCH_V1
, N_("use -mcpu=arm1")},
28814 {"marm2", &legacy_cpu
, ARM_ARCH_V2
, N_("use -mcpu=arm2")},
28815 {"m2", &legacy_cpu
, ARM_ARCH_V2
, N_("use -mcpu=arm2")},
28816 {"marm250", &legacy_cpu
, ARM_ARCH_V2S
, N_("use -mcpu=arm250")},
28817 {"m250", &legacy_cpu
, ARM_ARCH_V2S
, N_("use -mcpu=arm250")},
28818 {"marm3", &legacy_cpu
, ARM_ARCH_V2S
, N_("use -mcpu=arm3")},
28819 {"m3", &legacy_cpu
, ARM_ARCH_V2S
, N_("use -mcpu=arm3")},
28820 {"marm6", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm6")},
28821 {"m6", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm6")},
28822 {"marm600", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm600")},
28823 {"m600", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm600")},
28824 {"marm610", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm610")},
28825 {"m610", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm610")},
28826 {"marm620", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm620")},
28827 {"m620", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm620")},
28828 {"marm7", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm7")},
28829 {"m7", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm7")},
28830 {"marm70", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm70")},
28831 {"m70", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm70")},
28832 {"marm700", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm700")},
28833 {"m700", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm700")},
28834 {"marm700i", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm700i")},
28835 {"m700i", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm700i")},
28836 {"marm710", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm710")},
28837 {"m710", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm710")},
28838 {"marm710c", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm710c")},
28839 {"m710c", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm710c")},
28840 {"marm720", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm720")},
28841 {"m720", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm720")},
28842 {"marm7d", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm7d")},
28843 {"m7d", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm7d")},
28844 {"marm7di", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm7di")},
28845 {"m7di", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm7di")},
28846 {"marm7m", &legacy_cpu
, ARM_ARCH_V3M
, N_("use -mcpu=arm7m")},
28847 {"m7m", &legacy_cpu
, ARM_ARCH_V3M
, N_("use -mcpu=arm7m")},
28848 {"marm7dm", &legacy_cpu
, ARM_ARCH_V3M
, N_("use -mcpu=arm7dm")},
28849 {"m7dm", &legacy_cpu
, ARM_ARCH_V3M
, N_("use -mcpu=arm7dm")},
28850 {"marm7dmi", &legacy_cpu
, ARM_ARCH_V3M
, N_("use -mcpu=arm7dmi")},
28851 {"m7dmi", &legacy_cpu
, ARM_ARCH_V3M
, N_("use -mcpu=arm7dmi")},
28852 {"marm7100", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm7100")},
28853 {"m7100", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm7100")},
28854 {"marm7500", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm7500")},
28855 {"m7500", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm7500")},
28856 {"marm7500fe", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm7500fe")},
28857 {"m7500fe", &legacy_cpu
, ARM_ARCH_V3
, N_("use -mcpu=arm7500fe")},
28858 {"marm7t", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -mcpu=arm7tdmi")},
28859 {"m7t", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -mcpu=arm7tdmi")},
28860 {"marm7tdmi", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -mcpu=arm7tdmi")},
28861 {"m7tdmi", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -mcpu=arm7tdmi")},
28862 {"marm710t", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -mcpu=arm710t")},
28863 {"m710t", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -mcpu=arm710t")},
28864 {"marm720t", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -mcpu=arm720t")},
28865 {"m720t", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -mcpu=arm720t")},
28866 {"marm740t", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -mcpu=arm740t")},
28867 {"m740t", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -mcpu=arm740t")},
28868 {"marm8", &legacy_cpu
, ARM_ARCH_V4
, N_("use -mcpu=arm8")},
28869 {"m8", &legacy_cpu
, ARM_ARCH_V4
, N_("use -mcpu=arm8")},
28870 {"marm810", &legacy_cpu
, ARM_ARCH_V4
, N_("use -mcpu=arm810")},
28871 {"m810", &legacy_cpu
, ARM_ARCH_V4
, N_("use -mcpu=arm810")},
28872 {"marm9", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -mcpu=arm9")},
28873 {"m9", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -mcpu=arm9")},
28874 {"marm9tdmi", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -mcpu=arm9tdmi")},
28875 {"m9tdmi", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -mcpu=arm9tdmi")},
28876 {"marm920", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -mcpu=arm920")},
28877 {"m920", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -mcpu=arm920")},
28878 {"marm940", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -mcpu=arm940")},
28879 {"m940", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -mcpu=arm940")},
28880 {"mstrongarm", &legacy_cpu
, ARM_ARCH_V4
, N_("use -mcpu=strongarm")},
28881 {"mstrongarm110", &legacy_cpu
, ARM_ARCH_V4
,
28882 N_("use -mcpu=strongarm110")},
28883 {"mstrongarm1100", &legacy_cpu
, ARM_ARCH_V4
,
28884 N_("use -mcpu=strongarm1100")},
28885 {"mstrongarm1110", &legacy_cpu
, ARM_ARCH_V4
,
28886 N_("use -mcpu=strongarm1110")},
28887 {"mxscale", &legacy_cpu
, ARM_ARCH_XSCALE
, N_("use -mcpu=xscale")},
28888 {"miwmmxt", &legacy_cpu
, ARM_ARCH_IWMMXT
, N_("use -mcpu=iwmmxt")},
28889 {"mall", &legacy_cpu
, ARM_ANY
, N_("use -mcpu=all")},
28891 /* Architecture variants -- don't add any more to this list either. */
28892 {"mv2", &legacy_cpu
, ARM_ARCH_V2
, N_("use -march=armv2")},
28893 {"marmv2", &legacy_cpu
, ARM_ARCH_V2
, N_("use -march=armv2")},
28894 {"mv2a", &legacy_cpu
, ARM_ARCH_V2S
, N_("use -march=armv2a")},
28895 {"marmv2a", &legacy_cpu
, ARM_ARCH_V2S
, N_("use -march=armv2a")},
28896 {"mv3", &legacy_cpu
, ARM_ARCH_V3
, N_("use -march=armv3")},
28897 {"marmv3", &legacy_cpu
, ARM_ARCH_V3
, N_("use -march=armv3")},
28898 {"mv3m", &legacy_cpu
, ARM_ARCH_V3M
, N_("use -march=armv3m")},
28899 {"marmv3m", &legacy_cpu
, ARM_ARCH_V3M
, N_("use -march=armv3m")},
28900 {"mv4", &legacy_cpu
, ARM_ARCH_V4
, N_("use -march=armv4")},
28901 {"marmv4", &legacy_cpu
, ARM_ARCH_V4
, N_("use -march=armv4")},
28902 {"mv4t", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -march=armv4t")},
28903 {"marmv4t", &legacy_cpu
, ARM_ARCH_V4T
, N_("use -march=armv4t")},
28904 {"mv5", &legacy_cpu
, ARM_ARCH_V5
, N_("use -march=armv5")},
28905 {"marmv5", &legacy_cpu
, ARM_ARCH_V5
, N_("use -march=armv5")},
28906 {"mv5t", &legacy_cpu
, ARM_ARCH_V5T
, N_("use -march=armv5t")},
28907 {"marmv5t", &legacy_cpu
, ARM_ARCH_V5T
, N_("use -march=armv5t")},
28908 {"mv5e", &legacy_cpu
, ARM_ARCH_V5TE
, N_("use -march=armv5te")},
28909 {"marmv5e", &legacy_cpu
, ARM_ARCH_V5TE
, N_("use -march=armv5te")},
28911 /* Floating point variants -- don't add any more to this list either. */
28912 {"mfpe-old", &legacy_fpu
, FPU_ARCH_FPE
, N_("use -mfpu=fpe")},
28913 {"mfpa10", &legacy_fpu
, FPU_ARCH_FPA
, N_("use -mfpu=fpa10")},
28914 {"mfpa11", &legacy_fpu
, FPU_ARCH_FPA
, N_("use -mfpu=fpa11")},
28915 {"mno-fpu", &legacy_fpu
, ARM_ARCH_NONE
,
28916 N_("use either -mfpu=softfpa or -mfpu=softvfp")},
28918 {NULL
, NULL
, ARM_ARCH_NONE
, NULL
}
28921 struct arm_cpu_option_table
28925 const arm_feature_set value
;
28926 const arm_feature_set ext
;
28927 /* For some CPUs we assume an FPU unless the user explicitly sets
28929 const arm_feature_set default_fpu
;
28930 /* The canonical name of the CPU, or NULL to use NAME converted to upper
28932 const char * canonical_name
;
28935 /* This list should, at a minimum, contain all the cpu names
28936 recognized by GCC. */
28937 #define ARM_CPU_OPT(N, CN, V, E, DF) { N, sizeof (N) - 1, V, E, DF, CN }
28939 static const struct arm_cpu_option_table arm_cpus
[] =
28941 ARM_CPU_OPT ("all", NULL
, ARM_ANY
,
28944 ARM_CPU_OPT ("arm1", NULL
, ARM_ARCH_V1
,
28947 ARM_CPU_OPT ("arm2", NULL
, ARM_ARCH_V2
,
28950 ARM_CPU_OPT ("arm250", NULL
, ARM_ARCH_V2S
,
28953 ARM_CPU_OPT ("arm3", NULL
, ARM_ARCH_V2S
,
28956 ARM_CPU_OPT ("arm6", NULL
, ARM_ARCH_V3
,
28959 ARM_CPU_OPT ("arm60", NULL
, ARM_ARCH_V3
,
28962 ARM_CPU_OPT ("arm600", NULL
, ARM_ARCH_V3
,
28965 ARM_CPU_OPT ("arm610", NULL
, ARM_ARCH_V3
,
28968 ARM_CPU_OPT ("arm620", NULL
, ARM_ARCH_V3
,
28971 ARM_CPU_OPT ("arm7", NULL
, ARM_ARCH_V3
,
28974 ARM_CPU_OPT ("arm7m", NULL
, ARM_ARCH_V3M
,
28977 ARM_CPU_OPT ("arm7d", NULL
, ARM_ARCH_V3
,
28980 ARM_CPU_OPT ("arm7dm", NULL
, ARM_ARCH_V3M
,
28983 ARM_CPU_OPT ("arm7di", NULL
, ARM_ARCH_V3
,
28986 ARM_CPU_OPT ("arm7dmi", NULL
, ARM_ARCH_V3M
,
28989 ARM_CPU_OPT ("arm70", NULL
, ARM_ARCH_V3
,
28992 ARM_CPU_OPT ("arm700", NULL
, ARM_ARCH_V3
,
28995 ARM_CPU_OPT ("arm700i", NULL
, ARM_ARCH_V3
,
28998 ARM_CPU_OPT ("arm710", NULL
, ARM_ARCH_V3
,
29001 ARM_CPU_OPT ("arm710t", NULL
, ARM_ARCH_V4T
,
29004 ARM_CPU_OPT ("arm720", NULL
, ARM_ARCH_V3
,
29007 ARM_CPU_OPT ("arm720t", NULL
, ARM_ARCH_V4T
,
29010 ARM_CPU_OPT ("arm740t", NULL
, ARM_ARCH_V4T
,
29013 ARM_CPU_OPT ("arm710c", NULL
, ARM_ARCH_V3
,
29016 ARM_CPU_OPT ("arm7100", NULL
, ARM_ARCH_V3
,
29019 ARM_CPU_OPT ("arm7500", NULL
, ARM_ARCH_V3
,
29022 ARM_CPU_OPT ("arm7500fe", NULL
, ARM_ARCH_V3
,
29025 ARM_CPU_OPT ("arm7t", NULL
, ARM_ARCH_V4T
,
29028 ARM_CPU_OPT ("arm7tdmi", NULL
, ARM_ARCH_V4T
,
29031 ARM_CPU_OPT ("arm7tdmi-s", NULL
, ARM_ARCH_V4T
,
29034 ARM_CPU_OPT ("arm8", NULL
, ARM_ARCH_V4
,
29037 ARM_CPU_OPT ("arm810", NULL
, ARM_ARCH_V4
,
29040 ARM_CPU_OPT ("strongarm", NULL
, ARM_ARCH_V4
,
29043 ARM_CPU_OPT ("strongarm1", NULL
, ARM_ARCH_V4
,
29046 ARM_CPU_OPT ("strongarm110", NULL
, ARM_ARCH_V4
,
29049 ARM_CPU_OPT ("strongarm1100", NULL
, ARM_ARCH_V4
,
29052 ARM_CPU_OPT ("strongarm1110", NULL
, ARM_ARCH_V4
,
29055 ARM_CPU_OPT ("arm9", NULL
, ARM_ARCH_V4T
,
29058 ARM_CPU_OPT ("arm920", "ARM920T", ARM_ARCH_V4T
,
29061 ARM_CPU_OPT ("arm920t", NULL
, ARM_ARCH_V4T
,
29064 ARM_CPU_OPT ("arm922t", NULL
, ARM_ARCH_V4T
,
29067 ARM_CPU_OPT ("arm940t", NULL
, ARM_ARCH_V4T
,
29070 ARM_CPU_OPT ("arm9tdmi", NULL
, ARM_ARCH_V4T
,
29073 ARM_CPU_OPT ("fa526", NULL
, ARM_ARCH_V4
,
29076 ARM_CPU_OPT ("fa626", NULL
, ARM_ARCH_V4
,
29080 /* For V5 or later processors we default to using VFP; but the user
29081 should really set the FPU type explicitly. */
29082 ARM_CPU_OPT ("arm9e-r0", NULL
, ARM_ARCH_V5TExP
,
29085 ARM_CPU_OPT ("arm9e", NULL
, ARM_ARCH_V5TE
,
29088 ARM_CPU_OPT ("arm926ej", "ARM926EJ-S", ARM_ARCH_V5TEJ
,
29091 ARM_CPU_OPT ("arm926ejs", "ARM926EJ-S", ARM_ARCH_V5TEJ
,
29094 ARM_CPU_OPT ("arm926ej-s", NULL
, ARM_ARCH_V5TEJ
,
29097 ARM_CPU_OPT ("arm946e-r0", NULL
, ARM_ARCH_V5TExP
,
29100 ARM_CPU_OPT ("arm946e", "ARM946E-S", ARM_ARCH_V5TE
,
29103 ARM_CPU_OPT ("arm946e-s", NULL
, ARM_ARCH_V5TE
,
29106 ARM_CPU_OPT ("arm966e-r0", NULL
, ARM_ARCH_V5TExP
,
29109 ARM_CPU_OPT ("arm966e", "ARM966E-S", ARM_ARCH_V5TE
,
29112 ARM_CPU_OPT ("arm966e-s", NULL
, ARM_ARCH_V5TE
,
29115 ARM_CPU_OPT ("arm968e-s", NULL
, ARM_ARCH_V5TE
,
29118 ARM_CPU_OPT ("arm10t", NULL
, ARM_ARCH_V5T
,
29121 ARM_CPU_OPT ("arm10tdmi", NULL
, ARM_ARCH_V5T
,
29124 ARM_CPU_OPT ("arm10e", NULL
, ARM_ARCH_V5TE
,
29127 ARM_CPU_OPT ("arm1020", "ARM1020E", ARM_ARCH_V5TE
,
29130 ARM_CPU_OPT ("arm1020t", NULL
, ARM_ARCH_V5T
,
29133 ARM_CPU_OPT ("arm1020e", NULL
, ARM_ARCH_V5TE
,
29136 ARM_CPU_OPT ("arm1022e", NULL
, ARM_ARCH_V5TE
,
29139 ARM_CPU_OPT ("arm1026ejs", "ARM1026EJ-S", ARM_ARCH_V5TEJ
,
29142 ARM_CPU_OPT ("arm1026ej-s", NULL
, ARM_ARCH_V5TEJ
,
29145 ARM_CPU_OPT ("fa606te", NULL
, ARM_ARCH_V5TE
,
29148 ARM_CPU_OPT ("fa616te", NULL
, ARM_ARCH_V5TE
,
29151 ARM_CPU_OPT ("fa626te", NULL
, ARM_ARCH_V5TE
,
29154 ARM_CPU_OPT ("fmp626", NULL
, ARM_ARCH_V5TE
,
29157 ARM_CPU_OPT ("fa726te", NULL
, ARM_ARCH_V5TE
,
29160 ARM_CPU_OPT ("arm1136js", "ARM1136J-S", ARM_ARCH_V6
,
29163 ARM_CPU_OPT ("arm1136j-s", NULL
, ARM_ARCH_V6
,
29166 ARM_CPU_OPT ("arm1136jfs", "ARM1136JF-S", ARM_ARCH_V6
,
29169 ARM_CPU_OPT ("arm1136jf-s", NULL
, ARM_ARCH_V6
,
29172 ARM_CPU_OPT ("mpcore", "MPCore", ARM_ARCH_V6K
,
29175 ARM_CPU_OPT ("mpcorenovfp", "MPCore", ARM_ARCH_V6K
,
29178 ARM_CPU_OPT ("arm1156t2-s", NULL
, ARM_ARCH_V6T2
,
29181 ARM_CPU_OPT ("arm1156t2f-s", NULL
, ARM_ARCH_V6T2
,
29184 ARM_CPU_OPT ("arm1176jz-s", NULL
, ARM_ARCH_V6KZ
,
29187 ARM_CPU_OPT ("arm1176jzf-s", NULL
, ARM_ARCH_V6KZ
,
29190 ARM_CPU_OPT ("cortex-a5", "Cortex-A5", ARM_ARCH_V7A
,
29191 ARM_FEATURE_CORE_LOW (ARM_EXT_MP
| ARM_EXT_SEC
),
29193 ARM_CPU_OPT ("cortex-a7", "Cortex-A7", ARM_ARCH_V7VE
,
29195 FPU_ARCH_NEON_VFP_V4
),
29196 ARM_CPU_OPT ("cortex-a8", "Cortex-A8", ARM_ARCH_V7A
,
29197 ARM_FEATURE_CORE_LOW (ARM_EXT_SEC
),
29198 ARM_FEATURE_COPROC (FPU_VFP_V3
| FPU_NEON_EXT_V1
)),
29199 ARM_CPU_OPT ("cortex-a9", "Cortex-A9", ARM_ARCH_V7A
,
29200 ARM_FEATURE_CORE_LOW (ARM_EXT_MP
| ARM_EXT_SEC
),
29201 ARM_FEATURE_COPROC (FPU_VFP_V3
| FPU_NEON_EXT_V1
)),
29202 ARM_CPU_OPT ("cortex-a12", "Cortex-A12", ARM_ARCH_V7VE
,
29204 FPU_ARCH_NEON_VFP_V4
),
29205 ARM_CPU_OPT ("cortex-a15", "Cortex-A15", ARM_ARCH_V7VE
,
29207 FPU_ARCH_NEON_VFP_V4
),
29208 ARM_CPU_OPT ("cortex-a17", "Cortex-A17", ARM_ARCH_V7VE
,
29210 FPU_ARCH_NEON_VFP_V4
),
29211 ARM_CPU_OPT ("cortex-a32", "Cortex-A32", ARM_ARCH_V8A
,
29212 ARM_FEATURE_COPROC (CRC_EXT_ARMV8
),
29213 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8
),
29214 ARM_CPU_OPT ("cortex-a35", "Cortex-A35", ARM_ARCH_V8A
,
29215 ARM_FEATURE_COPROC (CRC_EXT_ARMV8
),
29216 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8
),
29217 ARM_CPU_OPT ("cortex-a53", "Cortex-A53", ARM_ARCH_V8A
,
29218 ARM_FEATURE_COPROC (CRC_EXT_ARMV8
),
29219 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8
),
29220 ARM_CPU_OPT ("cortex-a55", "Cortex-A55", ARM_ARCH_V8_2A
,
29221 ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST
),
29222 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_DOTPROD
),
29223 ARM_CPU_OPT ("cortex-a57", "Cortex-A57", ARM_ARCH_V8A
,
29224 ARM_FEATURE_COPROC (CRC_EXT_ARMV8
),
29225 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8
),
29226 ARM_CPU_OPT ("cortex-a72", "Cortex-A72", ARM_ARCH_V8A
,
29227 ARM_FEATURE_COPROC (CRC_EXT_ARMV8
),
29228 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8
),
29229 ARM_CPU_OPT ("cortex-a73", "Cortex-A73", ARM_ARCH_V8A
,
29230 ARM_FEATURE_COPROC (CRC_EXT_ARMV8
),
29231 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8
),
29232 ARM_CPU_OPT ("cortex-a75", "Cortex-A75", ARM_ARCH_V8_2A
,
29233 ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST
),
29234 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_DOTPROD
),
29235 ARM_CPU_OPT ("cortex-a76", "Cortex-A76", ARM_ARCH_V8_2A
,
29236 ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST
),
29237 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_DOTPROD
),
29238 ARM_CPU_OPT ("ares", "Ares", ARM_ARCH_V8_2A
,
29239 ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST
),
29240 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_DOTPROD
),
29241 ARM_CPU_OPT ("cortex-r4", "Cortex-R4", ARM_ARCH_V7R
,
29244 ARM_CPU_OPT ("cortex-r4f", "Cortex-R4F", ARM_ARCH_V7R
,
29246 FPU_ARCH_VFP_V3D16
),
29247 ARM_CPU_OPT ("cortex-r5", "Cortex-R5", ARM_ARCH_V7R
,
29248 ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV
),
29250 ARM_CPU_OPT ("cortex-r7", "Cortex-R7", ARM_ARCH_V7R
,
29251 ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV
),
29252 FPU_ARCH_VFP_V3D16
),
29253 ARM_CPU_OPT ("cortex-r8", "Cortex-R8", ARM_ARCH_V7R
,
29254 ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV
),
29255 FPU_ARCH_VFP_V3D16
),
29256 ARM_CPU_OPT ("cortex-r52", "Cortex-R52", ARM_ARCH_V8R
,
29257 ARM_FEATURE_COPROC (CRC_EXT_ARMV8
),
29258 FPU_ARCH_NEON_VFP_ARMV8
),
29259 ARM_CPU_OPT ("cortex-m33", "Cortex-M33", ARM_ARCH_V8M_MAIN
,
29260 ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP
| ARM_EXT_V6_DSP
),
29262 ARM_CPU_OPT ("cortex-m23", "Cortex-M23", ARM_ARCH_V8M_BASE
,
29265 ARM_CPU_OPT ("cortex-m7", "Cortex-M7", ARM_ARCH_V7EM
,
29268 ARM_CPU_OPT ("cortex-m4", "Cortex-M4", ARM_ARCH_V7EM
,
29271 ARM_CPU_OPT ("cortex-m3", "Cortex-M3", ARM_ARCH_V7M
,
29274 ARM_CPU_OPT ("cortex-m1", "Cortex-M1", ARM_ARCH_V6SM
,
29277 ARM_CPU_OPT ("cortex-m0", "Cortex-M0", ARM_ARCH_V6SM
,
29280 ARM_CPU_OPT ("cortex-m0plus", "Cortex-M0+", ARM_ARCH_V6SM
,
29283 ARM_CPU_OPT ("exynos-m1", "Samsung Exynos M1", ARM_ARCH_V8A
,
29284 ARM_FEATURE_COPROC (CRC_EXT_ARMV8
),
29285 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8
),
29286 ARM_CPU_OPT ("neoverse-n1", "Neoverse N1", ARM_ARCH_V8_2A
,
29287 ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST
),
29288 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_DOTPROD
),
29289 /* ??? XSCALE is really an architecture. */
29290 ARM_CPU_OPT ("xscale", NULL
, ARM_ARCH_XSCALE
,
29294 /* ??? iwmmxt is not a processor. */
29295 ARM_CPU_OPT ("iwmmxt", NULL
, ARM_ARCH_IWMMXT
,
29298 ARM_CPU_OPT ("iwmmxt2", NULL
, ARM_ARCH_IWMMXT2
,
29301 ARM_CPU_OPT ("i80200", NULL
, ARM_ARCH_XSCALE
,
29306 ARM_CPU_OPT ("ep9312", "ARM920T",
29307 ARM_FEATURE_LOW (ARM_AEXT_V4T
, ARM_CEXT_MAVERICK
),
29308 ARM_ARCH_NONE
, FPU_ARCH_MAVERICK
),
29310 /* Marvell processors. */
29311 ARM_CPU_OPT ("marvell-pj4", NULL
, ARM_ARCH_V7A
,
29312 ARM_FEATURE_CORE_LOW (ARM_EXT_MP
| ARM_EXT_SEC
),
29313 FPU_ARCH_VFP_V3D16
),
29314 ARM_CPU_OPT ("marvell-whitney", NULL
, ARM_ARCH_V7A
,
29315 ARM_FEATURE_CORE_LOW (ARM_EXT_MP
| ARM_EXT_SEC
),
29316 FPU_ARCH_NEON_VFP_V4
),
29318 /* APM X-Gene family. */
29319 ARM_CPU_OPT ("xgene1", "APM X-Gene 1", ARM_ARCH_V8A
,
29321 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8
),
29322 ARM_CPU_OPT ("xgene2", "APM X-Gene 2", ARM_ARCH_V8A
,
29323 ARM_FEATURE_COPROC (CRC_EXT_ARMV8
),
29324 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8
),
29326 { NULL
, 0, ARM_ARCH_NONE
, ARM_ARCH_NONE
, ARM_ARCH_NONE
, NULL
}
29330 struct arm_ext_table
29334 const arm_feature_set merge
;
29335 const arm_feature_set clear
;
29338 struct arm_arch_option_table
29342 const arm_feature_set value
;
29343 const arm_feature_set default_fpu
;
29344 const struct arm_ext_table
* ext_table
;
29347 /* Used to add support for +E and +noE extension. */
29348 #define ARM_EXT(E, M, C) { E, sizeof (E) - 1, M, C }
29349 /* Used to add support for a +E extension. */
29350 #define ARM_ADD(E, M) { E, sizeof(E) - 1, M, ARM_ARCH_NONE }
29351 /* Used to add support for a +noE extension. */
29352 #define ARM_REMOVE(E, C) { E, sizeof(E) -1, ARM_ARCH_NONE, C }
29354 #define ALL_FP ARM_FEATURE (0, ARM_EXT2_FP16_INST | ARM_EXT2_FP16_FML, \
29355 ~0 & ~FPU_ENDIAN_PURE)
29357 static const struct arm_ext_table armv5te_ext_table
[] =
29359 ARM_EXT ("fp", FPU_ARCH_VFP_V2
, ALL_FP
),
29360 { NULL
, 0, ARM_ARCH_NONE
, ARM_ARCH_NONE
}
29363 static const struct arm_ext_table armv7_ext_table
[] =
29365 ARM_EXT ("fp", FPU_ARCH_VFP_V3D16
, ALL_FP
),
29366 { NULL
, 0, ARM_ARCH_NONE
, ARM_ARCH_NONE
}
29369 static const struct arm_ext_table armv7ve_ext_table
[] =
29371 ARM_EXT ("fp", FPU_ARCH_VFP_V4D16
, ALL_FP
),
29372 ARM_ADD ("vfpv3-d16", FPU_ARCH_VFP_V3D16
),
29373 ARM_ADD ("vfpv3", FPU_ARCH_VFP_V3
),
29374 ARM_ADD ("vfpv3-d16-fp16", FPU_ARCH_VFP_V3D16_FP16
),
29375 ARM_ADD ("vfpv3-fp16", FPU_ARCH_VFP_V3_FP16
),
29376 ARM_ADD ("vfpv4-d16", FPU_ARCH_VFP_V4D16
), /* Alias for +fp. */
29377 ARM_ADD ("vfpv4", FPU_ARCH_VFP_V4
),
29379 ARM_EXT ("simd", FPU_ARCH_NEON_VFP_V4
,
29380 ARM_FEATURE_COPROC (FPU_NEON_EXT_V1
| FPU_NEON_EXT_FMA
)),
29382 /* Aliases for +simd. */
29383 ARM_ADD ("neon-vfpv4", FPU_ARCH_NEON_VFP_V4
),
29385 ARM_ADD ("neon", FPU_ARCH_VFP_V3_PLUS_NEON_V1
),
29386 ARM_ADD ("neon-vfpv3", FPU_ARCH_VFP_V3_PLUS_NEON_V1
),
29387 ARM_ADD ("neon-fp16", FPU_ARCH_NEON_FP16
),
29389 { NULL
, 0, ARM_ARCH_NONE
, ARM_ARCH_NONE
}
29392 static const struct arm_ext_table armv7a_ext_table
[] =
29394 ARM_EXT ("fp", FPU_ARCH_VFP_V3D16
, ALL_FP
),
29395 ARM_ADD ("vfpv3-d16", FPU_ARCH_VFP_V3D16
), /* Alias for +fp. */
29396 ARM_ADD ("vfpv3", FPU_ARCH_VFP_V3
),
29397 ARM_ADD ("vfpv3-d16-fp16", FPU_ARCH_VFP_V3D16_FP16
),
29398 ARM_ADD ("vfpv3-fp16", FPU_ARCH_VFP_V3_FP16
),
29399 ARM_ADD ("vfpv4-d16", FPU_ARCH_VFP_V4D16
),
29400 ARM_ADD ("vfpv4", FPU_ARCH_VFP_V4
),
29402 ARM_EXT ("simd", FPU_ARCH_VFP_V3_PLUS_NEON_V1
,
29403 ARM_FEATURE_COPROC (FPU_NEON_EXT_V1
| FPU_NEON_EXT_FMA
)),
29405 /* Aliases for +simd. */
29406 ARM_ADD ("neon", FPU_ARCH_VFP_V3_PLUS_NEON_V1
),
29407 ARM_ADD ("neon-vfpv3", FPU_ARCH_VFP_V3_PLUS_NEON_V1
),
29409 ARM_ADD ("neon-fp16", FPU_ARCH_NEON_FP16
),
29410 ARM_ADD ("neon-vfpv4", FPU_ARCH_NEON_VFP_V4
),
29412 ARM_ADD ("mp", ARM_FEATURE_CORE_LOW (ARM_EXT_MP
)),
29413 ARM_ADD ("sec", ARM_FEATURE_CORE_LOW (ARM_EXT_SEC
)),
29414 { NULL
, 0, ARM_ARCH_NONE
, ARM_ARCH_NONE
}
29417 static const struct arm_ext_table armv7r_ext_table
[] =
29419 ARM_ADD ("fp.sp", FPU_ARCH_VFP_V3xD
),
29420 ARM_ADD ("vfpv3xd", FPU_ARCH_VFP_V3xD
), /* Alias for +fp.sp. */
29421 ARM_EXT ("fp", FPU_ARCH_VFP_V3D16
, ALL_FP
),
29422 ARM_ADD ("vfpv3-d16", FPU_ARCH_VFP_V3D16
), /* Alias for +fp. */
29423 ARM_ADD ("vfpv3xd-fp16", FPU_ARCH_VFP_V3xD_FP16
),
29424 ARM_ADD ("vfpv3-d16-fp16", FPU_ARCH_VFP_V3D16_FP16
),
29425 ARM_EXT ("idiv", ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV
| ARM_EXT_DIV
),
29426 ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV
| ARM_EXT_DIV
)),
29427 { NULL
, 0, ARM_ARCH_NONE
, ARM_ARCH_NONE
}
29430 static const struct arm_ext_table armv7em_ext_table
[] =
29432 ARM_EXT ("fp", FPU_ARCH_VFP_V4_SP_D16
, ALL_FP
),
29433 /* Alias for +fp, used to be known as fpv4-sp-d16. */
29434 ARM_ADD ("vfpv4-sp-d16", FPU_ARCH_VFP_V4_SP_D16
),
29435 ARM_ADD ("fpv5", FPU_ARCH_VFP_V5_SP_D16
),
29436 ARM_ADD ("fp.dp", FPU_ARCH_VFP_V5D16
),
29437 ARM_ADD ("fpv5-d16", FPU_ARCH_VFP_V5D16
),
29438 { NULL
, 0, ARM_ARCH_NONE
, ARM_ARCH_NONE
}
29441 static const struct arm_ext_table armv8a_ext_table
[] =
29443 ARM_ADD ("crc", ARCH_CRC_ARMV8
),
29444 ARM_ADD ("simd", FPU_ARCH_NEON_VFP_ARMV8
),
29445 ARM_EXT ("crypto", FPU_ARCH_CRYPTO_NEON_VFP_ARMV8
,
29446 ARM_FEATURE_COPROC (FPU_CRYPTO_ARMV8
)),
29448 /* Armv8-a does not allow an FP implementation without SIMD, so the user
29449 should use the +simd option to turn on FP. */
29450 ARM_REMOVE ("fp", ALL_FP
),
29451 ARM_ADD ("sb", ARM_FEATURE_CORE_HIGH (ARM_EXT2_SB
)),
29452 ARM_ADD ("predres", ARM_FEATURE_CORE_HIGH (ARM_EXT2_PREDRES
)),
29453 { NULL
, 0, ARM_ARCH_NONE
, ARM_ARCH_NONE
}
29457 static const struct arm_ext_table armv81a_ext_table
[] =
29459 ARM_ADD ("simd", FPU_ARCH_NEON_VFP_ARMV8_1
),
29460 ARM_EXT ("crypto", FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_1
,
29461 ARM_FEATURE_COPROC (FPU_CRYPTO_ARMV8
)),
29463 /* Armv8-a does not allow an FP implementation without SIMD, so the user
29464 should use the +simd option to turn on FP. */
29465 ARM_REMOVE ("fp", ALL_FP
),
29466 ARM_ADD ("sb", ARM_FEATURE_CORE_HIGH (ARM_EXT2_SB
)),
29467 ARM_ADD ("predres", ARM_FEATURE_CORE_HIGH (ARM_EXT2_PREDRES
)),
29468 { NULL
, 0, ARM_ARCH_NONE
, ARM_ARCH_NONE
}
29471 static const struct arm_ext_table armv82a_ext_table
[] =
29473 ARM_ADD ("simd", FPU_ARCH_NEON_VFP_ARMV8_1
),
29474 ARM_ADD ("fp16", FPU_ARCH_NEON_VFP_ARMV8_2_FP16
),
29475 ARM_ADD ("fp16fml", FPU_ARCH_NEON_VFP_ARMV8_2_FP16FML
),
29476 ARM_EXT ("crypto", FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_1
,
29477 ARM_FEATURE_COPROC (FPU_CRYPTO_ARMV8
)),
29478 ARM_ADD ("dotprod", FPU_ARCH_DOTPROD_NEON_VFP_ARMV8
),
29480 /* Armv8-a does not allow an FP implementation without SIMD, so the user
29481 should use the +simd option to turn on FP. */
29482 ARM_REMOVE ("fp", ALL_FP
),
29483 ARM_ADD ("sb", ARM_FEATURE_CORE_HIGH (ARM_EXT2_SB
)),
29484 ARM_ADD ("predres", ARM_FEATURE_CORE_HIGH (ARM_EXT2_PREDRES
)),
29485 { NULL
, 0, ARM_ARCH_NONE
, ARM_ARCH_NONE
}
29488 static const struct arm_ext_table armv84a_ext_table
[] =
29490 ARM_ADD ("simd", FPU_ARCH_DOTPROD_NEON_VFP_ARMV8
),
29491 ARM_ADD ("fp16", FPU_ARCH_NEON_VFP_ARMV8_4_FP16FML
),
29492 ARM_EXT ("crypto", FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_4
,
29493 ARM_FEATURE_COPROC (FPU_CRYPTO_ARMV8
)),
29495 /* Armv8-a does not allow an FP implementation without SIMD, so the user
29496 should use the +simd option to turn on FP. */
29497 ARM_REMOVE ("fp", ALL_FP
),
29498 ARM_ADD ("sb", ARM_FEATURE_CORE_HIGH (ARM_EXT2_SB
)),
29499 ARM_ADD ("predres", ARM_FEATURE_CORE_HIGH (ARM_EXT2_PREDRES
)),
29500 { NULL
, 0, ARM_ARCH_NONE
, ARM_ARCH_NONE
}
29503 static const struct arm_ext_table armv85a_ext_table
[] =
29505 ARM_ADD ("simd", FPU_ARCH_DOTPROD_NEON_VFP_ARMV8
),
29506 ARM_ADD ("fp16", FPU_ARCH_NEON_VFP_ARMV8_4_FP16FML
),
29507 ARM_EXT ("crypto", FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_4
,
29508 ARM_FEATURE_COPROC (FPU_CRYPTO_ARMV8
)),
29510 /* Armv8-a does not allow an FP implementation without SIMD, so the user
29511 should use the +simd option to turn on FP. */
29512 ARM_REMOVE ("fp", ALL_FP
),
29513 { NULL
, 0, ARM_ARCH_NONE
, ARM_ARCH_NONE
}
29516 static const struct arm_ext_table armv8m_main_ext_table
[] =
29518 ARM_EXT ("dsp", ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP
| ARM_EXT_V6_DSP
),
29519 ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP
| ARM_EXT_V6_DSP
)),
29520 ARM_EXT ("fp", FPU_ARCH_VFP_V5_SP_D16
, ALL_FP
),
29521 ARM_ADD ("fp.dp", FPU_ARCH_VFP_V5D16
),
29522 { NULL
, 0, ARM_ARCH_NONE
, ARM_ARCH_NONE
}
29525 static const struct arm_ext_table armv8_1m_main_ext_table
[] =
29527 ARM_EXT ("dsp", ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP
| ARM_EXT_V6_DSP
),
29528 ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP
| ARM_EXT_V6_DSP
)),
29530 ARM_FEATURE (0, ARM_EXT2_FP16_INST
,
29531 FPU_VFP_V5_SP_D16
| FPU_VFP_EXT_FP16
| FPU_VFP_EXT_FMA
),
29534 ARM_FEATURE (0, ARM_EXT2_FP16_INST
,
29535 FPU_VFP_V5D16
| FPU_VFP_EXT_FP16
| FPU_VFP_EXT_FMA
)),
29536 ARM_EXT ("mve", ARM_FEATURE_COPROC (FPU_MVE
),
29537 ARM_FEATURE_COPROC (FPU_MVE
| FPU_MVE_FP
)),
29539 ARM_FEATURE (0, ARM_EXT2_FP16_INST
,
29540 FPU_MVE
| FPU_MVE_FP
| FPU_VFP_V5_SP_D16
|
29541 FPU_VFP_EXT_FP16
| FPU_VFP_EXT_FMA
)),
29542 { NULL
, 0, ARM_ARCH_NONE
, ARM_ARCH_NONE
}
29545 static const struct arm_ext_table armv8r_ext_table
[] =
29547 ARM_ADD ("crc", ARCH_CRC_ARMV8
),
29548 ARM_ADD ("simd", FPU_ARCH_NEON_VFP_ARMV8
),
29549 ARM_EXT ("crypto", FPU_ARCH_CRYPTO_NEON_VFP_ARMV8
,
29550 ARM_FEATURE_COPROC (FPU_CRYPTO_ARMV8
)),
29551 ARM_REMOVE ("fp", ALL_FP
),
29552 ARM_ADD ("fp.sp", FPU_ARCH_VFP_V5_SP_D16
),
29553 { NULL
, 0, ARM_ARCH_NONE
, ARM_ARCH_NONE
}
29556 /* This list should, at a minimum, contain all the architecture names
29557 recognized by GCC. */
29558 #define ARM_ARCH_OPT(N, V, DF) { N, sizeof (N) - 1, V, DF, NULL }
29559 #define ARM_ARCH_OPT2(N, V, DF, ext) \
29560 { N, sizeof (N) - 1, V, DF, ext##_ext_table }
29562 static const struct arm_arch_option_table arm_archs
[] =
29564 ARM_ARCH_OPT ("all", ARM_ANY
, FPU_ARCH_FPA
),
29565 ARM_ARCH_OPT ("armv1", ARM_ARCH_V1
, FPU_ARCH_FPA
),
29566 ARM_ARCH_OPT ("armv2", ARM_ARCH_V2
, FPU_ARCH_FPA
),
29567 ARM_ARCH_OPT ("armv2a", ARM_ARCH_V2S
, FPU_ARCH_FPA
),
29568 ARM_ARCH_OPT ("armv2s", ARM_ARCH_V2S
, FPU_ARCH_FPA
),
29569 ARM_ARCH_OPT ("armv3", ARM_ARCH_V3
, FPU_ARCH_FPA
),
29570 ARM_ARCH_OPT ("armv3m", ARM_ARCH_V3M
, FPU_ARCH_FPA
),
29571 ARM_ARCH_OPT ("armv4", ARM_ARCH_V4
, FPU_ARCH_FPA
),
29572 ARM_ARCH_OPT ("armv4xm", ARM_ARCH_V4xM
, FPU_ARCH_FPA
),
29573 ARM_ARCH_OPT ("armv4t", ARM_ARCH_V4T
, FPU_ARCH_FPA
),
29574 ARM_ARCH_OPT ("armv4txm", ARM_ARCH_V4TxM
, FPU_ARCH_FPA
),
29575 ARM_ARCH_OPT ("armv5", ARM_ARCH_V5
, FPU_ARCH_VFP
),
29576 ARM_ARCH_OPT ("armv5t", ARM_ARCH_V5T
, FPU_ARCH_VFP
),
29577 ARM_ARCH_OPT ("armv5txm", ARM_ARCH_V5TxM
, FPU_ARCH_VFP
),
29578 ARM_ARCH_OPT2 ("armv5te", ARM_ARCH_V5TE
, FPU_ARCH_VFP
, armv5te
),
29579 ARM_ARCH_OPT2 ("armv5texp", ARM_ARCH_V5TExP
, FPU_ARCH_VFP
, armv5te
),
29580 ARM_ARCH_OPT2 ("armv5tej", ARM_ARCH_V5TEJ
, FPU_ARCH_VFP
, armv5te
),
29581 ARM_ARCH_OPT2 ("armv6", ARM_ARCH_V6
, FPU_ARCH_VFP
, armv5te
),
29582 ARM_ARCH_OPT2 ("armv6j", ARM_ARCH_V6
, FPU_ARCH_VFP
, armv5te
),
29583 ARM_ARCH_OPT2 ("armv6k", ARM_ARCH_V6K
, FPU_ARCH_VFP
, armv5te
),
29584 ARM_ARCH_OPT2 ("armv6z", ARM_ARCH_V6Z
, FPU_ARCH_VFP
, armv5te
),
29585 /* The official spelling of this variant is ARMv6KZ, the name "armv6zk" is
29586 kept to preserve existing behaviour. */
29587 ARM_ARCH_OPT2 ("armv6kz", ARM_ARCH_V6KZ
, FPU_ARCH_VFP
, armv5te
),
29588 ARM_ARCH_OPT2 ("armv6zk", ARM_ARCH_V6KZ
, FPU_ARCH_VFP
, armv5te
),
29589 ARM_ARCH_OPT2 ("armv6t2", ARM_ARCH_V6T2
, FPU_ARCH_VFP
, armv5te
),
29590 ARM_ARCH_OPT2 ("armv6kt2", ARM_ARCH_V6KT2
, FPU_ARCH_VFP
, armv5te
),
29591 ARM_ARCH_OPT2 ("armv6zt2", ARM_ARCH_V6ZT2
, FPU_ARCH_VFP
, armv5te
),
29592 /* The official spelling of this variant is ARMv6KZ, the name "armv6zkt2" is
29593 kept to preserve existing behaviour. */
29594 ARM_ARCH_OPT2 ("armv6kzt2", ARM_ARCH_V6KZT2
, FPU_ARCH_VFP
, armv5te
),
29595 ARM_ARCH_OPT2 ("armv6zkt2", ARM_ARCH_V6KZT2
, FPU_ARCH_VFP
, armv5te
),
29596 ARM_ARCH_OPT ("armv6-m", ARM_ARCH_V6M
, FPU_ARCH_VFP
),
29597 ARM_ARCH_OPT ("armv6s-m", ARM_ARCH_V6SM
, FPU_ARCH_VFP
),
29598 ARM_ARCH_OPT2 ("armv7", ARM_ARCH_V7
, FPU_ARCH_VFP
, armv7
),
29599 /* The official spelling of the ARMv7 profile variants is the dashed form.
29600 Accept the non-dashed form for compatibility with old toolchains. */
29601 ARM_ARCH_OPT2 ("armv7a", ARM_ARCH_V7A
, FPU_ARCH_VFP
, armv7a
),
29602 ARM_ARCH_OPT2 ("armv7ve", ARM_ARCH_V7VE
, FPU_ARCH_VFP
, armv7ve
),
29603 ARM_ARCH_OPT2 ("armv7r", ARM_ARCH_V7R
, FPU_ARCH_VFP
, armv7r
),
29604 ARM_ARCH_OPT ("armv7m", ARM_ARCH_V7M
, FPU_ARCH_VFP
),
29605 ARM_ARCH_OPT2 ("armv7-a", ARM_ARCH_V7A
, FPU_ARCH_VFP
, armv7a
),
29606 ARM_ARCH_OPT2 ("armv7-r", ARM_ARCH_V7R
, FPU_ARCH_VFP
, armv7r
),
29607 ARM_ARCH_OPT ("armv7-m", ARM_ARCH_V7M
, FPU_ARCH_VFP
),
29608 ARM_ARCH_OPT2 ("armv7e-m", ARM_ARCH_V7EM
, FPU_ARCH_VFP
, armv7em
),
29609 ARM_ARCH_OPT ("armv8-m.base", ARM_ARCH_V8M_BASE
, FPU_ARCH_VFP
),
29610 ARM_ARCH_OPT2 ("armv8-m.main", ARM_ARCH_V8M_MAIN
, FPU_ARCH_VFP
,
29612 ARM_ARCH_OPT2 ("armv8.1-m.main", ARM_ARCH_V8_1M_MAIN
, FPU_ARCH_VFP
,
29614 ARM_ARCH_OPT2 ("armv8-a", ARM_ARCH_V8A
, FPU_ARCH_VFP
, armv8a
),
29615 ARM_ARCH_OPT2 ("armv8.1-a", ARM_ARCH_V8_1A
, FPU_ARCH_VFP
, armv81a
),
29616 ARM_ARCH_OPT2 ("armv8.2-a", ARM_ARCH_V8_2A
, FPU_ARCH_VFP
, armv82a
),
29617 ARM_ARCH_OPT2 ("armv8.3-a", ARM_ARCH_V8_3A
, FPU_ARCH_VFP
, armv82a
),
29618 ARM_ARCH_OPT2 ("armv8-r", ARM_ARCH_V8R
, FPU_ARCH_VFP
, armv8r
),
29619 ARM_ARCH_OPT2 ("armv8.4-a", ARM_ARCH_V8_4A
, FPU_ARCH_VFP
, armv84a
),
29620 ARM_ARCH_OPT2 ("armv8.5-a", ARM_ARCH_V8_5A
, FPU_ARCH_VFP
, armv85a
),
29621 ARM_ARCH_OPT ("xscale", ARM_ARCH_XSCALE
, FPU_ARCH_VFP
),
29622 ARM_ARCH_OPT ("iwmmxt", ARM_ARCH_IWMMXT
, FPU_ARCH_VFP
),
29623 ARM_ARCH_OPT ("iwmmxt2", ARM_ARCH_IWMMXT2
, FPU_ARCH_VFP
),
29624 { NULL
, 0, ARM_ARCH_NONE
, ARM_ARCH_NONE
, NULL
}
29626 #undef ARM_ARCH_OPT
29628 /* ISA extensions in the co-processor and main instruction set space. */
29630 struct arm_option_extension_value_table
29634 const arm_feature_set merge_value
;
29635 const arm_feature_set clear_value
;
29636 /* List of architectures for which an extension is available. ARM_ARCH_NONE
29637 indicates that an extension is available for all architectures while
29638 ARM_ANY marks an empty entry. */
29639 const arm_feature_set allowed_archs
[2];
29642 /* The following table must be in alphabetical order with a NULL last entry. */
29644 #define ARM_EXT_OPT(N, M, C, AA) { N, sizeof (N) - 1, M, C, { AA, ARM_ANY } }
29645 #define ARM_EXT_OPT2(N, M, C, AA1, AA2) { N, sizeof (N) - 1, M, C, {AA1, AA2} }
29647 /* DEPRECATED: Refrain from using this table to add any new extensions, instead
29648 use the context sensitive approach using arm_ext_table's. */
29649 static const struct arm_option_extension_value_table arm_extensions
[] =
29651 ARM_EXT_OPT ("crc", ARCH_CRC_ARMV8
, ARM_FEATURE_COPROC (CRC_EXT_ARMV8
),
29652 ARM_FEATURE_CORE_LOW (ARM_EXT_V8
)),
29653 ARM_EXT_OPT ("crypto", FPU_ARCH_CRYPTO_NEON_VFP_ARMV8
,
29654 ARM_FEATURE_COPROC (FPU_CRYPTO_ARMV8
),
29655 ARM_FEATURE_CORE_LOW (ARM_EXT_V8
)),
29656 ARM_EXT_OPT ("dotprod", FPU_ARCH_DOTPROD_NEON_VFP_ARMV8
,
29657 ARM_FEATURE_COPROC (FPU_NEON_EXT_DOTPROD
),
29659 ARM_EXT_OPT ("dsp", ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP
| ARM_EXT_V6_DSP
),
29660 ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP
| ARM_EXT_V6_DSP
),
29661 ARM_FEATURE_CORE (ARM_EXT_V7M
, ARM_EXT2_V8M
)),
29662 ARM_EXT_OPT ("fp", FPU_ARCH_VFP_ARMV8
, ARM_FEATURE_COPROC (FPU_VFP_ARMV8
),
29663 ARM_FEATURE_CORE_LOW (ARM_EXT_V8
)),
29664 ARM_EXT_OPT ("fp16", ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST
),
29665 ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST
),
29667 ARM_EXT_OPT ("fp16fml", ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST
29668 | ARM_EXT2_FP16_FML
),
29669 ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST
29670 | ARM_EXT2_FP16_FML
),
29672 ARM_EXT_OPT2 ("idiv", ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV
| ARM_EXT_DIV
),
29673 ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV
| ARM_EXT_DIV
),
29674 ARM_FEATURE_CORE_LOW (ARM_EXT_V7A
),
29675 ARM_FEATURE_CORE_LOW (ARM_EXT_V7R
)),
29676 /* Duplicate entry for the purpose of allowing ARMv7 to match in presence of
29677 Thumb divide instruction. Due to this having the same name as the
29678 previous entry, this will be ignored when doing command-line parsing and
29679 only considered by build attribute selection code. */
29680 ARM_EXT_OPT ("idiv", ARM_FEATURE_CORE_LOW (ARM_EXT_DIV
),
29681 ARM_FEATURE_CORE_LOW (ARM_EXT_DIV
),
29682 ARM_FEATURE_CORE_LOW (ARM_EXT_V7
)),
29683 ARM_EXT_OPT ("iwmmxt",ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT
),
29684 ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT
), ARM_ARCH_NONE
),
29685 ARM_EXT_OPT ("iwmmxt2", ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT2
),
29686 ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT2
), ARM_ARCH_NONE
),
29687 ARM_EXT_OPT ("maverick", ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK
),
29688 ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK
), ARM_ARCH_NONE
),
29689 ARM_EXT_OPT2 ("mp", ARM_FEATURE_CORE_LOW (ARM_EXT_MP
),
29690 ARM_FEATURE_CORE_LOW (ARM_EXT_MP
),
29691 ARM_FEATURE_CORE_LOW (ARM_EXT_V7A
),
29692 ARM_FEATURE_CORE_LOW (ARM_EXT_V7R
)),
29693 ARM_EXT_OPT ("os", ARM_FEATURE_CORE_LOW (ARM_EXT_OS
),
29694 ARM_FEATURE_CORE_LOW (ARM_EXT_OS
),
29695 ARM_FEATURE_CORE_LOW (ARM_EXT_V6M
)),
29696 ARM_EXT_OPT ("pan", ARM_FEATURE_CORE_HIGH (ARM_EXT2_PAN
),
29697 ARM_FEATURE (ARM_EXT_V8
, ARM_EXT2_PAN
, 0),
29698 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8A
)),
29699 ARM_EXT_OPT ("predres", ARM_FEATURE_CORE_HIGH (ARM_EXT2_PREDRES
),
29700 ARM_FEATURE_CORE_HIGH (ARM_EXT2_PREDRES
),
29702 ARM_EXT_OPT ("ras", ARM_FEATURE_CORE_HIGH (ARM_EXT2_RAS
),
29703 ARM_FEATURE (ARM_EXT_V8
, ARM_EXT2_RAS
, 0),
29704 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8A
)),
29705 ARM_EXT_OPT ("rdma", FPU_ARCH_NEON_VFP_ARMV8_1
,
29706 ARM_FEATURE_COPROC (FPU_NEON_ARMV8
| FPU_NEON_EXT_RDMA
),
29707 ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8A
)),
29708 ARM_EXT_OPT ("sb", ARM_FEATURE_CORE_HIGH (ARM_EXT2_SB
),
29709 ARM_FEATURE_CORE_HIGH (ARM_EXT2_SB
),
29711 ARM_EXT_OPT2 ("sec", ARM_FEATURE_CORE_LOW (ARM_EXT_SEC
),
29712 ARM_FEATURE_CORE_LOW (ARM_EXT_SEC
),
29713 ARM_FEATURE_CORE_LOW (ARM_EXT_V6K
),
29714 ARM_FEATURE_CORE_LOW (ARM_EXT_V7A
)),
29715 ARM_EXT_OPT ("simd", FPU_ARCH_NEON_VFP_ARMV8
,
29716 ARM_FEATURE_COPROC (FPU_NEON_ARMV8
),
29717 ARM_FEATURE_CORE_LOW (ARM_EXT_V8
)),
29718 ARM_EXT_OPT ("virt", ARM_FEATURE_CORE_LOW (ARM_EXT_VIRT
| ARM_EXT_ADIV
29720 ARM_FEATURE_CORE_LOW (ARM_EXT_VIRT
),
29721 ARM_FEATURE_CORE_LOW (ARM_EXT_V7A
)),
29722 ARM_EXT_OPT ("xscale",ARM_FEATURE_COPROC (ARM_CEXT_XSCALE
),
29723 ARM_FEATURE_COPROC (ARM_CEXT_XSCALE
), ARM_ARCH_NONE
),
29724 { NULL
, 0, ARM_ARCH_NONE
, ARM_ARCH_NONE
, { ARM_ARCH_NONE
, ARM_ARCH_NONE
} }
29728 /* ISA floating-point and Advanced SIMD extensions. */
29729 struct arm_option_fpu_value_table
29732 const arm_feature_set value
;
29735 /* This list should, at a minimum, contain all the fpu names
29736 recognized by GCC. */
29737 static const struct arm_option_fpu_value_table arm_fpus
[] =
29739 {"softfpa", FPU_NONE
},
29740 {"fpe", FPU_ARCH_FPE
},
29741 {"fpe2", FPU_ARCH_FPE
},
29742 {"fpe3", FPU_ARCH_FPA
}, /* Third release supports LFM/SFM. */
29743 {"fpa", FPU_ARCH_FPA
},
29744 {"fpa10", FPU_ARCH_FPA
},
29745 {"fpa11", FPU_ARCH_FPA
},
29746 {"arm7500fe", FPU_ARCH_FPA
},
29747 {"softvfp", FPU_ARCH_VFP
},
29748 {"softvfp+vfp", FPU_ARCH_VFP_V2
},
29749 {"vfp", FPU_ARCH_VFP_V2
},
29750 {"vfp9", FPU_ARCH_VFP_V2
},
29751 {"vfp3", FPU_ARCH_VFP_V3
}, /* Undocumented, use vfpv3. */
29752 {"vfp10", FPU_ARCH_VFP_V2
},
29753 {"vfp10-r0", FPU_ARCH_VFP_V1
},
29754 {"vfpxd", FPU_ARCH_VFP_V1xD
},
29755 {"vfpv2", FPU_ARCH_VFP_V2
},
29756 {"vfpv3", FPU_ARCH_VFP_V3
},
29757 {"vfpv3-fp16", FPU_ARCH_VFP_V3_FP16
},
29758 {"vfpv3-d16", FPU_ARCH_VFP_V3D16
},
29759 {"vfpv3-d16-fp16", FPU_ARCH_VFP_V3D16_FP16
},
29760 {"vfpv3xd", FPU_ARCH_VFP_V3xD
},
29761 {"vfpv3xd-fp16", FPU_ARCH_VFP_V3xD_FP16
},
29762 {"arm1020t", FPU_ARCH_VFP_V1
},
29763 {"arm1020e", FPU_ARCH_VFP_V2
},
29764 {"arm1136jfs", FPU_ARCH_VFP_V2
}, /* Undocumented, use arm1136jf-s. */
29765 {"arm1136jf-s", FPU_ARCH_VFP_V2
},
29766 {"maverick", FPU_ARCH_MAVERICK
},
29767 {"neon", FPU_ARCH_VFP_V3_PLUS_NEON_V1
},
29768 {"neon-vfpv3", FPU_ARCH_VFP_V3_PLUS_NEON_V1
},
29769 {"neon-fp16", FPU_ARCH_NEON_FP16
},
29770 {"vfpv4", FPU_ARCH_VFP_V4
},
29771 {"vfpv4-d16", FPU_ARCH_VFP_V4D16
},
29772 {"fpv4-sp-d16", FPU_ARCH_VFP_V4_SP_D16
},
29773 {"fpv5-d16", FPU_ARCH_VFP_V5D16
},
29774 {"fpv5-sp-d16", FPU_ARCH_VFP_V5_SP_D16
},
29775 {"neon-vfpv4", FPU_ARCH_NEON_VFP_V4
},
29776 {"fp-armv8", FPU_ARCH_VFP_ARMV8
},
29777 {"neon-fp-armv8", FPU_ARCH_NEON_VFP_ARMV8
},
29778 {"crypto-neon-fp-armv8",
29779 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8
},
29780 {"neon-fp-armv8.1", FPU_ARCH_NEON_VFP_ARMV8_1
},
29781 {"crypto-neon-fp-armv8.1",
29782 FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_1
},
29783 {NULL
, ARM_ARCH_NONE
}
29786 struct arm_option_value_table
29792 static const struct arm_option_value_table arm_float_abis
[] =
29794 {"hard", ARM_FLOAT_ABI_HARD
},
29795 {"softfp", ARM_FLOAT_ABI_SOFTFP
},
29796 {"soft", ARM_FLOAT_ABI_SOFT
},
29801 /* We only know how to output GNU and ver 4/5 (AAELF) formats. */
29802 static const struct arm_option_value_table arm_eabis
[] =
29804 {"gnu", EF_ARM_EABI_UNKNOWN
},
29805 {"4", EF_ARM_EABI_VER4
},
29806 {"5", EF_ARM_EABI_VER5
},
29811 struct arm_long_option_table
29813 const char * option
; /* Substring to match. */
29814 const char * help
; /* Help information. */
29815 int (* func
) (const char * subopt
); /* Function to decode sub-option. */
29816 const char * deprecated
; /* If non-null, print this message. */
29820 arm_parse_extension (const char *str
, const arm_feature_set
*opt_set
,
29821 arm_feature_set
*ext_set
,
29822 const struct arm_ext_table
*ext_table
)
29824 /* We insist on extensions being specified in alphabetical order, and with
29825 extensions being added before being removed. We achieve this by having
29826 the global ARM_EXTENSIONS table in alphabetical order, and using the
29827 ADDING_VALUE variable to indicate whether we are adding an extension (1)
29828 or removing it (0) and only allowing it to change in the order
29830 const struct arm_option_extension_value_table
* opt
= NULL
;
29831 const arm_feature_set arm_any
= ARM_ANY
;
29832 int adding_value
= -1;
29834 while (str
!= NULL
&& *str
!= 0)
29841 as_bad (_("invalid architectural extension"));
29846 ext
= strchr (str
, '+');
29851 len
= strlen (str
);
29853 if (len
>= 2 && strncmp (str
, "no", 2) == 0)
29855 if (adding_value
!= 0)
29858 opt
= arm_extensions
;
29866 if (adding_value
== -1)
29869 opt
= arm_extensions
;
29871 else if (adding_value
!= 1)
29873 as_bad (_("must specify extensions to add before specifying "
29874 "those to remove"));
29881 as_bad (_("missing architectural extension"));
29885 gas_assert (adding_value
!= -1);
29886 gas_assert (opt
!= NULL
);
29888 if (ext_table
!= NULL
)
29890 const struct arm_ext_table
* ext_opt
= ext_table
;
29891 bfd_boolean found
= FALSE
;
29892 for (; ext_opt
->name
!= NULL
; ext_opt
++)
29893 if (ext_opt
->name_len
== len
29894 && strncmp (ext_opt
->name
, str
, len
) == 0)
29898 if (ARM_FEATURE_ZERO (ext_opt
->merge
))
29899 /* TODO: Option not supported. When we remove the
29900 legacy table this case should error out. */
29903 ARM_MERGE_FEATURE_SETS (*ext_set
, *ext_set
, ext_opt
->merge
);
29907 if (ARM_FEATURE_ZERO (ext_opt
->clear
))
29908 /* TODO: Option not supported. When we remove the
29909 legacy table this case should error out. */
29911 ARM_CLEAR_FEATURE (*ext_set
, *ext_set
, ext_opt
->clear
);
29923 /* Scan over the options table trying to find an exact match. */
29924 for (; opt
->name
!= NULL
; opt
++)
29925 if (opt
->name_len
== len
&& strncmp (opt
->name
, str
, len
) == 0)
29927 int i
, nb_allowed_archs
=
29928 sizeof (opt
->allowed_archs
) / sizeof (opt
->allowed_archs
[0]);
29929 /* Check we can apply the extension to this architecture. */
29930 for (i
= 0; i
< nb_allowed_archs
; i
++)
29933 if (ARM_FEATURE_EQUAL (opt
->allowed_archs
[i
], arm_any
))
29935 if (ARM_FSET_CPU_SUBSET (opt
->allowed_archs
[i
], *opt_set
))
29938 if (i
== nb_allowed_archs
)
29940 as_bad (_("extension does not apply to the base architecture"));
29944 /* Add or remove the extension. */
29946 ARM_MERGE_FEATURE_SETS (*ext_set
, *ext_set
, opt
->merge_value
);
29948 ARM_CLEAR_FEATURE (*ext_set
, *ext_set
, opt
->clear_value
);
29950 /* Allowing Thumb division instructions for ARMv7 in autodetection
29951 rely on this break so that duplicate extensions (extensions
29952 with the same name as a previous extension in the list) are not
29953 considered for command-line parsing. */
29957 if (opt
->name
== NULL
)
29959 /* Did we fail to find an extension because it wasn't specified in
29960 alphabetical order, or because it does not exist? */
29962 for (opt
= arm_extensions
; opt
->name
!= NULL
; opt
++)
29963 if (opt
->name_len
== len
&& strncmp (opt
->name
, str
, len
) == 0)
29966 if (opt
->name
== NULL
)
29967 as_bad (_("unknown architectural extension `%s'"), str
);
29969 as_bad (_("architectural extensions must be specified in "
29970 "alphabetical order"));
29976 /* We should skip the extension we've just matched the next time
29988 arm_parse_cpu (const char *str
)
29990 const struct arm_cpu_option_table
*opt
;
29991 const char *ext
= strchr (str
, '+');
29997 len
= strlen (str
);
30001 as_bad (_("missing cpu name `%s'"), str
);
30005 for (opt
= arm_cpus
; opt
->name
!= NULL
; opt
++)
30006 if (opt
->name_len
== len
&& strncmp (opt
->name
, str
, len
) == 0)
30008 mcpu_cpu_opt
= &opt
->value
;
30009 if (mcpu_ext_opt
== NULL
)
30010 mcpu_ext_opt
= XNEW (arm_feature_set
);
30011 *mcpu_ext_opt
= opt
->ext
;
30012 mcpu_fpu_opt
= &opt
->default_fpu
;
30013 if (opt
->canonical_name
)
30015 gas_assert (sizeof selected_cpu_name
> strlen (opt
->canonical_name
));
30016 strcpy (selected_cpu_name
, opt
->canonical_name
);
30022 if (len
>= sizeof selected_cpu_name
)
30023 len
= (sizeof selected_cpu_name
) - 1;
30025 for (i
= 0; i
< len
; i
++)
30026 selected_cpu_name
[i
] = TOUPPER (opt
->name
[i
]);
30027 selected_cpu_name
[i
] = 0;
30031 return arm_parse_extension (ext
, mcpu_cpu_opt
, mcpu_ext_opt
, NULL
);
30036 as_bad (_("unknown cpu `%s'"), str
);
30041 arm_parse_arch (const char *str
)
30043 const struct arm_arch_option_table
*opt
;
30044 const char *ext
= strchr (str
, '+');
30050 len
= strlen (str
);
30054 as_bad (_("missing architecture name `%s'"), str
);
30058 for (opt
= arm_archs
; opt
->name
!= NULL
; opt
++)
30059 if (opt
->name_len
== len
&& strncmp (opt
->name
, str
, len
) == 0)
30061 march_cpu_opt
= &opt
->value
;
30062 if (march_ext_opt
== NULL
)
30063 march_ext_opt
= XNEW (arm_feature_set
);
30064 *march_ext_opt
= arm_arch_none
;
30065 march_fpu_opt
= &opt
->default_fpu
;
30066 strcpy (selected_cpu_name
, opt
->name
);
30069 return arm_parse_extension (ext
, march_cpu_opt
, march_ext_opt
,
30075 as_bad (_("unknown architecture `%s'\n"), str
);
30080 arm_parse_fpu (const char * str
)
30082 const struct arm_option_fpu_value_table
* opt
;
30084 for (opt
= arm_fpus
; opt
->name
!= NULL
; opt
++)
30085 if (streq (opt
->name
, str
))
30087 mfpu_opt
= &opt
->value
;
30091 as_bad (_("unknown floating point format `%s'\n"), str
);
30096 arm_parse_float_abi (const char * str
)
30098 const struct arm_option_value_table
* opt
;
30100 for (opt
= arm_float_abis
; opt
->name
!= NULL
; opt
++)
30101 if (streq (opt
->name
, str
))
30103 mfloat_abi_opt
= opt
->value
;
30107 as_bad (_("unknown floating point abi `%s'\n"), str
);
30113 arm_parse_eabi (const char * str
)
30115 const struct arm_option_value_table
*opt
;
30117 for (opt
= arm_eabis
; opt
->name
!= NULL
; opt
++)
30118 if (streq (opt
->name
, str
))
30120 meabi_flags
= opt
->value
;
30123 as_bad (_("unknown EABI `%s'\n"), str
);
30129 arm_parse_it_mode (const char * str
)
30131 bfd_boolean ret
= TRUE
;
30133 if (streq ("arm", str
))
30134 implicit_it_mode
= IMPLICIT_IT_MODE_ARM
;
30135 else if (streq ("thumb", str
))
30136 implicit_it_mode
= IMPLICIT_IT_MODE_THUMB
;
30137 else if (streq ("always", str
))
30138 implicit_it_mode
= IMPLICIT_IT_MODE_ALWAYS
;
30139 else if (streq ("never", str
))
30140 implicit_it_mode
= IMPLICIT_IT_MODE_NEVER
;
30143 as_bad (_("unknown implicit IT mode `%s', should be "\
30144 "arm, thumb, always, or never."), str
);
30152 arm_ccs_mode (const char * unused ATTRIBUTE_UNUSED
)
30154 codecomposer_syntax
= TRUE
;
30155 arm_comment_chars
[0] = ';';
30156 arm_line_separator_chars
[0] = 0;
30160 struct arm_long_option_table arm_long_opts
[] =
30162 {"mcpu=", N_("<cpu name>\t assemble for CPU <cpu name>"),
30163 arm_parse_cpu
, NULL
},
30164 {"march=", N_("<arch name>\t assemble for architecture <arch name>"),
30165 arm_parse_arch
, NULL
},
30166 {"mfpu=", N_("<fpu name>\t assemble for FPU architecture <fpu name>"),
30167 arm_parse_fpu
, NULL
},
30168 {"mfloat-abi=", N_("<abi>\t assemble for floating point ABI <abi>"),
30169 arm_parse_float_abi
, NULL
},
30171 {"meabi=", N_("<ver>\t\t assemble for eabi version <ver>"),
30172 arm_parse_eabi
, NULL
},
30174 {"mimplicit-it=", N_("<mode>\t controls implicit insertion of IT instructions"),
30175 arm_parse_it_mode
, NULL
},
30176 {"mccs", N_("\t\t\t TI CodeComposer Studio syntax compatibility mode"),
30177 arm_ccs_mode
, NULL
},
30178 {NULL
, NULL
, 0, NULL
}
30182 md_parse_option (int c
, const char * arg
)
30184 struct arm_option_table
*opt
;
30185 const struct arm_legacy_option_table
*fopt
;
30186 struct arm_long_option_table
*lopt
;
30192 target_big_endian
= 1;
30198 target_big_endian
= 0;
30202 case OPTION_FIX_V4BX
:
30210 #endif /* OBJ_ELF */
30213 /* Listing option. Just ignore these, we don't support additional
30218 for (opt
= arm_opts
; opt
->option
!= NULL
; opt
++)
30220 if (c
== opt
->option
[0]
30221 && ((arg
== NULL
&& opt
->option
[1] == 0)
30222 || streq (arg
, opt
->option
+ 1)))
30224 /* If the option is deprecated, tell the user. */
30225 if (warn_on_deprecated
&& opt
->deprecated
!= NULL
)
30226 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c
,
30227 arg
? arg
: "", _(opt
->deprecated
));
30229 if (opt
->var
!= NULL
)
30230 *opt
->var
= opt
->value
;
30236 for (fopt
= arm_legacy_opts
; fopt
->option
!= NULL
; fopt
++)
30238 if (c
== fopt
->option
[0]
30239 && ((arg
== NULL
&& fopt
->option
[1] == 0)
30240 || streq (arg
, fopt
->option
+ 1)))
30242 /* If the option is deprecated, tell the user. */
30243 if (warn_on_deprecated
&& fopt
->deprecated
!= NULL
)
30244 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c
,
30245 arg
? arg
: "", _(fopt
->deprecated
));
30247 if (fopt
->var
!= NULL
)
30248 *fopt
->var
= &fopt
->value
;
30254 for (lopt
= arm_long_opts
; lopt
->option
!= NULL
; lopt
++)
30256 /* These options are expected to have an argument. */
30257 if (c
== lopt
->option
[0]
30259 && strncmp (arg
, lopt
->option
+ 1,
30260 strlen (lopt
->option
+ 1)) == 0)
30262 /* If the option is deprecated, tell the user. */
30263 if (warn_on_deprecated
&& lopt
->deprecated
!= NULL
)
30264 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c
, arg
,
30265 _(lopt
->deprecated
));
30267 /* Call the sup-option parser. */
30268 return lopt
->func (arg
+ strlen (lopt
->option
) - 1);
30279 md_show_usage (FILE * fp
)
30281 struct arm_option_table
*opt
;
30282 struct arm_long_option_table
*lopt
;
30284 fprintf (fp
, _(" ARM-specific assembler options:\n"));
30286 for (opt
= arm_opts
; opt
->option
!= NULL
; opt
++)
30287 if (opt
->help
!= NULL
)
30288 fprintf (fp
, " -%-23s%s\n", opt
->option
, _(opt
->help
));
30290 for (lopt
= arm_long_opts
; lopt
->option
!= NULL
; lopt
++)
30291 if (lopt
->help
!= NULL
)
30292 fprintf (fp
, " -%s%s\n", lopt
->option
, _(lopt
->help
));
30296 -EB assemble code for a big-endian cpu\n"));
30301 -EL assemble code for a little-endian cpu\n"));
30305 --fix-v4bx Allow BX in ARMv4 code\n"));
30309 --fdpic generate an FDPIC object file\n"));
30310 #endif /* OBJ_ELF */
30318 arm_feature_set flags
;
30319 } cpu_arch_ver_table
;
30321 /* Mapping from CPU features to EABI CPU arch values. Table must be sorted
30322 chronologically for architectures, with an exception for ARMv6-M and
30323 ARMv6S-M due to legacy reasons. No new architecture should have a
30324 special case. This allows for build attribute selection results to be
30325 stable when new architectures are added. */
30326 static const cpu_arch_ver_table cpu_arch_ver
[] =
30328 {TAG_CPU_ARCH_PRE_V4
, ARM_ARCH_V1
},
30329 {TAG_CPU_ARCH_PRE_V4
, ARM_ARCH_V2
},
30330 {TAG_CPU_ARCH_PRE_V4
, ARM_ARCH_V2S
},
30331 {TAG_CPU_ARCH_PRE_V4
, ARM_ARCH_V3
},
30332 {TAG_CPU_ARCH_PRE_V4
, ARM_ARCH_V3M
},
30333 {TAG_CPU_ARCH_V4
, ARM_ARCH_V4xM
},
30334 {TAG_CPU_ARCH_V4
, ARM_ARCH_V4
},
30335 {TAG_CPU_ARCH_V4T
, ARM_ARCH_V4TxM
},
30336 {TAG_CPU_ARCH_V4T
, ARM_ARCH_V4T
},
30337 {TAG_CPU_ARCH_V5T
, ARM_ARCH_V5xM
},
30338 {TAG_CPU_ARCH_V5T
, ARM_ARCH_V5
},
30339 {TAG_CPU_ARCH_V5T
, ARM_ARCH_V5TxM
},
30340 {TAG_CPU_ARCH_V5T
, ARM_ARCH_V5T
},
30341 {TAG_CPU_ARCH_V5TE
, ARM_ARCH_V5TExP
},
30342 {TAG_CPU_ARCH_V5TE
, ARM_ARCH_V5TE
},
30343 {TAG_CPU_ARCH_V5TEJ
, ARM_ARCH_V5TEJ
},
30344 {TAG_CPU_ARCH_V6
, ARM_ARCH_V6
},
30345 {TAG_CPU_ARCH_V6KZ
, ARM_ARCH_V6Z
},
30346 {TAG_CPU_ARCH_V6KZ
, ARM_ARCH_V6KZ
},
30347 {TAG_CPU_ARCH_V6K
, ARM_ARCH_V6K
},
30348 {TAG_CPU_ARCH_V6T2
, ARM_ARCH_V6T2
},
30349 {TAG_CPU_ARCH_V6T2
, ARM_ARCH_V6KT2
},
30350 {TAG_CPU_ARCH_V6T2
, ARM_ARCH_V6ZT2
},
30351 {TAG_CPU_ARCH_V6T2
, ARM_ARCH_V6KZT2
},
30353 /* When assembling a file with only ARMv6-M or ARMv6S-M instruction, GNU as
30354 always selected build attributes to match those of ARMv6-M
30355 (resp. ARMv6S-M). However, due to these architectures being a strict
30356 subset of ARMv7-M in terms of instructions available, ARMv7-M attributes
30357 would be selected when fully respecting chronology of architectures.
30358 It is thus necessary to make a special case of ARMv6-M and ARMv6S-M and
30359 move them before ARMv7 architectures. */
30360 {TAG_CPU_ARCH_V6_M
, ARM_ARCH_V6M
},
30361 {TAG_CPU_ARCH_V6S_M
, ARM_ARCH_V6SM
},
30363 {TAG_CPU_ARCH_V7
, ARM_ARCH_V7
},
30364 {TAG_CPU_ARCH_V7
, ARM_ARCH_V7A
},
30365 {TAG_CPU_ARCH_V7
, ARM_ARCH_V7R
},
30366 {TAG_CPU_ARCH_V7
, ARM_ARCH_V7M
},
30367 {TAG_CPU_ARCH_V7
, ARM_ARCH_V7VE
},
30368 {TAG_CPU_ARCH_V7E_M
, ARM_ARCH_V7EM
},
30369 {TAG_CPU_ARCH_V8
, ARM_ARCH_V8A
},
30370 {TAG_CPU_ARCH_V8
, ARM_ARCH_V8_1A
},
30371 {TAG_CPU_ARCH_V8
, ARM_ARCH_V8_2A
},
30372 {TAG_CPU_ARCH_V8
, ARM_ARCH_V8_3A
},
30373 {TAG_CPU_ARCH_V8M_BASE
, ARM_ARCH_V8M_BASE
},
30374 {TAG_CPU_ARCH_V8M_MAIN
, ARM_ARCH_V8M_MAIN
},
30375 {TAG_CPU_ARCH_V8R
, ARM_ARCH_V8R
},
30376 {TAG_CPU_ARCH_V8
, ARM_ARCH_V8_4A
},
30377 {TAG_CPU_ARCH_V8
, ARM_ARCH_V8_5A
},
30378 {TAG_CPU_ARCH_V8_1M_MAIN
, ARM_ARCH_V8_1M_MAIN
},
30379 {-1, ARM_ARCH_NONE
}
30382 /* Set an attribute if it has not already been set by the user. */
30385 aeabi_set_attribute_int (int tag
, int value
)
30388 || tag
>= NUM_KNOWN_OBJ_ATTRIBUTES
30389 || !attributes_set_explicitly
[tag
])
30390 bfd_elf_add_proc_attr_int (stdoutput
, tag
, value
);
30394 aeabi_set_attribute_string (int tag
, const char *value
)
30397 || tag
>= NUM_KNOWN_OBJ_ATTRIBUTES
30398 || !attributes_set_explicitly
[tag
])
30399 bfd_elf_add_proc_attr_string (stdoutput
, tag
, value
);
30402 /* Return whether features in the *NEEDED feature set are available via
30403 extensions for the architecture whose feature set is *ARCH_FSET. */
30406 have_ext_for_needed_feat_p (const arm_feature_set
*arch_fset
,
30407 const arm_feature_set
*needed
)
30409 int i
, nb_allowed_archs
;
30410 arm_feature_set ext_fset
;
30411 const struct arm_option_extension_value_table
*opt
;
30413 ext_fset
= arm_arch_none
;
30414 for (opt
= arm_extensions
; opt
->name
!= NULL
; opt
++)
30416 /* Extension does not provide any feature we need. */
30417 if (!ARM_CPU_HAS_FEATURE (*needed
, opt
->merge_value
))
30421 sizeof (opt
->allowed_archs
) / sizeof (opt
->allowed_archs
[0]);
30422 for (i
= 0; i
< nb_allowed_archs
; i
++)
30425 if (ARM_FEATURE_EQUAL (opt
->allowed_archs
[i
], arm_arch_any
))
30428 /* Extension is available, add it. */
30429 if (ARM_FSET_CPU_SUBSET (opt
->allowed_archs
[i
], *arch_fset
))
30430 ARM_MERGE_FEATURE_SETS (ext_fset
, ext_fset
, opt
->merge_value
);
30434 /* Can we enable all features in *needed? */
30435 return ARM_FSET_CPU_SUBSET (*needed
, ext_fset
);
30438 /* Select value for Tag_CPU_arch and Tag_CPU_arch_profile build attributes for
30439 a given architecture feature set *ARCH_EXT_FSET including extension feature
30440 set *EXT_FSET. Selection logic used depend on EXACT_MATCH:
30441 - if true, check for an exact match of the architecture modulo extensions;
30442 - otherwise, select build attribute value of the first superset
30443 architecture released so that results remains stable when new architectures
30445 For -march/-mcpu=all the build attribute value of the most featureful
30446 architecture is returned. Tag_CPU_arch_profile result is returned in
30450 get_aeabi_cpu_arch_from_fset (const arm_feature_set
*arch_ext_fset
,
30451 const arm_feature_set
*ext_fset
,
30452 char *profile
, int exact_match
)
30454 arm_feature_set arch_fset
;
30455 const cpu_arch_ver_table
*p_ver
, *p_ver_ret
= NULL
;
30457 /* Select most featureful architecture with all its extensions if building
30458 for -march=all as the feature sets used to set build attributes. */
30459 if (ARM_FEATURE_EQUAL (*arch_ext_fset
, arm_arch_any
))
30461 /* Force revisiting of decision for each new architecture. */
30462 gas_assert (MAX_TAG_CPU_ARCH
<= TAG_CPU_ARCH_V8_1M_MAIN
);
30464 return TAG_CPU_ARCH_V8
;
30467 ARM_CLEAR_FEATURE (arch_fset
, *arch_ext_fset
, *ext_fset
);
30469 for (p_ver
= cpu_arch_ver
; p_ver
->val
!= -1; p_ver
++)
30471 arm_feature_set known_arch_fset
;
30473 ARM_CLEAR_FEATURE (known_arch_fset
, p_ver
->flags
, fpu_any
);
30476 /* Base architecture match user-specified architecture and
30477 extensions, eg. ARMv6S-M matching -march=armv6-m+os. */
30478 if (ARM_FEATURE_EQUAL (*arch_ext_fset
, known_arch_fset
))
30483 /* Base architecture match user-specified architecture only
30484 (eg. ARMv6-M in the same case as above). Record it in case we
30485 find a match with above condition. */
30486 else if (p_ver_ret
== NULL
30487 && ARM_FEATURE_EQUAL (arch_fset
, known_arch_fset
))
30493 /* Architecture has all features wanted. */
30494 if (ARM_FSET_CPU_SUBSET (arch_fset
, known_arch_fset
))
30496 arm_feature_set added_fset
;
30498 /* Compute features added by this architecture over the one
30499 recorded in p_ver_ret. */
30500 if (p_ver_ret
!= NULL
)
30501 ARM_CLEAR_FEATURE (added_fset
, known_arch_fset
,
30503 /* First architecture that match incl. with extensions, or the
30504 only difference in features over the recorded match is
30505 features that were optional and are now mandatory. */
30506 if (p_ver_ret
== NULL
30507 || ARM_FSET_CPU_SUBSET (added_fset
, arch_fset
))
30513 else if (p_ver_ret
== NULL
)
30515 arm_feature_set needed_ext_fset
;
30517 ARM_CLEAR_FEATURE (needed_ext_fset
, arch_fset
, known_arch_fset
);
30519 /* Architecture has all features needed when using some
30520 extensions. Record it and continue searching in case there
30521 exist an architecture providing all needed features without
30522 the need for extensions (eg. ARMv6S-M Vs ARMv6-M with
30524 if (have_ext_for_needed_feat_p (&known_arch_fset
,
30531 if (p_ver_ret
== NULL
)
30535 /* Tag_CPU_arch_profile. */
30536 if (ARM_CPU_HAS_FEATURE (p_ver_ret
->flags
, arm_ext_v7a
)
30537 || ARM_CPU_HAS_FEATURE (p_ver_ret
->flags
, arm_ext_v8
)
30538 || (ARM_CPU_HAS_FEATURE (p_ver_ret
->flags
, arm_ext_atomics
)
30539 && !ARM_CPU_HAS_FEATURE (p_ver_ret
->flags
, arm_ext_v8m_m_only
)))
30541 else if (ARM_CPU_HAS_FEATURE (p_ver_ret
->flags
, arm_ext_v7r
))
30543 else if (ARM_CPU_HAS_FEATURE (p_ver_ret
->flags
, arm_ext_m
))
30547 return p_ver_ret
->val
;
30550 /* Set the public EABI object attributes. */
30553 aeabi_set_public_attributes (void)
30555 char profile
= '\0';
30558 int fp16_optional
= 0;
30559 int skip_exact_match
= 0;
30560 arm_feature_set flags
, flags_arch
, flags_ext
;
30562 /* Autodetection mode, choose the architecture based the instructions
30564 if (no_cpu_selected ())
30566 ARM_MERGE_FEATURE_SETS (flags
, arm_arch_used
, thumb_arch_used
);
30568 if (ARM_CPU_HAS_FEATURE (arm_arch_used
, arm_arch_any
))
30569 ARM_MERGE_FEATURE_SETS (flags
, flags
, arm_ext_v1
);
30571 if (ARM_CPU_HAS_FEATURE (thumb_arch_used
, arm_arch_any
))
30572 ARM_MERGE_FEATURE_SETS (flags
, flags
, arm_ext_v4t
);
30574 /* Code run during relaxation relies on selected_cpu being set. */
30575 ARM_CLEAR_FEATURE (flags_arch
, flags
, fpu_any
);
30576 flags_ext
= arm_arch_none
;
30577 ARM_CLEAR_FEATURE (selected_arch
, flags_arch
, flags_ext
);
30578 selected_ext
= flags_ext
;
30579 selected_cpu
= flags
;
30581 /* Otherwise, choose the architecture based on the capabilities of the
30585 ARM_MERGE_FEATURE_SETS (flags_arch
, selected_arch
, selected_ext
);
30586 ARM_CLEAR_FEATURE (flags_arch
, flags_arch
, fpu_any
);
30587 flags_ext
= selected_ext
;
30588 flags
= selected_cpu
;
30590 ARM_MERGE_FEATURE_SETS (flags
, flags
, selected_fpu
);
30592 /* Allow the user to override the reported architecture. */
30593 if (!ARM_FEATURE_ZERO (selected_object_arch
))
30595 ARM_CLEAR_FEATURE (flags_arch
, selected_object_arch
, fpu_any
);
30596 flags_ext
= arm_arch_none
;
30599 skip_exact_match
= ARM_FEATURE_EQUAL (selected_cpu
, arm_arch_any
);
30601 /* When this function is run again after relaxation has happened there is no
30602 way to determine whether an architecture or CPU was specified by the user:
30603 - selected_cpu is set above for relaxation to work;
30604 - march_cpu_opt is not set if only -mcpu or .cpu is used;
30605 - mcpu_cpu_opt is set to arm_arch_any for autodetection.
30606 Therefore, if not in -march=all case we first try an exact match and fall
30607 back to autodetection. */
30608 if (!skip_exact_match
)
30609 arch
= get_aeabi_cpu_arch_from_fset (&flags_arch
, &flags_ext
, &profile
, 1);
30611 arch
= get_aeabi_cpu_arch_from_fset (&flags_arch
, &flags_ext
, &profile
, 0);
30613 as_bad (_("no architecture contains all the instructions used\n"));
30615 /* Tag_CPU_name. */
30616 if (selected_cpu_name
[0])
30620 q
= selected_cpu_name
;
30621 if (strncmp (q
, "armv", 4) == 0)
30626 for (i
= 0; q
[i
]; i
++)
30627 q
[i
] = TOUPPER (q
[i
]);
30629 aeabi_set_attribute_string (Tag_CPU_name
, q
);
30632 /* Tag_CPU_arch. */
30633 aeabi_set_attribute_int (Tag_CPU_arch
, arch
);
30635 /* Tag_CPU_arch_profile. */
30636 if (profile
!= '\0')
30637 aeabi_set_attribute_int (Tag_CPU_arch_profile
, profile
);
30639 /* Tag_DSP_extension. */
30640 if (ARM_CPU_HAS_FEATURE (selected_ext
, arm_ext_dsp
))
30641 aeabi_set_attribute_int (Tag_DSP_extension
, 1);
30643 ARM_CLEAR_FEATURE (flags_arch
, flags
, fpu_any
);
30644 /* Tag_ARM_ISA_use. */
30645 if (ARM_CPU_HAS_FEATURE (flags
, arm_ext_v1
)
30646 || ARM_FEATURE_ZERO (flags_arch
))
30647 aeabi_set_attribute_int (Tag_ARM_ISA_use
, 1);
30649 /* Tag_THUMB_ISA_use. */
30650 if (ARM_CPU_HAS_FEATURE (flags
, arm_ext_v4t
)
30651 || ARM_FEATURE_ZERO (flags_arch
))
30655 if (!ARM_CPU_HAS_FEATURE (flags
, arm_ext_v8
)
30656 && ARM_CPU_HAS_FEATURE (flags
, arm_ext_v8m_m_only
))
30658 else if (ARM_CPU_HAS_FEATURE (flags
, arm_arch_t2
))
30662 aeabi_set_attribute_int (Tag_THUMB_ISA_use
, thumb_isa_use
);
30665 /* Tag_VFP_arch. */
30666 if (ARM_CPU_HAS_FEATURE (flags
, fpu_vfp_ext_armv8xd
))
30667 aeabi_set_attribute_int (Tag_VFP_arch
,
30668 ARM_CPU_HAS_FEATURE (flags
, fpu_vfp_ext_d32
)
30670 else if (ARM_CPU_HAS_FEATURE (flags
, fpu_vfp_ext_fma
))
30671 aeabi_set_attribute_int (Tag_VFP_arch
,
30672 ARM_CPU_HAS_FEATURE (flags
, fpu_vfp_ext_d32
)
30674 else if (ARM_CPU_HAS_FEATURE (flags
, fpu_vfp_ext_d32
))
30677 aeabi_set_attribute_int (Tag_VFP_arch
, 3);
30679 else if (ARM_CPU_HAS_FEATURE (flags
, fpu_vfp_ext_v3xd
))
30681 aeabi_set_attribute_int (Tag_VFP_arch
, 4);
30684 else if (ARM_CPU_HAS_FEATURE (flags
, fpu_vfp_ext_v2
))
30685 aeabi_set_attribute_int (Tag_VFP_arch
, 2);
30686 else if (ARM_CPU_HAS_FEATURE (flags
, fpu_vfp_ext_v1
)
30687 || ARM_CPU_HAS_FEATURE (flags
, fpu_vfp_ext_v1xd
))
30688 aeabi_set_attribute_int (Tag_VFP_arch
, 1);
30690 /* Tag_ABI_HardFP_use. */
30691 if (ARM_CPU_HAS_FEATURE (flags
, fpu_vfp_ext_v1xd
)
30692 && !ARM_CPU_HAS_FEATURE (flags
, fpu_vfp_ext_v1
))
30693 aeabi_set_attribute_int (Tag_ABI_HardFP_use
, 1);
30695 /* Tag_WMMX_arch. */
30696 if (ARM_CPU_HAS_FEATURE (flags
, arm_cext_iwmmxt2
))
30697 aeabi_set_attribute_int (Tag_WMMX_arch
, 2);
30698 else if (ARM_CPU_HAS_FEATURE (flags
, arm_cext_iwmmxt
))
30699 aeabi_set_attribute_int (Tag_WMMX_arch
, 1);
30701 /* Tag_Advanced_SIMD_arch (formerly Tag_NEON_arch). */
30702 if (ARM_CPU_HAS_FEATURE (flags
, fpu_neon_ext_v8_1
))
30703 aeabi_set_attribute_int (Tag_Advanced_SIMD_arch
, 4);
30704 else if (ARM_CPU_HAS_FEATURE (flags
, fpu_neon_ext_armv8
))
30705 aeabi_set_attribute_int (Tag_Advanced_SIMD_arch
, 3);
30706 else if (ARM_CPU_HAS_FEATURE (flags
, fpu_neon_ext_v1
))
30708 if (ARM_CPU_HAS_FEATURE (flags
, fpu_neon_ext_fma
))
30710 aeabi_set_attribute_int (Tag_Advanced_SIMD_arch
, 2);
30714 aeabi_set_attribute_int (Tag_Advanced_SIMD_arch
, 1);
30719 if (ARM_CPU_HAS_FEATURE (flags
, mve_fp_ext
))
30720 aeabi_set_attribute_int (Tag_MVE_arch
, 2);
30721 else if (ARM_CPU_HAS_FEATURE (flags
, mve_ext
))
30722 aeabi_set_attribute_int (Tag_MVE_arch
, 1);
30724 /* Tag_VFP_HP_extension (formerly Tag_NEON_FP16_arch). */
30725 if (ARM_CPU_HAS_FEATURE (flags
, fpu_vfp_fp16
) && fp16_optional
)
30726 aeabi_set_attribute_int (Tag_VFP_HP_extension
, 1);
30730 We set Tag_DIV_use to two when integer divide instructions have been used
30731 in ARM state, or when Thumb integer divide instructions have been used,
30732 but we have no architecture profile set, nor have we any ARM instructions.
30734 For ARMv8-A and ARMv8-M we set the tag to 0 as integer divide is implied
30735 by the base architecture.
30737 For new architectures we will have to check these tests. */
30738 gas_assert (arch
<= TAG_CPU_ARCH_V8_1M_MAIN
);
30739 if (ARM_CPU_HAS_FEATURE (flags
, arm_ext_v8
)
30740 || ARM_CPU_HAS_FEATURE (flags
, arm_ext_v8m
))
30741 aeabi_set_attribute_int (Tag_DIV_use
, 0);
30742 else if (ARM_CPU_HAS_FEATURE (flags
, arm_ext_adiv
)
30743 || (profile
== '\0'
30744 && ARM_CPU_HAS_FEATURE (flags
, arm_ext_div
)
30745 && !ARM_CPU_HAS_FEATURE (arm_arch_used
, arm_arch_any
)))
30746 aeabi_set_attribute_int (Tag_DIV_use
, 2);
30748 /* Tag_MP_extension_use. */
30749 if (ARM_CPU_HAS_FEATURE (flags
, arm_ext_mp
))
30750 aeabi_set_attribute_int (Tag_MPextension_use
, 1);
30752 /* Tag Virtualization_use. */
30753 if (ARM_CPU_HAS_FEATURE (flags
, arm_ext_sec
))
30755 if (ARM_CPU_HAS_FEATURE (flags
, arm_ext_virt
))
30758 aeabi_set_attribute_int (Tag_Virtualization_use
, virt_sec
);
30761 /* Post relaxation hook. Recompute ARM attributes now that relaxation is
30762 finished and free extension feature bits which will not be used anymore. */
30765 arm_md_post_relax (void)
30767 aeabi_set_public_attributes ();
30768 XDELETE (mcpu_ext_opt
);
30769 mcpu_ext_opt
= NULL
;
30770 XDELETE (march_ext_opt
);
30771 march_ext_opt
= NULL
;
30774 /* Add the default contents for the .ARM.attributes section. */
30779 if (EF_ARM_EABI_VERSION (meabi_flags
) < EF_ARM_EABI_VER4
)
30782 aeabi_set_public_attributes ();
30784 #endif /* OBJ_ELF */
30786 /* Parse a .cpu directive. */
30789 s_arm_cpu (int ignored ATTRIBUTE_UNUSED
)
30791 const struct arm_cpu_option_table
*opt
;
30795 name
= input_line_pointer
;
30796 while (*input_line_pointer
&& !ISSPACE (*input_line_pointer
))
30797 input_line_pointer
++;
30798 saved_char
= *input_line_pointer
;
30799 *input_line_pointer
= 0;
30801 /* Skip the first "all" entry. */
30802 for (opt
= arm_cpus
+ 1; opt
->name
!= NULL
; opt
++)
30803 if (streq (opt
->name
, name
))
30805 selected_arch
= opt
->value
;
30806 selected_ext
= opt
->ext
;
30807 ARM_MERGE_FEATURE_SETS (selected_cpu
, selected_arch
, selected_ext
);
30808 if (opt
->canonical_name
)
30809 strcpy (selected_cpu_name
, opt
->canonical_name
);
30813 for (i
= 0; opt
->name
[i
]; i
++)
30814 selected_cpu_name
[i
] = TOUPPER (opt
->name
[i
]);
30816 selected_cpu_name
[i
] = 0;
30818 ARM_MERGE_FEATURE_SETS (cpu_variant
, selected_cpu
, selected_fpu
);
30820 *input_line_pointer
= saved_char
;
30821 demand_empty_rest_of_line ();
30824 as_bad (_("unknown cpu `%s'"), name
);
30825 *input_line_pointer
= saved_char
;
30826 ignore_rest_of_line ();
30829 /* Parse a .arch directive. */
30832 s_arm_arch (int ignored ATTRIBUTE_UNUSED
)
30834 const struct arm_arch_option_table
*opt
;
30838 name
= input_line_pointer
;
30839 while (*input_line_pointer
&& !ISSPACE (*input_line_pointer
))
30840 input_line_pointer
++;
30841 saved_char
= *input_line_pointer
;
30842 *input_line_pointer
= 0;
30844 /* Skip the first "all" entry. */
30845 for (opt
= arm_archs
+ 1; opt
->name
!= NULL
; opt
++)
30846 if (streq (opt
->name
, name
))
30848 selected_arch
= opt
->value
;
30849 selected_ext
= arm_arch_none
;
30850 selected_cpu
= selected_arch
;
30851 strcpy (selected_cpu_name
, opt
->name
);
30852 ARM_MERGE_FEATURE_SETS (cpu_variant
, selected_cpu
, selected_fpu
);
30853 *input_line_pointer
= saved_char
;
30854 demand_empty_rest_of_line ();
30858 as_bad (_("unknown architecture `%s'\n"), name
);
30859 *input_line_pointer
= saved_char
;
30860 ignore_rest_of_line ();
30863 /* Parse a .object_arch directive. */
30866 s_arm_object_arch (int ignored ATTRIBUTE_UNUSED
)
30868 const struct arm_arch_option_table
*opt
;
30872 name
= input_line_pointer
;
30873 while (*input_line_pointer
&& !ISSPACE (*input_line_pointer
))
30874 input_line_pointer
++;
30875 saved_char
= *input_line_pointer
;
30876 *input_line_pointer
= 0;
30878 /* Skip the first "all" entry. */
30879 for (opt
= arm_archs
+ 1; opt
->name
!= NULL
; opt
++)
30880 if (streq (opt
->name
, name
))
30882 selected_object_arch
= opt
->value
;
30883 *input_line_pointer
= saved_char
;
30884 demand_empty_rest_of_line ();
30888 as_bad (_("unknown architecture `%s'\n"), name
);
30889 *input_line_pointer
= saved_char
;
30890 ignore_rest_of_line ();
30893 /* Parse a .arch_extension directive. */
30896 s_arm_arch_extension (int ignored ATTRIBUTE_UNUSED
)
30898 const struct arm_option_extension_value_table
*opt
;
30901 int adding_value
= 1;
30903 name
= input_line_pointer
;
30904 while (*input_line_pointer
&& !ISSPACE (*input_line_pointer
))
30905 input_line_pointer
++;
30906 saved_char
= *input_line_pointer
;
30907 *input_line_pointer
= 0;
30909 if (strlen (name
) >= 2
30910 && strncmp (name
, "no", 2) == 0)
30916 for (opt
= arm_extensions
; opt
->name
!= NULL
; opt
++)
30917 if (streq (opt
->name
, name
))
30919 int i
, nb_allowed_archs
=
30920 sizeof (opt
->allowed_archs
) / sizeof (opt
->allowed_archs
[i
]);
30921 for (i
= 0; i
< nb_allowed_archs
; i
++)
30924 if (ARM_CPU_IS_ANY (opt
->allowed_archs
[i
]))
30926 if (ARM_FSET_CPU_SUBSET (opt
->allowed_archs
[i
], selected_arch
))
30930 if (i
== nb_allowed_archs
)
30932 as_bad (_("architectural extension `%s' is not allowed for the "
30933 "current base architecture"), name
);
30938 ARM_MERGE_FEATURE_SETS (selected_ext
, selected_ext
,
30941 ARM_CLEAR_FEATURE (selected_ext
, selected_ext
, opt
->clear_value
);
30943 ARM_MERGE_FEATURE_SETS (selected_cpu
, selected_arch
, selected_ext
);
30944 ARM_MERGE_FEATURE_SETS (cpu_variant
, selected_cpu
, selected_fpu
);
30945 *input_line_pointer
= saved_char
;
30946 demand_empty_rest_of_line ();
30947 /* Allowing Thumb division instructions for ARMv7 in autodetection rely
30948 on this return so that duplicate extensions (extensions with the
30949 same name as a previous extension in the list) are not considered
30950 for command-line parsing. */
30954 if (opt
->name
== NULL
)
30955 as_bad (_("unknown architecture extension `%s'\n"), name
);
30957 *input_line_pointer
= saved_char
;
30958 ignore_rest_of_line ();
30961 /* Parse a .fpu directive. */
30964 s_arm_fpu (int ignored ATTRIBUTE_UNUSED
)
30966 const struct arm_option_fpu_value_table
*opt
;
30970 name
= input_line_pointer
;
30971 while (*input_line_pointer
&& !ISSPACE (*input_line_pointer
))
30972 input_line_pointer
++;
30973 saved_char
= *input_line_pointer
;
30974 *input_line_pointer
= 0;
30976 for (opt
= arm_fpus
; opt
->name
!= NULL
; opt
++)
30977 if (streq (opt
->name
, name
))
30979 selected_fpu
= opt
->value
;
30980 #ifndef CPU_DEFAULT
30981 if (no_cpu_selected ())
30982 ARM_MERGE_FEATURE_SETS (cpu_variant
, arm_arch_any
, selected_fpu
);
30985 ARM_MERGE_FEATURE_SETS (cpu_variant
, selected_cpu
, selected_fpu
);
30986 *input_line_pointer
= saved_char
;
30987 demand_empty_rest_of_line ();
30991 as_bad (_("unknown floating point format `%s'\n"), name
);
30992 *input_line_pointer
= saved_char
;
30993 ignore_rest_of_line ();
30996 /* Copy symbol information. */
30999 arm_copy_symbol_attributes (symbolS
*dest
, symbolS
*src
)
31001 ARM_GET_FLAG (dest
) = ARM_GET_FLAG (src
);
31005 /* Given a symbolic attribute NAME, return the proper integer value.
31006 Returns -1 if the attribute is not known. */
31009 arm_convert_symbolic_attribute (const char *name
)
31011 static const struct
31016 attribute_table
[] =
31018 /* When you modify this table you should
31019 also modify the list in doc/c-arm.texi. */
31020 #define T(tag) {#tag, tag}
31021 T (Tag_CPU_raw_name
),
31024 T (Tag_CPU_arch_profile
),
31025 T (Tag_ARM_ISA_use
),
31026 T (Tag_THUMB_ISA_use
),
31030 T (Tag_Advanced_SIMD_arch
),
31031 T (Tag_PCS_config
),
31032 T (Tag_ABI_PCS_R9_use
),
31033 T (Tag_ABI_PCS_RW_data
),
31034 T (Tag_ABI_PCS_RO_data
),
31035 T (Tag_ABI_PCS_GOT_use
),
31036 T (Tag_ABI_PCS_wchar_t
),
31037 T (Tag_ABI_FP_rounding
),
31038 T (Tag_ABI_FP_denormal
),
31039 T (Tag_ABI_FP_exceptions
),
31040 T (Tag_ABI_FP_user_exceptions
),
31041 T (Tag_ABI_FP_number_model
),
31042 T (Tag_ABI_align_needed
),
31043 T (Tag_ABI_align8_needed
),
31044 T (Tag_ABI_align_preserved
),
31045 T (Tag_ABI_align8_preserved
),
31046 T (Tag_ABI_enum_size
),
31047 T (Tag_ABI_HardFP_use
),
31048 T (Tag_ABI_VFP_args
),
31049 T (Tag_ABI_WMMX_args
),
31050 T (Tag_ABI_optimization_goals
),
31051 T (Tag_ABI_FP_optimization_goals
),
31052 T (Tag_compatibility
),
31053 T (Tag_CPU_unaligned_access
),
31054 T (Tag_FP_HP_extension
),
31055 T (Tag_VFP_HP_extension
),
31056 T (Tag_ABI_FP_16bit_format
),
31057 T (Tag_MPextension_use
),
31059 T (Tag_nodefaults
),
31060 T (Tag_also_compatible_with
),
31061 T (Tag_conformance
),
31063 T (Tag_Virtualization_use
),
31064 T (Tag_DSP_extension
),
31066 /* We deliberately do not include Tag_MPextension_use_legacy. */
31074 for (i
= 0; i
< ARRAY_SIZE (attribute_table
); i
++)
31075 if (streq (name
, attribute_table
[i
].name
))
31076 return attribute_table
[i
].tag
;
31081 /* Apply sym value for relocations only in the case that they are for
31082 local symbols in the same segment as the fixup and you have the
31083 respective architectural feature for blx and simple switches. */
31086 arm_apply_sym_value (struct fix
* fixP
, segT this_seg
)
31089 && ARM_CPU_HAS_FEATURE (selected_cpu
, arm_ext_v5t
)
31090 /* PR 17444: If the local symbol is in a different section then a reloc
31091 will always be generated for it, so applying the symbol value now
31092 will result in a double offset being stored in the relocation. */
31093 && (S_GET_SEGMENT (fixP
->fx_addsy
) == this_seg
)
31094 && !S_FORCE_RELOC (fixP
->fx_addsy
, TRUE
))
31096 switch (fixP
->fx_r_type
)
31098 case BFD_RELOC_ARM_PCREL_BLX
:
31099 case BFD_RELOC_THUMB_PCREL_BRANCH23
:
31100 if (ARM_IS_FUNC (fixP
->fx_addsy
))
31104 case BFD_RELOC_ARM_PCREL_CALL
:
31105 case BFD_RELOC_THUMB_PCREL_BLX
:
31106 if (THUMB_IS_FUNC (fixP
->fx_addsy
))
31117 #endif /* OBJ_ELF */