mb/google/nissa/var/rull: add ssd timing and modify ssd GPIO pins of rtd3
[coreboot2.git] / src / mainboard / google / reef / dsdt.asl
blobf92821d9ad90a126fbaa16624d1d0be430da7ce7
1 /* SPDX-License-Identifier: GPL-2.0-only */
3 #include <variant/ec.h>
4 #include <variant/gpio.h>
6 #include <acpi/acpi.h>
7 DefinitionBlock(
8         "dsdt.aml",
9         "DSDT",
10         ACPI_DSDT_REV_2,
11         OEM_ID,
12         ACPI_TABLE_CREATOR,
13         0x20110725
16         #include <acpi/dsdt_top.asl>
17         #include <soc/intel/apollolake/acpi/globalnvs.asl>
18         #include <cpu/intel/common/acpi/cpu.asl>
20         Scope (\_SB) {
21                 Device (PCI0)
22                 {
23                         #include <soc/intel/apollolake/acpi/northbridge.asl>
24                         #include <soc/intel/apollolake/acpi/southbridge.asl>
25                         #include <soc/intel/apollolake/acpi/pch_hda.asl>
26                         #include <drivers/intel/gma/acpi/default_brightness_levels.asl>
27                 }
28         }
30         #include <southbridge/intel/common/acpi/sleepstates.asl>
32         /* ChromeOS Embedded Controller */
33         Scope (\_SB.PCI0.LPCB)
34         {
35                 /* ACPI code for EC SuperIO functions */
36                 #include <ec/google/chromeec/acpi/superio.asl>
37                 /* ACPI code for EC functions */
38                 #include <ec/google/chromeec/acpi/ec.asl>
39         }
41         /* Dynamic Platform Thermal Framework */
42         Scope (\_SB)
43         {
44                 /* Per board variant specific definitions. */
45                 #include <variant/acpi/dptf.asl>
46                 /* Include soc specific DPTF changes */
47                 #include <soc/intel/apollolake/acpi/dptf.asl>
48                 /* Include common dptf ASL files */
49                 #include <soc/intel/common/acpi/dptf/dptf.asl>
50         }