blk: rq_data_dir() should not return a boolean
[cris-mirror.git] / arch / arm / mach-omap2 / omap_hwmod_2xxx_3xxx_interconnect_data.c
blobc1e98d5891006ce8a62b9014af251a03a14c82df
1 /*
2 * omap_hwmod_2xxx_3xxx_interconnect_data.c - common interconnect data, OMAP2/3
4 * Copyright (C) 2009-2011 Nokia Corporation
5 * Paul Walmsley
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
11 * XXX handle crossbar/shared link difference for L3?
12 * XXX these should be marked initdata for multi-OMAP kernels
14 #include <asm/sizes.h>
16 #include "omap_hwmod.h"
18 #include "omap_hwmod_common_data.h"
20 struct omap_hwmod_addr_space omap2430_mmc1_addr_space[] = {
22 .pa_start = 0x4809c000,
23 .pa_end = 0x4809c1ff,
24 .flags = ADDR_TYPE_RT,
26 { }
29 struct omap_hwmod_addr_space omap2430_mmc2_addr_space[] = {
31 .pa_start = 0x480b4000,
32 .pa_end = 0x480b41ff,
33 .flags = ADDR_TYPE_RT,
35 { }
38 struct omap_hwmod_addr_space omap2_i2c1_addr_space[] = {
40 .pa_start = 0x48070000,
41 .pa_end = 0x48070000 + SZ_128 - 1,
42 .flags = ADDR_TYPE_RT,
44 { }
47 struct omap_hwmod_addr_space omap2_i2c2_addr_space[] = {
49 .pa_start = 0x48072000,
50 .pa_end = 0x48072000 + SZ_128 - 1,
51 .flags = ADDR_TYPE_RT,
53 { }
56 struct omap_hwmod_addr_space omap2_dss_addrs[] = {
58 .pa_start = 0x48050000,
59 .pa_end = 0x48050000 + SZ_1K - 1,
60 .flags = ADDR_TYPE_RT
62 { }
65 struct omap_hwmod_addr_space omap2_dss_dispc_addrs[] = {
67 .pa_start = 0x48050400,
68 .pa_end = 0x48050400 + SZ_1K - 1,
69 .flags = ADDR_TYPE_RT
71 { }
74 struct omap_hwmod_addr_space omap2_dss_rfbi_addrs[] = {
76 .pa_start = 0x48050800,
77 .pa_end = 0x48050800 + SZ_1K - 1,
78 .flags = ADDR_TYPE_RT
80 { }
83 struct omap_hwmod_addr_space omap2_dss_venc_addrs[] = {
85 .pa_start = 0x48050C00,
86 .pa_end = 0x48050C00 + SZ_1K - 1,
87 .flags = ADDR_TYPE_RT
89 { }
92 struct omap_hwmod_addr_space omap2_timer10_addrs[] = {
94 .pa_start = 0x48086000,
95 .pa_end = 0x48086000 + SZ_1K - 1,
96 .flags = ADDR_TYPE_RT
98 { }
101 struct omap_hwmod_addr_space omap2_timer11_addrs[] = {
103 .pa_start = 0x48088000,
104 .pa_end = 0x48088000 + SZ_1K - 1,
105 .flags = ADDR_TYPE_RT
110 struct omap_hwmod_addr_space omap2xxx_timer12_addrs[] = {
112 .pa_start = 0x4808a000,
113 .pa_end = 0x4808a000 + SZ_1K - 1,
114 .flags = ADDR_TYPE_RT
119 struct omap_hwmod_addr_space omap2_mcspi1_addr_space[] = {
121 .pa_start = 0x48098000,
122 .pa_end = 0x48098000 + SZ_256 - 1,
123 .flags = ADDR_TYPE_RT,
128 struct omap_hwmod_addr_space omap2_mcspi2_addr_space[] = {
130 .pa_start = 0x4809a000,
131 .pa_end = 0x4809a000 + SZ_256 - 1,
132 .flags = ADDR_TYPE_RT,
137 struct omap_hwmod_addr_space omap2430_mcspi3_addr_space[] = {
139 .pa_start = 0x480b8000,
140 .pa_end = 0x480b8000 + SZ_256 - 1,
141 .flags = ADDR_TYPE_RT,
146 struct omap_hwmod_addr_space omap2_dma_system_addrs[] = {
148 .pa_start = 0x48056000,
149 .pa_end = 0x48056000 + SZ_4K - 1,
150 .flags = ADDR_TYPE_RT
155 struct omap_hwmod_addr_space omap2_mcbsp1_addrs[] = {
157 .name = "mpu",
158 .pa_start = 0x48074000,
159 .pa_end = 0x480740ff,
160 .flags = ADDR_TYPE_RT
165 struct omap_hwmod_addr_space omap2_hdq1w_addr_space[] = {
167 .pa_start = 0x480b2000,
168 .pa_end = 0x480b2fff,
169 .flags = ADDR_TYPE_RT,