2 * Static Memory Controller
5 #include <linux/module.h>
6 #include <linux/kernel.h>
7 #include <linux/init.h>
9 #include <linux/syscore_ops.h>
11 #include <mach/hardware.h>
12 #include <mach/smemc.h>
15 static unsigned long msc
[2];
16 static unsigned long sxcnfg
, memclkcfg
;
17 static unsigned long csadrcfg
[4];
19 static int pxa3xx_smemc_suspend(void)
21 msc
[0] = __raw_readl(MSC0
);
22 msc
[1] = __raw_readl(MSC1
);
23 sxcnfg
= __raw_readl(SXCNFG
);
24 memclkcfg
= __raw_readl(MEMCLKCFG
);
25 csadrcfg
[0] = __raw_readl(CSADRCFG0
);
26 csadrcfg
[1] = __raw_readl(CSADRCFG1
);
27 csadrcfg
[2] = __raw_readl(CSADRCFG2
);
28 csadrcfg
[3] = __raw_readl(CSADRCFG3
);
33 static void pxa3xx_smemc_resume(void)
35 __raw_writel(msc
[0], MSC0
);
36 __raw_writel(msc
[1], MSC1
);
37 __raw_writel(sxcnfg
, SXCNFG
);
38 __raw_writel(memclkcfg
, MEMCLKCFG
);
39 __raw_writel(csadrcfg
[0], CSADRCFG0
);
40 __raw_writel(csadrcfg
[1], CSADRCFG1
);
41 __raw_writel(csadrcfg
[2], CSADRCFG2
);
42 __raw_writel(csadrcfg
[3], CSADRCFG3
);
43 /* CSMSADRCFG wakes up in its default state (0), so we need to set it */
44 __raw_writel(0x2, CSMSADRCFG
);
47 static struct syscore_ops smemc_syscore_ops
= {
48 .suspend
= pxa3xx_smemc_suspend
,
49 .resume
= pxa3xx_smemc_resume
,
52 static int __init
smemc_init(void)
54 if (cpu_is_pxa3xx()) {
56 * The only documentation we have on the
57 * Chip Select Configuration Register (CSMSADRCFG) is that
58 * it must be programmed to 0x2.
59 * Moreover, in the bit definitions, the second bit
60 * (CSMSADRCFG[1]) is called "SETALWAYS".
61 * Other bits are reserved in this register.
63 __raw_writel(0x2, CSMSADRCFG
);
65 register_syscore_ops(&smemc_syscore_ops
);
70 subsys_initcall(smemc_init
);