blk: rq_data_dir() should not return a boolean
[cris-mirror.git] / arch / mips / mm / c-r4k.c
blob5d3a25e1cfaea62cf7859f3408e3d101f9bf4060
1 /*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
6 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
7 * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9 */
10 #include <linux/cpu_pm.h>
11 #include <linux/hardirq.h>
12 #include <linux/init.h>
13 #include <linux/highmem.h>
14 #include <linux/kernel.h>
15 #include <linux/linkage.h>
16 #include <linux/preempt.h>
17 #include <linux/sched.h>
18 #include <linux/smp.h>
19 #include <linux/mm.h>
20 #include <linux/module.h>
21 #include <linux/bitops.h>
23 #include <asm/bcache.h>
24 #include <asm/bootinfo.h>
25 #include <asm/cache.h>
26 #include <asm/cacheops.h>
27 #include <asm/cpu.h>
28 #include <asm/cpu-features.h>
29 #include <asm/cpu-type.h>
30 #include <asm/io.h>
31 #include <asm/page.h>
32 #include <asm/pgtable.h>
33 #include <asm/r4kcache.h>
34 #include <asm/sections.h>
35 #include <asm/mmu_context.h>
36 #include <asm/war.h>
37 #include <asm/cacheflush.h> /* for run_uncached() */
38 #include <asm/traps.h>
39 #include <asm/dma-coherence.h>
40 #include <asm/mips-cm.h>
43 * Special Variant of smp_call_function for use by cache functions:
45 * o No return value
46 * o collapses to normal function call on UP kernels
47 * o collapses to normal function call on systems with a single shared
48 * primary cache.
49 * o doesn't disable interrupts on the local CPU
51 static inline void r4k_on_each_cpu(void (*func) (void *info), void *info)
53 preempt_disable();
56 * The Coherent Manager propagates address-based cache ops to other
57 * cores but not index-based ops. However, r4k_on_each_cpu is used
58 * in both cases so there is no easy way to tell what kind of op is
59 * executed to the other cores. The best we can probably do is
60 * to restrict that call when a CM is not present because both
61 * CM-based SMP protocols (CMP & CPS) restrict index-based cache ops.
63 if (!mips_cm_present())
64 smp_call_function_many(&cpu_foreign_map, func, info, 1);
65 func(info);
66 preempt_enable();
69 #if defined(CONFIG_MIPS_CMP) || defined(CONFIG_MIPS_CPS)
70 #define cpu_has_safe_index_cacheops 0
71 #else
72 #define cpu_has_safe_index_cacheops 1
73 #endif
76 * Must die.
78 static unsigned long icache_size __read_mostly;
79 static unsigned long dcache_size __read_mostly;
80 static unsigned long scache_size __read_mostly;
83 * Dummy cache handling routines for machines without boardcaches
85 static void cache_noop(void) {}
87 static struct bcache_ops no_sc_ops = {
88 .bc_enable = (void *)cache_noop,
89 .bc_disable = (void *)cache_noop,
90 .bc_wback_inv = (void *)cache_noop,
91 .bc_inv = (void *)cache_noop
94 struct bcache_ops *bcops = &no_sc_ops;
96 #define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010)
97 #define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020)
99 #define R4600_HIT_CACHEOP_WAR_IMPL \
100 do { \
101 if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) \
102 *(volatile unsigned long *)CKSEG1; \
103 if (R4600_V1_HIT_CACHEOP_WAR) \
104 __asm__ __volatile__("nop;nop;nop;nop"); \
105 } while (0)
107 static void (*r4k_blast_dcache_page)(unsigned long addr);
109 static inline void r4k_blast_dcache_page_dc32(unsigned long addr)
111 R4600_HIT_CACHEOP_WAR_IMPL;
112 blast_dcache32_page(addr);
115 static inline void r4k_blast_dcache_page_dc64(unsigned long addr)
117 blast_dcache64_page(addr);
120 static inline void r4k_blast_dcache_page_dc128(unsigned long addr)
122 blast_dcache128_page(addr);
125 static void r4k_blast_dcache_page_setup(void)
127 unsigned long dc_lsize = cpu_dcache_line_size();
129 switch (dc_lsize) {
130 case 0:
131 r4k_blast_dcache_page = (void *)cache_noop;
132 break;
133 case 16:
134 r4k_blast_dcache_page = blast_dcache16_page;
135 break;
136 case 32:
137 r4k_blast_dcache_page = r4k_blast_dcache_page_dc32;
138 break;
139 case 64:
140 r4k_blast_dcache_page = r4k_blast_dcache_page_dc64;
141 break;
142 case 128:
143 r4k_blast_dcache_page = r4k_blast_dcache_page_dc128;
144 break;
145 default:
146 break;
150 #ifndef CONFIG_EVA
151 #define r4k_blast_dcache_user_page r4k_blast_dcache_page
152 #else
154 static void (*r4k_blast_dcache_user_page)(unsigned long addr);
156 static void r4k_blast_dcache_user_page_setup(void)
158 unsigned long dc_lsize = cpu_dcache_line_size();
160 if (dc_lsize == 0)
161 r4k_blast_dcache_user_page = (void *)cache_noop;
162 else if (dc_lsize == 16)
163 r4k_blast_dcache_user_page = blast_dcache16_user_page;
164 else if (dc_lsize == 32)
165 r4k_blast_dcache_user_page = blast_dcache32_user_page;
166 else if (dc_lsize == 64)
167 r4k_blast_dcache_user_page = blast_dcache64_user_page;
170 #endif
172 static void (* r4k_blast_dcache_page_indexed)(unsigned long addr);
174 static void r4k_blast_dcache_page_indexed_setup(void)
176 unsigned long dc_lsize = cpu_dcache_line_size();
178 if (dc_lsize == 0)
179 r4k_blast_dcache_page_indexed = (void *)cache_noop;
180 else if (dc_lsize == 16)
181 r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed;
182 else if (dc_lsize == 32)
183 r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed;
184 else if (dc_lsize == 64)
185 r4k_blast_dcache_page_indexed = blast_dcache64_page_indexed;
186 else if (dc_lsize == 128)
187 r4k_blast_dcache_page_indexed = blast_dcache128_page_indexed;
190 void (* r4k_blast_dcache)(void);
191 EXPORT_SYMBOL(r4k_blast_dcache);
193 static void r4k_blast_dcache_setup(void)
195 unsigned long dc_lsize = cpu_dcache_line_size();
197 if (dc_lsize == 0)
198 r4k_blast_dcache = (void *)cache_noop;
199 else if (dc_lsize == 16)
200 r4k_blast_dcache = blast_dcache16;
201 else if (dc_lsize == 32)
202 r4k_blast_dcache = blast_dcache32;
203 else if (dc_lsize == 64)
204 r4k_blast_dcache = blast_dcache64;
205 else if (dc_lsize == 128)
206 r4k_blast_dcache = blast_dcache128;
209 /* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
210 #define JUMP_TO_ALIGN(order) \
211 __asm__ __volatile__( \
212 "b\t1f\n\t" \
213 ".align\t" #order "\n\t" \
214 "1:\n\t" \
216 #define CACHE32_UNROLL32_ALIGN JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
217 #define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
219 static inline void blast_r4600_v1_icache32(void)
221 unsigned long flags;
223 local_irq_save(flags);
224 blast_icache32();
225 local_irq_restore(flags);
228 static inline void tx49_blast_icache32(void)
230 unsigned long start = INDEX_BASE;
231 unsigned long end = start + current_cpu_data.icache.waysize;
232 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
233 unsigned long ws_end = current_cpu_data.icache.ways <<
234 current_cpu_data.icache.waybit;
235 unsigned long ws, addr;
237 CACHE32_UNROLL32_ALIGN2;
238 /* I'm in even chunk. blast odd chunks */
239 for (ws = 0; ws < ws_end; ws += ws_inc)
240 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
241 cache32_unroll32(addr|ws, Index_Invalidate_I);
242 CACHE32_UNROLL32_ALIGN;
243 /* I'm in odd chunk. blast even chunks */
244 for (ws = 0; ws < ws_end; ws += ws_inc)
245 for (addr = start; addr < end; addr += 0x400 * 2)
246 cache32_unroll32(addr|ws, Index_Invalidate_I);
249 static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page)
251 unsigned long flags;
253 local_irq_save(flags);
254 blast_icache32_page_indexed(page);
255 local_irq_restore(flags);
258 static inline void tx49_blast_icache32_page_indexed(unsigned long page)
260 unsigned long indexmask = current_cpu_data.icache.waysize - 1;
261 unsigned long start = INDEX_BASE + (page & indexmask);
262 unsigned long end = start + PAGE_SIZE;
263 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
264 unsigned long ws_end = current_cpu_data.icache.ways <<
265 current_cpu_data.icache.waybit;
266 unsigned long ws, addr;
268 CACHE32_UNROLL32_ALIGN2;
269 /* I'm in even chunk. blast odd chunks */
270 for (ws = 0; ws < ws_end; ws += ws_inc)
271 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
272 cache32_unroll32(addr|ws, Index_Invalidate_I);
273 CACHE32_UNROLL32_ALIGN;
274 /* I'm in odd chunk. blast even chunks */
275 for (ws = 0; ws < ws_end; ws += ws_inc)
276 for (addr = start; addr < end; addr += 0x400 * 2)
277 cache32_unroll32(addr|ws, Index_Invalidate_I);
280 static void (* r4k_blast_icache_page)(unsigned long addr);
282 static void r4k_blast_icache_page_setup(void)
284 unsigned long ic_lsize = cpu_icache_line_size();
286 if (ic_lsize == 0)
287 r4k_blast_icache_page = (void *)cache_noop;
288 else if (ic_lsize == 16)
289 r4k_blast_icache_page = blast_icache16_page;
290 else if (ic_lsize == 32 && current_cpu_type() == CPU_LOONGSON2)
291 r4k_blast_icache_page = loongson2_blast_icache32_page;
292 else if (ic_lsize == 32)
293 r4k_blast_icache_page = blast_icache32_page;
294 else if (ic_lsize == 64)
295 r4k_blast_icache_page = blast_icache64_page;
296 else if (ic_lsize == 128)
297 r4k_blast_icache_page = blast_icache128_page;
300 #ifndef CONFIG_EVA
301 #define r4k_blast_icache_user_page r4k_blast_icache_page
302 #else
304 static void (*r4k_blast_icache_user_page)(unsigned long addr);
306 static void r4k_blast_icache_user_page_setup(void)
308 unsigned long ic_lsize = cpu_icache_line_size();
310 if (ic_lsize == 0)
311 r4k_blast_icache_user_page = (void *)cache_noop;
312 else if (ic_lsize == 16)
313 r4k_blast_icache_user_page = blast_icache16_user_page;
314 else if (ic_lsize == 32)
315 r4k_blast_icache_user_page = blast_icache32_user_page;
316 else if (ic_lsize == 64)
317 r4k_blast_icache_user_page = blast_icache64_user_page;
320 #endif
322 static void (* r4k_blast_icache_page_indexed)(unsigned long addr);
324 static void r4k_blast_icache_page_indexed_setup(void)
326 unsigned long ic_lsize = cpu_icache_line_size();
328 if (ic_lsize == 0)
329 r4k_blast_icache_page_indexed = (void *)cache_noop;
330 else if (ic_lsize == 16)
331 r4k_blast_icache_page_indexed = blast_icache16_page_indexed;
332 else if (ic_lsize == 32) {
333 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
334 r4k_blast_icache_page_indexed =
335 blast_icache32_r4600_v1_page_indexed;
336 else if (TX49XX_ICACHE_INDEX_INV_WAR)
337 r4k_blast_icache_page_indexed =
338 tx49_blast_icache32_page_indexed;
339 else if (current_cpu_type() == CPU_LOONGSON2)
340 r4k_blast_icache_page_indexed =
341 loongson2_blast_icache32_page_indexed;
342 else
343 r4k_blast_icache_page_indexed =
344 blast_icache32_page_indexed;
345 } else if (ic_lsize == 64)
346 r4k_blast_icache_page_indexed = blast_icache64_page_indexed;
349 void (* r4k_blast_icache)(void);
350 EXPORT_SYMBOL(r4k_blast_icache);
352 static void r4k_blast_icache_setup(void)
354 unsigned long ic_lsize = cpu_icache_line_size();
356 if (ic_lsize == 0)
357 r4k_blast_icache = (void *)cache_noop;
358 else if (ic_lsize == 16)
359 r4k_blast_icache = blast_icache16;
360 else if (ic_lsize == 32) {
361 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
362 r4k_blast_icache = blast_r4600_v1_icache32;
363 else if (TX49XX_ICACHE_INDEX_INV_WAR)
364 r4k_blast_icache = tx49_blast_icache32;
365 else if (current_cpu_type() == CPU_LOONGSON2)
366 r4k_blast_icache = loongson2_blast_icache32;
367 else
368 r4k_blast_icache = blast_icache32;
369 } else if (ic_lsize == 64)
370 r4k_blast_icache = blast_icache64;
371 else if (ic_lsize == 128)
372 r4k_blast_icache = blast_icache128;
375 static void (* r4k_blast_scache_page)(unsigned long addr);
377 static void r4k_blast_scache_page_setup(void)
379 unsigned long sc_lsize = cpu_scache_line_size();
381 if (scache_size == 0)
382 r4k_blast_scache_page = (void *)cache_noop;
383 else if (sc_lsize == 16)
384 r4k_blast_scache_page = blast_scache16_page;
385 else if (sc_lsize == 32)
386 r4k_blast_scache_page = blast_scache32_page;
387 else if (sc_lsize == 64)
388 r4k_blast_scache_page = blast_scache64_page;
389 else if (sc_lsize == 128)
390 r4k_blast_scache_page = blast_scache128_page;
393 static void (* r4k_blast_scache_page_indexed)(unsigned long addr);
395 static void r4k_blast_scache_page_indexed_setup(void)
397 unsigned long sc_lsize = cpu_scache_line_size();
399 if (scache_size == 0)
400 r4k_blast_scache_page_indexed = (void *)cache_noop;
401 else if (sc_lsize == 16)
402 r4k_blast_scache_page_indexed = blast_scache16_page_indexed;
403 else if (sc_lsize == 32)
404 r4k_blast_scache_page_indexed = blast_scache32_page_indexed;
405 else if (sc_lsize == 64)
406 r4k_blast_scache_page_indexed = blast_scache64_page_indexed;
407 else if (sc_lsize == 128)
408 r4k_blast_scache_page_indexed = blast_scache128_page_indexed;
411 static void (* r4k_blast_scache)(void);
413 static void r4k_blast_scache_setup(void)
415 unsigned long sc_lsize = cpu_scache_line_size();
417 if (scache_size == 0)
418 r4k_blast_scache = (void *)cache_noop;
419 else if (sc_lsize == 16)
420 r4k_blast_scache = blast_scache16;
421 else if (sc_lsize == 32)
422 r4k_blast_scache = blast_scache32;
423 else if (sc_lsize == 64)
424 r4k_blast_scache = blast_scache64;
425 else if (sc_lsize == 128)
426 r4k_blast_scache = blast_scache128;
429 static inline void local_r4k___flush_cache_all(void * args)
431 switch (current_cpu_type()) {
432 case CPU_LOONGSON2:
433 case CPU_LOONGSON3:
434 case CPU_R4000SC:
435 case CPU_R4000MC:
436 case CPU_R4400SC:
437 case CPU_R4400MC:
438 case CPU_R10000:
439 case CPU_R12000:
440 case CPU_R14000:
441 case CPU_R16000:
443 * These caches are inclusive caches, that is, if something
444 * is not cached in the S-cache, we know it also won't be
445 * in one of the primary caches.
447 r4k_blast_scache();
448 break;
450 default:
451 r4k_blast_dcache();
452 r4k_blast_icache();
453 break;
457 static void r4k___flush_cache_all(void)
459 r4k_on_each_cpu(local_r4k___flush_cache_all, NULL);
462 static inline int has_valid_asid(const struct mm_struct *mm)
464 #ifdef CONFIG_MIPS_MT_SMP
465 int i;
467 for_each_online_cpu(i)
468 if (cpu_context(i, mm))
469 return 1;
471 return 0;
472 #else
473 return cpu_context(smp_processor_id(), mm);
474 #endif
477 static void r4k__flush_cache_vmap(void)
479 r4k_blast_dcache();
482 static void r4k__flush_cache_vunmap(void)
484 r4k_blast_dcache();
487 static inline void local_r4k_flush_cache_range(void * args)
489 struct vm_area_struct *vma = args;
490 int exec = vma->vm_flags & VM_EXEC;
492 if (!(has_valid_asid(vma->vm_mm)))
493 return;
495 r4k_blast_dcache();
496 if (exec)
497 r4k_blast_icache();
500 static void r4k_flush_cache_range(struct vm_area_struct *vma,
501 unsigned long start, unsigned long end)
503 int exec = vma->vm_flags & VM_EXEC;
505 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc))
506 r4k_on_each_cpu(local_r4k_flush_cache_range, vma);
509 static inline void local_r4k_flush_cache_mm(void * args)
511 struct mm_struct *mm = args;
513 if (!has_valid_asid(mm))
514 return;
517 * Kludge alert. For obscure reasons R4000SC and R4400SC go nuts if we
518 * only flush the primary caches but R1x000 behave sane ...
519 * R4000SC and R4400SC indexed S-cache ops also invalidate primary
520 * caches, so we can bail out early.
522 if (current_cpu_type() == CPU_R4000SC ||
523 current_cpu_type() == CPU_R4000MC ||
524 current_cpu_type() == CPU_R4400SC ||
525 current_cpu_type() == CPU_R4400MC) {
526 r4k_blast_scache();
527 return;
530 r4k_blast_dcache();
533 static void r4k_flush_cache_mm(struct mm_struct *mm)
535 if (!cpu_has_dc_aliases)
536 return;
538 r4k_on_each_cpu(local_r4k_flush_cache_mm, mm);
541 struct flush_cache_page_args {
542 struct vm_area_struct *vma;
543 unsigned long addr;
544 unsigned long pfn;
547 static inline void local_r4k_flush_cache_page(void *args)
549 struct flush_cache_page_args *fcp_args = args;
550 struct vm_area_struct *vma = fcp_args->vma;
551 unsigned long addr = fcp_args->addr;
552 struct page *page = pfn_to_page(fcp_args->pfn);
553 int exec = vma->vm_flags & VM_EXEC;
554 struct mm_struct *mm = vma->vm_mm;
555 int map_coherent = 0;
556 pgd_t *pgdp;
557 pud_t *pudp;
558 pmd_t *pmdp;
559 pte_t *ptep;
560 void *vaddr;
563 * If ownes no valid ASID yet, cannot possibly have gotten
564 * this page into the cache.
566 if (!has_valid_asid(mm))
567 return;
569 addr &= PAGE_MASK;
570 pgdp = pgd_offset(mm, addr);
571 pudp = pud_offset(pgdp, addr);
572 pmdp = pmd_offset(pudp, addr);
573 ptep = pte_offset(pmdp, addr);
576 * If the page isn't marked valid, the page cannot possibly be
577 * in the cache.
579 if (!(pte_present(*ptep)))
580 return;
582 if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID))
583 vaddr = NULL;
584 else {
586 * Use kmap_coherent or kmap_atomic to do flushes for
587 * another ASID than the current one.
589 map_coherent = (cpu_has_dc_aliases &&
590 page_mapped(page) && !Page_dcache_dirty(page));
591 if (map_coherent)
592 vaddr = kmap_coherent(page, addr);
593 else
594 vaddr = kmap_atomic(page);
595 addr = (unsigned long)vaddr;
598 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
599 vaddr ? r4k_blast_dcache_page(addr) :
600 r4k_blast_dcache_user_page(addr);
601 if (exec && !cpu_icache_snoops_remote_store)
602 r4k_blast_scache_page(addr);
604 if (exec) {
605 if (vaddr && cpu_has_vtag_icache && mm == current->active_mm) {
606 int cpu = smp_processor_id();
608 if (cpu_context(cpu, mm) != 0)
609 drop_mmu_context(mm, cpu);
610 } else
611 vaddr ? r4k_blast_icache_page(addr) :
612 r4k_blast_icache_user_page(addr);
615 if (vaddr) {
616 if (map_coherent)
617 kunmap_coherent();
618 else
619 kunmap_atomic(vaddr);
623 static void r4k_flush_cache_page(struct vm_area_struct *vma,
624 unsigned long addr, unsigned long pfn)
626 struct flush_cache_page_args args;
628 args.vma = vma;
629 args.addr = addr;
630 args.pfn = pfn;
632 r4k_on_each_cpu(local_r4k_flush_cache_page, &args);
635 static inline void local_r4k_flush_data_cache_page(void * addr)
637 r4k_blast_dcache_page((unsigned long) addr);
640 static void r4k_flush_data_cache_page(unsigned long addr)
642 if (in_atomic())
643 local_r4k_flush_data_cache_page((void *)addr);
644 else
645 r4k_on_each_cpu(local_r4k_flush_data_cache_page, (void *) addr);
648 struct flush_icache_range_args {
649 unsigned long start;
650 unsigned long end;
653 static inline void local_r4k_flush_icache_range(unsigned long start, unsigned long end)
655 if (!cpu_has_ic_fills_f_dc) {
656 if (end - start >= dcache_size) {
657 r4k_blast_dcache();
658 } else {
659 R4600_HIT_CACHEOP_WAR_IMPL;
660 protected_blast_dcache_range(start, end);
664 if (end - start > icache_size)
665 r4k_blast_icache();
666 else {
667 switch (boot_cpu_type()) {
668 case CPU_LOONGSON2:
669 protected_loongson2_blast_icache_range(start, end);
670 break;
672 default:
673 protected_blast_icache_range(start, end);
674 break;
677 #ifdef CONFIG_EVA
679 * Due to all possible segment mappings, there might cache aliases
680 * caused by the bootloader being in non-EVA mode, and the CPU switching
681 * to EVA during early kernel init. It's best to flush the scache
682 * to avoid having secondary cores fetching stale data and lead to
683 * kernel crashes.
685 bc_wback_inv(start, (end - start));
686 __sync();
687 #endif
690 static inline void local_r4k_flush_icache_range_ipi(void *args)
692 struct flush_icache_range_args *fir_args = args;
693 unsigned long start = fir_args->start;
694 unsigned long end = fir_args->end;
696 local_r4k_flush_icache_range(start, end);
699 static void r4k_flush_icache_range(unsigned long start, unsigned long end)
701 struct flush_icache_range_args args;
703 args.start = start;
704 args.end = end;
706 r4k_on_each_cpu(local_r4k_flush_icache_range_ipi, &args);
707 instruction_hazard();
710 #if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
712 static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
714 /* Catch bad driver code */
715 BUG_ON(size == 0);
717 preempt_disable();
718 if (cpu_has_inclusive_pcaches) {
719 if (size >= scache_size)
720 r4k_blast_scache();
721 else
722 blast_scache_range(addr, addr + size);
723 preempt_enable();
724 __sync();
725 return;
729 * Either no secondary cache or the available caches don't have the
730 * subset property so we have to flush the primary caches
731 * explicitly
733 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
734 r4k_blast_dcache();
735 } else {
736 R4600_HIT_CACHEOP_WAR_IMPL;
737 blast_dcache_range(addr, addr + size);
739 preempt_enable();
741 bc_wback_inv(addr, size);
742 __sync();
745 static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
747 /* Catch bad driver code */
748 BUG_ON(size == 0);
750 preempt_disable();
751 if (cpu_has_inclusive_pcaches) {
752 if (size >= scache_size)
753 r4k_blast_scache();
754 else {
756 * There is no clearly documented alignment requirement
757 * for the cache instruction on MIPS processors and
758 * some processors, among them the RM5200 and RM7000
759 * QED processors will throw an address error for cache
760 * hit ops with insufficient alignment. Solved by
761 * aligning the address to cache line size.
763 blast_inv_scache_range(addr, addr + size);
765 preempt_enable();
766 __sync();
767 return;
770 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
771 r4k_blast_dcache();
772 } else {
773 R4600_HIT_CACHEOP_WAR_IMPL;
774 blast_inv_dcache_range(addr, addr + size);
776 preempt_enable();
778 bc_inv(addr, size);
779 __sync();
781 #endif /* CONFIG_DMA_NONCOHERENT || CONFIG_DMA_MAYBE_COHERENT */
784 * While we're protected against bad userland addresses we don't care
785 * very much about what happens in that case. Usually a segmentation
786 * fault will dump the process later on anyway ...
788 static void local_r4k_flush_cache_sigtramp(void * arg)
790 unsigned long ic_lsize = cpu_icache_line_size();
791 unsigned long dc_lsize = cpu_dcache_line_size();
792 unsigned long sc_lsize = cpu_scache_line_size();
793 unsigned long addr = (unsigned long) arg;
795 R4600_HIT_CACHEOP_WAR_IMPL;
796 if (dc_lsize)
797 protected_writeback_dcache_line(addr & ~(dc_lsize - 1));
798 if (!cpu_icache_snoops_remote_store && scache_size)
799 protected_writeback_scache_line(addr & ~(sc_lsize - 1));
800 if (ic_lsize)
801 protected_flush_icache_line(addr & ~(ic_lsize - 1));
802 if (MIPS4K_ICACHE_REFILL_WAR) {
803 __asm__ __volatile__ (
804 ".set push\n\t"
805 ".set noat\n\t"
806 ".set "MIPS_ISA_LEVEL"\n\t"
807 #ifdef CONFIG_32BIT
808 "la $at,1f\n\t"
809 #endif
810 #ifdef CONFIG_64BIT
811 "dla $at,1f\n\t"
812 #endif
813 "cache %0,($at)\n\t"
814 "nop; nop; nop\n"
815 "1:\n\t"
816 ".set pop"
818 : "i" (Hit_Invalidate_I));
820 if (MIPS_CACHE_SYNC_WAR)
821 __asm__ __volatile__ ("sync");
824 static void r4k_flush_cache_sigtramp(unsigned long addr)
826 r4k_on_each_cpu(local_r4k_flush_cache_sigtramp, (void *) addr);
829 static void r4k_flush_icache_all(void)
831 if (cpu_has_vtag_icache)
832 r4k_blast_icache();
835 struct flush_kernel_vmap_range_args {
836 unsigned long vaddr;
837 int size;
840 static inline void local_r4k_flush_kernel_vmap_range(void *args)
842 struct flush_kernel_vmap_range_args *vmra = args;
843 unsigned long vaddr = vmra->vaddr;
844 int size = vmra->size;
847 * Aliases only affect the primary caches so don't bother with
848 * S-caches or T-caches.
850 if (cpu_has_safe_index_cacheops && size >= dcache_size)
851 r4k_blast_dcache();
852 else {
853 R4600_HIT_CACHEOP_WAR_IMPL;
854 blast_dcache_range(vaddr, vaddr + size);
858 static void r4k_flush_kernel_vmap_range(unsigned long vaddr, int size)
860 struct flush_kernel_vmap_range_args args;
862 args.vaddr = (unsigned long) vaddr;
863 args.size = size;
865 r4k_on_each_cpu(local_r4k_flush_kernel_vmap_range, &args);
868 static inline void rm7k_erratum31(void)
870 const unsigned long ic_lsize = 32;
871 unsigned long addr;
873 /* RM7000 erratum #31. The icache is screwed at startup. */
874 write_c0_taglo(0);
875 write_c0_taghi(0);
877 for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) {
878 __asm__ __volatile__ (
879 ".set push\n\t"
880 ".set noreorder\n\t"
881 ".set mips3\n\t"
882 "cache\t%1, 0(%0)\n\t"
883 "cache\t%1, 0x1000(%0)\n\t"
884 "cache\t%1, 0x2000(%0)\n\t"
885 "cache\t%1, 0x3000(%0)\n\t"
886 "cache\t%2, 0(%0)\n\t"
887 "cache\t%2, 0x1000(%0)\n\t"
888 "cache\t%2, 0x2000(%0)\n\t"
889 "cache\t%2, 0x3000(%0)\n\t"
890 "cache\t%1, 0(%0)\n\t"
891 "cache\t%1, 0x1000(%0)\n\t"
892 "cache\t%1, 0x2000(%0)\n\t"
893 "cache\t%1, 0x3000(%0)\n\t"
894 ".set pop\n"
896 : "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill));
900 static inline int alias_74k_erratum(struct cpuinfo_mips *c)
902 unsigned int imp = c->processor_id & PRID_IMP_MASK;
903 unsigned int rev = c->processor_id & PRID_REV_MASK;
904 int present = 0;
907 * Early versions of the 74K do not update the cache tags on a
908 * vtag miss/ptag hit which can occur in the case of KSEG0/KUSEG
909 * aliases. In this case it is better to treat the cache as always
910 * having aliases. Also disable the synonym tag update feature
911 * where available. In this case no opportunistic tag update will
912 * happen where a load causes a virtual address miss but a physical
913 * address hit during a D-cache look-up.
915 switch (imp) {
916 case PRID_IMP_74K:
917 if (rev <= PRID_REV_ENCODE_332(2, 4, 0))
918 present = 1;
919 if (rev == PRID_REV_ENCODE_332(2, 4, 0))
920 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
921 break;
922 case PRID_IMP_1074K:
923 if (rev <= PRID_REV_ENCODE_332(1, 1, 0)) {
924 present = 1;
925 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
927 break;
928 default:
929 BUG();
932 return present;
935 static void b5k_instruction_hazard(void)
937 __sync();
938 __sync();
939 __asm__ __volatile__(
940 " nop; nop; nop; nop; nop; nop; nop; nop\n"
941 " nop; nop; nop; nop; nop; nop; nop; nop\n"
942 " nop; nop; nop; nop; nop; nop; nop; nop\n"
943 " nop; nop; nop; nop; nop; nop; nop; nop\n"
944 : : : "memory");
947 static char *way_string[] = { NULL, "direct mapped", "2-way",
948 "3-way", "4-way", "5-way", "6-way", "7-way", "8-way",
949 "9-way", "10-way", "11-way", "12-way",
950 "13-way", "14-way", "15-way", "16-way",
953 static void probe_pcache(void)
955 struct cpuinfo_mips *c = &current_cpu_data;
956 unsigned int config = read_c0_config();
957 unsigned int prid = read_c0_prid();
958 int has_74k_erratum = 0;
959 unsigned long config1;
960 unsigned int lsize;
962 switch (current_cpu_type()) {
963 case CPU_R4600: /* QED style two way caches? */
964 case CPU_R4700:
965 case CPU_R5000:
966 case CPU_NEVADA:
967 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
968 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
969 c->icache.ways = 2;
970 c->icache.waybit = __ffs(icache_size/2);
972 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
973 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
974 c->dcache.ways = 2;
975 c->dcache.waybit= __ffs(dcache_size/2);
977 c->options |= MIPS_CPU_CACHE_CDEX_P;
978 break;
980 case CPU_R5432:
981 case CPU_R5500:
982 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
983 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
984 c->icache.ways = 2;
985 c->icache.waybit= 0;
987 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
988 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
989 c->dcache.ways = 2;
990 c->dcache.waybit = 0;
992 c->options |= MIPS_CPU_CACHE_CDEX_P | MIPS_CPU_PREFETCH;
993 break;
995 case CPU_TX49XX:
996 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
997 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
998 c->icache.ways = 4;
999 c->icache.waybit= 0;
1001 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1002 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1003 c->dcache.ways = 4;
1004 c->dcache.waybit = 0;
1006 c->options |= MIPS_CPU_CACHE_CDEX_P;
1007 c->options |= MIPS_CPU_PREFETCH;
1008 break;
1010 case CPU_R4000PC:
1011 case CPU_R4000SC:
1012 case CPU_R4000MC:
1013 case CPU_R4400PC:
1014 case CPU_R4400SC:
1015 case CPU_R4400MC:
1016 case CPU_R4300:
1017 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1018 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1019 c->icache.ways = 1;
1020 c->icache.waybit = 0; /* doesn't matter */
1022 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1023 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1024 c->dcache.ways = 1;
1025 c->dcache.waybit = 0; /* does not matter */
1027 c->options |= MIPS_CPU_CACHE_CDEX_P;
1028 break;
1030 case CPU_R10000:
1031 case CPU_R12000:
1032 case CPU_R14000:
1033 case CPU_R16000:
1034 icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29));
1035 c->icache.linesz = 64;
1036 c->icache.ways = 2;
1037 c->icache.waybit = 0;
1039 dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26));
1040 c->dcache.linesz = 32;
1041 c->dcache.ways = 2;
1042 c->dcache.waybit = 0;
1044 c->options |= MIPS_CPU_PREFETCH;
1045 break;
1047 case CPU_VR4133:
1048 write_c0_config(config & ~VR41_CONF_P4K);
1049 case CPU_VR4131:
1050 /* Workaround for cache instruction bug of VR4131 */
1051 if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U ||
1052 c->processor_id == 0x0c82U) {
1053 config |= 0x00400000U;
1054 if (c->processor_id == 0x0c80U)
1055 config |= VR41_CONF_BP;
1056 write_c0_config(config);
1057 } else
1058 c->options |= MIPS_CPU_CACHE_CDEX_P;
1060 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
1061 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1062 c->icache.ways = 2;
1063 c->icache.waybit = __ffs(icache_size/2);
1065 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
1066 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1067 c->dcache.ways = 2;
1068 c->dcache.waybit = __ffs(dcache_size/2);
1069 break;
1071 case CPU_VR41XX:
1072 case CPU_VR4111:
1073 case CPU_VR4121:
1074 case CPU_VR4122:
1075 case CPU_VR4181:
1076 case CPU_VR4181A:
1077 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
1078 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1079 c->icache.ways = 1;
1080 c->icache.waybit = 0; /* doesn't matter */
1082 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
1083 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1084 c->dcache.ways = 1;
1085 c->dcache.waybit = 0; /* does not matter */
1087 c->options |= MIPS_CPU_CACHE_CDEX_P;
1088 break;
1090 case CPU_RM7000:
1091 rm7k_erratum31();
1093 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1094 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1095 c->icache.ways = 4;
1096 c->icache.waybit = __ffs(icache_size / c->icache.ways);
1098 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1099 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1100 c->dcache.ways = 4;
1101 c->dcache.waybit = __ffs(dcache_size / c->dcache.ways);
1103 c->options |= MIPS_CPU_CACHE_CDEX_P;
1104 c->options |= MIPS_CPU_PREFETCH;
1105 break;
1107 case CPU_LOONGSON2:
1108 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1109 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1110 if (prid & 0x3)
1111 c->icache.ways = 4;
1112 else
1113 c->icache.ways = 2;
1114 c->icache.waybit = 0;
1116 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1117 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1118 if (prid & 0x3)
1119 c->dcache.ways = 4;
1120 else
1121 c->dcache.ways = 2;
1122 c->dcache.waybit = 0;
1123 break;
1125 case CPU_LOONGSON3:
1126 config1 = read_c0_config1();
1127 lsize = (config1 >> 19) & 7;
1128 if (lsize)
1129 c->icache.linesz = 2 << lsize;
1130 else
1131 c->icache.linesz = 0;
1132 c->icache.sets = 64 << ((config1 >> 22) & 7);
1133 c->icache.ways = 1 + ((config1 >> 16) & 7);
1134 icache_size = c->icache.sets *
1135 c->icache.ways *
1136 c->icache.linesz;
1137 c->icache.waybit = 0;
1139 lsize = (config1 >> 10) & 7;
1140 if (lsize)
1141 c->dcache.linesz = 2 << lsize;
1142 else
1143 c->dcache.linesz = 0;
1144 c->dcache.sets = 64 << ((config1 >> 13) & 7);
1145 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1146 dcache_size = c->dcache.sets *
1147 c->dcache.ways *
1148 c->dcache.linesz;
1149 c->dcache.waybit = 0;
1150 break;
1152 case CPU_CAVIUM_OCTEON3:
1153 /* For now lie about the number of ways. */
1154 c->icache.linesz = 128;
1155 c->icache.sets = 16;
1156 c->icache.ways = 8;
1157 c->icache.flags |= MIPS_CACHE_VTAG;
1158 icache_size = c->icache.sets * c->icache.ways * c->icache.linesz;
1160 c->dcache.linesz = 128;
1161 c->dcache.ways = 8;
1162 c->dcache.sets = 8;
1163 dcache_size = c->dcache.sets * c->dcache.ways * c->dcache.linesz;
1164 c->options |= MIPS_CPU_PREFETCH;
1165 break;
1167 default:
1168 if (!(config & MIPS_CONF_M))
1169 panic("Don't know how to probe P-caches on this cpu.");
1172 * So we seem to be a MIPS32 or MIPS64 CPU
1173 * So let's probe the I-cache ...
1175 config1 = read_c0_config1();
1177 lsize = (config1 >> 19) & 7;
1179 /* IL == 7 is reserved */
1180 if (lsize == 7)
1181 panic("Invalid icache line size");
1183 c->icache.linesz = lsize ? 2 << lsize : 0;
1185 c->icache.sets = 32 << (((config1 >> 22) + 1) & 7);
1186 c->icache.ways = 1 + ((config1 >> 16) & 7);
1188 icache_size = c->icache.sets *
1189 c->icache.ways *
1190 c->icache.linesz;
1191 c->icache.waybit = __ffs(icache_size/c->icache.ways);
1193 if (config & 0x8) /* VI bit */
1194 c->icache.flags |= MIPS_CACHE_VTAG;
1197 * Now probe the MIPS32 / MIPS64 data cache.
1199 c->dcache.flags = 0;
1201 lsize = (config1 >> 10) & 7;
1203 /* DL == 7 is reserved */
1204 if (lsize == 7)
1205 panic("Invalid dcache line size");
1207 c->dcache.linesz = lsize ? 2 << lsize : 0;
1209 c->dcache.sets = 32 << (((config1 >> 13) + 1) & 7);
1210 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1212 dcache_size = c->dcache.sets *
1213 c->dcache.ways *
1214 c->dcache.linesz;
1215 c->dcache.waybit = __ffs(dcache_size/c->dcache.ways);
1217 c->options |= MIPS_CPU_PREFETCH;
1218 break;
1222 * Processor configuration sanity check for the R4000SC erratum
1223 * #5. With page sizes larger than 32kB there is no possibility
1224 * to get a VCE exception anymore so we don't care about this
1225 * misconfiguration. The case is rather theoretical anyway;
1226 * presumably no vendor is shipping his hardware in the "bad"
1227 * configuration.
1229 if ((prid & PRID_IMP_MASK) == PRID_IMP_R4000 &&
1230 (prid & PRID_REV_MASK) < PRID_REV_R4400 &&
1231 !(config & CONF_SC) && c->icache.linesz != 16 &&
1232 PAGE_SIZE <= 0x8000)
1233 panic("Improper R4000SC processor configuration detected");
1235 /* compute a couple of other cache variables */
1236 c->icache.waysize = icache_size / c->icache.ways;
1237 c->dcache.waysize = dcache_size / c->dcache.ways;
1239 c->icache.sets = c->icache.linesz ?
1240 icache_size / (c->icache.linesz * c->icache.ways) : 0;
1241 c->dcache.sets = c->dcache.linesz ?
1242 dcache_size / (c->dcache.linesz * c->dcache.ways) : 0;
1245 * R1x000 P-caches are odd in a positive way. They're 32kB 2-way
1246 * virtually indexed so normally would suffer from aliases. So
1247 * normally they'd suffer from aliases but magic in the hardware deals
1248 * with that for us so we don't need to take care ourselves.
1250 switch (current_cpu_type()) {
1251 case CPU_20KC:
1252 case CPU_25KF:
1253 case CPU_SB1:
1254 case CPU_SB1A:
1255 case CPU_XLR:
1256 c->dcache.flags |= MIPS_CACHE_PINDEX;
1257 break;
1259 case CPU_R10000:
1260 case CPU_R12000:
1261 case CPU_R14000:
1262 case CPU_R16000:
1263 break;
1265 case CPU_74K:
1266 case CPU_1074K:
1267 has_74k_erratum = alias_74k_erratum(c);
1268 /* Fall through. */
1269 case CPU_M14KC:
1270 case CPU_M14KEC:
1271 case CPU_24K:
1272 case CPU_34K:
1273 case CPU_1004K:
1274 case CPU_INTERAPTIV:
1275 case CPU_P5600:
1276 case CPU_PROAPTIV:
1277 case CPU_M5150:
1278 case CPU_QEMU_GENERIC:
1279 case CPU_I6400:
1280 if (!(read_c0_config7() & MIPS_CONF7_IAR) &&
1281 (c->icache.waysize > PAGE_SIZE))
1282 c->icache.flags |= MIPS_CACHE_ALIASES;
1283 if (!has_74k_erratum && (read_c0_config7() & MIPS_CONF7_AR)) {
1285 * Effectively physically indexed dcache,
1286 * thus no virtual aliases.
1288 c->dcache.flags |= MIPS_CACHE_PINDEX;
1289 break;
1291 default:
1292 if (has_74k_erratum || c->dcache.waysize > PAGE_SIZE)
1293 c->dcache.flags |= MIPS_CACHE_ALIASES;
1296 switch (current_cpu_type()) {
1297 case CPU_20KC:
1299 * Some older 20Kc chips doesn't have the 'VI' bit in
1300 * the config register.
1302 c->icache.flags |= MIPS_CACHE_VTAG;
1303 break;
1305 case CPU_ALCHEMY:
1306 c->icache.flags |= MIPS_CACHE_IC_F_DC;
1307 break;
1309 case CPU_LOONGSON2:
1311 * LOONGSON2 has 4 way icache, but when using indexed cache op,
1312 * one op will act on all 4 ways
1314 c->icache.ways = 1;
1317 printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
1318 icache_size >> 10,
1319 c->icache.flags & MIPS_CACHE_VTAG ? "VIVT" : "VIPT",
1320 way_string[c->icache.ways], c->icache.linesz);
1322 printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n",
1323 dcache_size >> 10, way_string[c->dcache.ways],
1324 (c->dcache.flags & MIPS_CACHE_PINDEX) ? "PIPT" : "VIPT",
1325 (c->dcache.flags & MIPS_CACHE_ALIASES) ?
1326 "cache aliases" : "no aliases",
1327 c->dcache.linesz);
1331 * If you even _breathe_ on this function, look at the gcc output and make sure
1332 * it does not pop things on and off the stack for the cache sizing loop that
1333 * executes in KSEG1 space or else you will crash and burn badly. You have
1334 * been warned.
1336 static int probe_scache(void)
1338 unsigned long flags, addr, begin, end, pow2;
1339 unsigned int config = read_c0_config();
1340 struct cpuinfo_mips *c = &current_cpu_data;
1342 if (config & CONF_SC)
1343 return 0;
1345 begin = (unsigned long) &_stext;
1346 begin &= ~((4 * 1024 * 1024) - 1);
1347 end = begin + (4 * 1024 * 1024);
1350 * This is such a bitch, you'd think they would make it easy to do
1351 * this. Away you daemons of stupidity!
1353 local_irq_save(flags);
1355 /* Fill each size-multiple cache line with a valid tag. */
1356 pow2 = (64 * 1024);
1357 for (addr = begin; addr < end; addr = (begin + pow2)) {
1358 unsigned long *p = (unsigned long *) addr;
1359 __asm__ __volatile__("nop" : : "r" (*p)); /* whee... */
1360 pow2 <<= 1;
1363 /* Load first line with zero (therefore invalid) tag. */
1364 write_c0_taglo(0);
1365 write_c0_taghi(0);
1366 __asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
1367 cache_op(Index_Store_Tag_I, begin);
1368 cache_op(Index_Store_Tag_D, begin);
1369 cache_op(Index_Store_Tag_SD, begin);
1371 /* Now search for the wrap around point. */
1372 pow2 = (128 * 1024);
1373 for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) {
1374 cache_op(Index_Load_Tag_SD, addr);
1375 __asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */
1376 if (!read_c0_taglo())
1377 break;
1378 pow2 <<= 1;
1380 local_irq_restore(flags);
1381 addr -= begin;
1383 scache_size = addr;
1384 c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22);
1385 c->scache.ways = 1;
1386 c->scache.waybit = 0; /* does not matter */
1388 return 1;
1391 static void __init loongson2_sc_init(void)
1393 struct cpuinfo_mips *c = &current_cpu_data;
1395 scache_size = 512*1024;
1396 c->scache.linesz = 32;
1397 c->scache.ways = 4;
1398 c->scache.waybit = 0;
1399 c->scache.waysize = scache_size / (c->scache.ways);
1400 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1401 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1402 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1404 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1407 static void __init loongson3_sc_init(void)
1409 struct cpuinfo_mips *c = &current_cpu_data;
1410 unsigned int config2, lsize;
1412 config2 = read_c0_config2();
1413 lsize = (config2 >> 4) & 15;
1414 if (lsize)
1415 c->scache.linesz = 2 << lsize;
1416 else
1417 c->scache.linesz = 0;
1418 c->scache.sets = 64 << ((config2 >> 8) & 15);
1419 c->scache.ways = 1 + (config2 & 15);
1421 scache_size = c->scache.sets *
1422 c->scache.ways *
1423 c->scache.linesz;
1424 /* Loongson-3 has 4 cores, 1MB scache for each. scaches are shared */
1425 scache_size *= 4;
1426 c->scache.waybit = 0;
1427 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1428 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1429 if (scache_size)
1430 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1431 return;
1434 extern int r5k_sc_init(void);
1435 extern int rm7k_sc_init(void);
1436 extern int mips_sc_init(void);
1438 static void setup_scache(void)
1440 struct cpuinfo_mips *c = &current_cpu_data;
1441 unsigned int config = read_c0_config();
1442 int sc_present = 0;
1445 * Do the probing thing on R4000SC and R4400SC processors. Other
1446 * processors don't have a S-cache that would be relevant to the
1447 * Linux memory management.
1449 switch (current_cpu_type()) {
1450 case CPU_R4000SC:
1451 case CPU_R4000MC:
1452 case CPU_R4400SC:
1453 case CPU_R4400MC:
1454 sc_present = run_uncached(probe_scache);
1455 if (sc_present)
1456 c->options |= MIPS_CPU_CACHE_CDEX_S;
1457 break;
1459 case CPU_R10000:
1460 case CPU_R12000:
1461 case CPU_R14000:
1462 case CPU_R16000:
1463 scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16);
1464 c->scache.linesz = 64 << ((config >> 13) & 1);
1465 c->scache.ways = 2;
1466 c->scache.waybit= 0;
1467 sc_present = 1;
1468 break;
1470 case CPU_R5000:
1471 case CPU_NEVADA:
1472 #ifdef CONFIG_R5000_CPU_SCACHE
1473 r5k_sc_init();
1474 #endif
1475 return;
1477 case CPU_RM7000:
1478 #ifdef CONFIG_RM7000_CPU_SCACHE
1479 rm7k_sc_init();
1480 #endif
1481 return;
1483 case CPU_LOONGSON2:
1484 loongson2_sc_init();
1485 return;
1487 case CPU_LOONGSON3:
1488 loongson3_sc_init();
1489 return;
1491 case CPU_CAVIUM_OCTEON3:
1492 case CPU_XLP:
1493 /* don't need to worry about L2, fully coherent */
1494 return;
1496 default:
1497 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
1498 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R1 |
1499 MIPS_CPU_ISA_M64R2 | MIPS_CPU_ISA_M64R6)) {
1500 #ifdef CONFIG_MIPS_CPU_SCACHE
1501 if (mips_sc_init ()) {
1502 scache_size = c->scache.ways * c->scache.sets * c->scache.linesz;
1503 printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n",
1504 scache_size >> 10,
1505 way_string[c->scache.ways], c->scache.linesz);
1507 #else
1508 if (!(c->scache.flags & MIPS_CACHE_NOT_PRESENT))
1509 panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
1510 #endif
1511 return;
1513 sc_present = 0;
1516 if (!sc_present)
1517 return;
1519 /* compute a couple of other cache variables */
1520 c->scache.waysize = scache_size / c->scache.ways;
1522 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1524 printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1525 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1527 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1530 void au1x00_fixup_config_od(void)
1533 * c0_config.od (bit 19) was write only (and read as 0)
1534 * on the early revisions of Alchemy SOCs. It disables the bus
1535 * transaction overlapping and needs to be set to fix various errata.
1537 switch (read_c0_prid()) {
1538 case 0x00030100: /* Au1000 DA */
1539 case 0x00030201: /* Au1000 HA */
1540 case 0x00030202: /* Au1000 HB */
1541 case 0x01030200: /* Au1500 AB */
1543 * Au1100 errata actually keeps silence about this bit, so we set it
1544 * just in case for those revisions that require it to be set according
1545 * to the (now gone) cpu table.
1547 case 0x02030200: /* Au1100 AB */
1548 case 0x02030201: /* Au1100 BA */
1549 case 0x02030202: /* Au1100 BC */
1550 set_c0_config(1 << 19);
1551 break;
1555 /* CP0 hazard avoidance. */
1556 #define NXP_BARRIER() \
1557 __asm__ __volatile__( \
1558 ".set noreorder\n\t" \
1559 "nop; nop; nop; nop; nop; nop;\n\t" \
1560 ".set reorder\n\t")
1562 static void nxp_pr4450_fixup_config(void)
1564 unsigned long config0;
1566 config0 = read_c0_config();
1568 /* clear all three cache coherency fields */
1569 config0 &= ~(0x7 | (7 << 25) | (7 << 28));
1570 config0 |= (((_page_cachable_default >> _CACHE_SHIFT) << 0) |
1571 ((_page_cachable_default >> _CACHE_SHIFT) << 25) |
1572 ((_page_cachable_default >> _CACHE_SHIFT) << 28));
1573 write_c0_config(config0);
1574 NXP_BARRIER();
1577 static int cca = -1;
1579 static int __init cca_setup(char *str)
1581 get_option(&str, &cca);
1583 return 0;
1586 early_param("cca", cca_setup);
1588 static void coherency_setup(void)
1590 if (cca < 0 || cca > 7)
1591 cca = read_c0_config() & CONF_CM_CMASK;
1592 _page_cachable_default = cca << _CACHE_SHIFT;
1594 pr_debug("Using cache attribute %d\n", cca);
1595 change_c0_config(CONF_CM_CMASK, cca);
1598 * c0_status.cu=0 specifies that updates by the sc instruction use
1599 * the coherency mode specified by the TLB; 1 means cachable
1600 * coherent update on write will be used. Not all processors have
1601 * this bit and; some wire it to zero, others like Toshiba had the
1602 * silly idea of putting something else there ...
1604 switch (current_cpu_type()) {
1605 case CPU_R4000PC:
1606 case CPU_R4000SC:
1607 case CPU_R4000MC:
1608 case CPU_R4400PC:
1609 case CPU_R4400SC:
1610 case CPU_R4400MC:
1611 clear_c0_config(CONF_CU);
1612 break;
1614 * We need to catch the early Alchemy SOCs with
1615 * the write-only co_config.od bit and set it back to one on:
1616 * Au1000 rev DA, HA, HB; Au1100 AB, BA, BC, Au1500 AB
1618 case CPU_ALCHEMY:
1619 au1x00_fixup_config_od();
1620 break;
1622 case PRID_IMP_PR4450:
1623 nxp_pr4450_fixup_config();
1624 break;
1628 static void r4k_cache_error_setup(void)
1630 extern char __weak except_vec2_generic;
1631 extern char __weak except_vec2_sb1;
1633 switch (current_cpu_type()) {
1634 case CPU_SB1:
1635 case CPU_SB1A:
1636 set_uncached_handler(0x100, &except_vec2_sb1, 0x80);
1637 break;
1639 default:
1640 set_uncached_handler(0x100, &except_vec2_generic, 0x80);
1641 break;
1645 void r4k_cache_init(void)
1647 extern void build_clear_page(void);
1648 extern void build_copy_page(void);
1649 struct cpuinfo_mips *c = &current_cpu_data;
1651 probe_pcache();
1652 setup_scache();
1654 r4k_blast_dcache_page_setup();
1655 r4k_blast_dcache_page_indexed_setup();
1656 r4k_blast_dcache_setup();
1657 r4k_blast_icache_page_setup();
1658 r4k_blast_icache_page_indexed_setup();
1659 r4k_blast_icache_setup();
1660 r4k_blast_scache_page_setup();
1661 r4k_blast_scache_page_indexed_setup();
1662 r4k_blast_scache_setup();
1663 #ifdef CONFIG_EVA
1664 r4k_blast_dcache_user_page_setup();
1665 r4k_blast_icache_user_page_setup();
1666 #endif
1669 * Some MIPS32 and MIPS64 processors have physically indexed caches.
1670 * This code supports virtually indexed processors and will be
1671 * unnecessarily inefficient on physically indexed processors.
1673 if (c->dcache.linesz)
1674 shm_align_mask = max_t( unsigned long,
1675 c->dcache.sets * c->dcache.linesz - 1,
1676 PAGE_SIZE - 1);
1677 else
1678 shm_align_mask = PAGE_SIZE-1;
1680 __flush_cache_vmap = r4k__flush_cache_vmap;
1681 __flush_cache_vunmap = r4k__flush_cache_vunmap;
1683 flush_cache_all = cache_noop;
1684 __flush_cache_all = r4k___flush_cache_all;
1685 flush_cache_mm = r4k_flush_cache_mm;
1686 flush_cache_page = r4k_flush_cache_page;
1687 flush_cache_range = r4k_flush_cache_range;
1689 __flush_kernel_vmap_range = r4k_flush_kernel_vmap_range;
1691 flush_cache_sigtramp = r4k_flush_cache_sigtramp;
1692 flush_icache_all = r4k_flush_icache_all;
1693 local_flush_data_cache_page = local_r4k_flush_data_cache_page;
1694 flush_data_cache_page = r4k_flush_data_cache_page;
1695 flush_icache_range = r4k_flush_icache_range;
1696 local_flush_icache_range = local_r4k_flush_icache_range;
1698 #if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
1699 if (coherentio) {
1700 _dma_cache_wback_inv = (void *)cache_noop;
1701 _dma_cache_wback = (void *)cache_noop;
1702 _dma_cache_inv = (void *)cache_noop;
1703 } else {
1704 _dma_cache_wback_inv = r4k_dma_cache_wback_inv;
1705 _dma_cache_wback = r4k_dma_cache_wback_inv;
1706 _dma_cache_inv = r4k_dma_cache_inv;
1708 #endif
1710 build_clear_page();
1711 build_copy_page();
1714 * We want to run CMP kernels on core with and without coherent
1715 * caches. Therefore, do not use CONFIG_MIPS_CMP to decide whether
1716 * or not to flush caches.
1718 local_r4k___flush_cache_all(NULL);
1720 coherency_setup();
1721 board_cache_error_setup = r4k_cache_error_setup;
1724 * Per-CPU overrides
1726 switch (current_cpu_type()) {
1727 case CPU_BMIPS4350:
1728 case CPU_BMIPS4380:
1729 /* No IPI is needed because all CPUs share the same D$ */
1730 flush_data_cache_page = r4k_blast_dcache_page;
1731 break;
1732 case CPU_BMIPS5000:
1733 /* We lose our superpowers if L2 is disabled */
1734 if (c->scache.flags & MIPS_CACHE_NOT_PRESENT)
1735 break;
1737 /* I$ fills from D$ just by emptying the write buffers */
1738 flush_cache_page = (void *)b5k_instruction_hazard;
1739 flush_cache_range = (void *)b5k_instruction_hazard;
1740 flush_cache_sigtramp = (void *)b5k_instruction_hazard;
1741 local_flush_data_cache_page = (void *)b5k_instruction_hazard;
1742 flush_data_cache_page = (void *)b5k_instruction_hazard;
1743 flush_icache_range = (void *)b5k_instruction_hazard;
1744 local_flush_icache_range = (void *)b5k_instruction_hazard;
1746 /* Cache aliases are handled in hardware; allow HIGHMEM */
1747 current_cpu_data.dcache.flags &= ~MIPS_CACHE_ALIASES;
1749 /* Optimization: an L2 flush implicitly flushes the L1 */
1750 current_cpu_data.options |= MIPS_CPU_INCLUSIVE_CACHES;
1751 break;
1755 static int r4k_cache_pm_notifier(struct notifier_block *self, unsigned long cmd,
1756 void *v)
1758 switch (cmd) {
1759 case CPU_PM_ENTER_FAILED:
1760 case CPU_PM_EXIT:
1761 coherency_setup();
1762 break;
1765 return NOTIFY_OK;
1768 static struct notifier_block r4k_cache_pm_notifier_block = {
1769 .notifier_call = r4k_cache_pm_notifier,
1772 int __init r4k_cache_init_pm(void)
1774 return cpu_pm_register_notifier(&r4k_cache_pm_notifier_block);
1776 arch_initcall(r4k_cache_init_pm);