2 * ALSA driver for RME Hammerfall DSP audio interface(s)
4 * Copyright (c) 2002 Paul Davis
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
24 #include <linux/init.h>
25 #include <linux/delay.h>
26 #include <linux/interrupt.h>
27 #include <linux/pci.h>
28 #include <linux/firmware.h>
29 #include <linux/moduleparam.h>
30 #include <linux/math64.h>
32 #include <sound/core.h>
33 #include <sound/control.h>
34 #include <sound/pcm.h>
35 #include <sound/info.h>
36 #include <sound/asoundef.h>
37 #include <sound/rawmidi.h>
38 #include <sound/hwdep.h>
39 #include <sound/initval.h>
40 #include <sound/hdsp.h>
42 #include <asm/byteorder.h>
43 #include <asm/current.h>
46 static int index
[SNDRV_CARDS
] = SNDRV_DEFAULT_IDX
; /* Index 0-MAX */
47 static char *id
[SNDRV_CARDS
] = SNDRV_DEFAULT_STR
; /* ID for this card */
48 static int enable
[SNDRV_CARDS
] = SNDRV_DEFAULT_ENABLE_PNP
; /* Enable this card */
50 module_param_array(index
, int, NULL
, 0444);
51 MODULE_PARM_DESC(index
, "Index value for RME Hammerfall DSP interface.");
52 module_param_array(id
, charp
, NULL
, 0444);
53 MODULE_PARM_DESC(id
, "ID string for RME Hammerfall DSP interface.");
54 module_param_array(enable
, bool, NULL
, 0444);
55 MODULE_PARM_DESC(enable
, "Enable/disable specific Hammerfall DSP soundcards.");
56 MODULE_AUTHOR("Paul Davis <paul@linuxaudiosystems.com>, Marcus Andersson, Thomas Charbonnel <thomas@undata.org>");
57 MODULE_DESCRIPTION("RME Hammerfall DSP");
58 MODULE_LICENSE("GPL");
59 MODULE_SUPPORTED_DEVICE("{{RME Hammerfall-DSP},"
63 MODULE_FIRMWARE("rpm_firmware.bin");
64 MODULE_FIRMWARE("multiface_firmware.bin");
65 MODULE_FIRMWARE("multiface_firmware_rev11.bin");
66 MODULE_FIRMWARE("digiface_firmware.bin");
67 MODULE_FIRMWARE("digiface_firmware_rev11.bin");
70 #define HDSP_MAX_CHANNELS 26
71 #define HDSP_MAX_DS_CHANNELS 14
72 #define HDSP_MAX_QS_CHANNELS 8
73 #define DIGIFACE_SS_CHANNELS 26
74 #define DIGIFACE_DS_CHANNELS 14
75 #define MULTIFACE_SS_CHANNELS 18
76 #define MULTIFACE_DS_CHANNELS 14
77 #define H9652_SS_CHANNELS 26
78 #define H9652_DS_CHANNELS 14
79 /* This does not include possible Analog Extension Boards
80 AEBs are detected at card initialization
82 #define H9632_SS_CHANNELS 12
83 #define H9632_DS_CHANNELS 8
84 #define H9632_QS_CHANNELS 4
85 #define RPM_CHANNELS 6
87 /* Write registers. These are defined as byte-offsets from the iobase value.
89 #define HDSP_resetPointer 0
90 #define HDSP_freqReg 0
91 #define HDSP_outputBufferAddress 32
92 #define HDSP_inputBufferAddress 36
93 #define HDSP_controlRegister 64
94 #define HDSP_interruptConfirmation 96
95 #define HDSP_outputEnable 128
96 #define HDSP_control2Reg 256
97 #define HDSP_midiDataOut0 352
98 #define HDSP_midiDataOut1 356
99 #define HDSP_fifoData 368
100 #define HDSP_inputEnable 384
102 /* Read registers. These are defined as byte-offsets from the iobase value
105 #define HDSP_statusRegister 0
106 #define HDSP_timecode 128
107 #define HDSP_status2Register 192
108 #define HDSP_midiDataIn0 360
109 #define HDSP_midiDataIn1 364
110 #define HDSP_midiStatusOut0 384
111 #define HDSP_midiStatusOut1 388
112 #define HDSP_midiStatusIn0 392
113 #define HDSP_midiStatusIn1 396
114 #define HDSP_fifoStatus 400
116 /* the meters are regular i/o-mapped registers, but offset
117 considerably from the rest. the peak registers are reset
118 when read; the least-significant 4 bits are full-scale counters;
119 the actual peak value is in the most-significant 24 bits.
122 #define HDSP_playbackPeakLevel 4096 /* 26 * 32 bit values */
123 #define HDSP_inputPeakLevel 4224 /* 26 * 32 bit values */
124 #define HDSP_outputPeakLevel 4352 /* (26+2) * 32 bit values */
125 #define HDSP_playbackRmsLevel 4612 /* 26 * 64 bit values */
126 #define HDSP_inputRmsLevel 4868 /* 26 * 64 bit values */
129 /* This is for H9652 cards
130 Peak values are read downward from the base
131 Rms values are read upward
132 There are rms values for the outputs too
133 26*3 values are read in ss mode
134 14*3 in ds mode, with no gap between values
136 #define HDSP_9652_peakBase 7164
137 #define HDSP_9652_rmsBase 4096
139 /* c.f. the hdsp_9632_meters_t struct */
140 #define HDSP_9632_metersBase 4096
142 #define HDSP_IO_EXTENT 7168
144 /* control2 register bits */
146 #define HDSP_TMS 0x01
147 #define HDSP_TCK 0x02
148 #define HDSP_TDI 0x04
149 #define HDSP_JTAG 0x08
150 #define HDSP_PWDN 0x10
151 #define HDSP_PROGRAM 0x020
152 #define HDSP_CONFIG_MODE_0 0x040
153 #define HDSP_CONFIG_MODE_1 0x080
154 #define HDSP_VERSION_BIT 0x100
155 #define HDSP_BIGENDIAN_MODE 0x200
156 #define HDSP_RD_MULTIPLE 0x400
157 #define HDSP_9652_ENABLE_MIXER 0x800
158 #define HDSP_TDO 0x10000000
160 #define HDSP_S_PROGRAM (HDSP_PROGRAM|HDSP_CONFIG_MODE_0)
161 #define HDSP_S_LOAD (HDSP_PROGRAM|HDSP_CONFIG_MODE_1)
163 /* Control Register bits */
165 #define HDSP_Start (1<<0) /* start engine */
166 #define HDSP_Latency0 (1<<1) /* buffer size = 2^n where n is defined by Latency{2,1,0} */
167 #define HDSP_Latency1 (1<<2) /* [ see above ] */
168 #define HDSP_Latency2 (1<<3) /* [ see above ] */
169 #define HDSP_ClockModeMaster (1<<4) /* 1=Master, 0=Slave/Autosync */
170 #define HDSP_AudioInterruptEnable (1<<5) /* what do you think ? */
171 #define HDSP_Frequency0 (1<<6) /* 0=44.1kHz/88.2kHz/176.4kHz 1=48kHz/96kHz/192kHz */
172 #define HDSP_Frequency1 (1<<7) /* 0=32kHz/64kHz/128kHz */
173 #define HDSP_DoubleSpeed (1<<8) /* 0=normal speed, 1=double speed */
174 #define HDSP_SPDIFProfessional (1<<9) /* 0=consumer, 1=professional */
175 #define HDSP_SPDIFEmphasis (1<<10) /* 0=none, 1=on */
176 #define HDSP_SPDIFNonAudio (1<<11) /* 0=off, 1=on */
177 #define HDSP_SPDIFOpticalOut (1<<12) /* 1=use 1st ADAT connector for SPDIF, 0=do not */
178 #define HDSP_SyncRef2 (1<<13)
179 #define HDSP_SPDIFInputSelect0 (1<<14)
180 #define HDSP_SPDIFInputSelect1 (1<<15)
181 #define HDSP_SyncRef0 (1<<16)
182 #define HDSP_SyncRef1 (1<<17)
183 #define HDSP_AnalogExtensionBoard (1<<18) /* For H9632 cards */
184 #define HDSP_XLRBreakoutCable (1<<20) /* For H9632 cards */
185 #define HDSP_Midi0InterruptEnable (1<<22)
186 #define HDSP_Midi1InterruptEnable (1<<23)
187 #define HDSP_LineOut (1<<24)
188 #define HDSP_ADGain0 (1<<25) /* From here : H9632 specific */
189 #define HDSP_ADGain1 (1<<26)
190 #define HDSP_DAGain0 (1<<27)
191 #define HDSP_DAGain1 (1<<28)
192 #define HDSP_PhoneGain0 (1<<29)
193 #define HDSP_PhoneGain1 (1<<30)
194 #define HDSP_QuadSpeed (1<<31)
196 /* RPM uses some of the registers for special purposes */
197 #define HDSP_RPM_Inp12 0x04A00
198 #define HDSP_RPM_Inp12_Phon_6dB 0x00800 /* Dolby */
199 #define HDSP_RPM_Inp12_Phon_0dB 0x00000 /* .. */
200 #define HDSP_RPM_Inp12_Phon_n6dB 0x04000 /* inp_0 */
201 #define HDSP_RPM_Inp12_Line_0dB 0x04200 /* Dolby+PRO */
202 #define HDSP_RPM_Inp12_Line_n6dB 0x00200 /* PRO */
204 #define HDSP_RPM_Inp34 0x32000
205 #define HDSP_RPM_Inp34_Phon_6dB 0x20000 /* SyncRef1 */
206 #define HDSP_RPM_Inp34_Phon_0dB 0x00000 /* .. */
207 #define HDSP_RPM_Inp34_Phon_n6dB 0x02000 /* SyncRef2 */
208 #define HDSP_RPM_Inp34_Line_0dB 0x30000 /* SyncRef1+SyncRef0 */
209 #define HDSP_RPM_Inp34_Line_n6dB 0x10000 /* SyncRef0 */
211 #define HDSP_RPM_Bypass 0x01000
213 #define HDSP_RPM_Disconnect 0x00001
215 #define HDSP_ADGainMask (HDSP_ADGain0|HDSP_ADGain1)
216 #define HDSP_ADGainMinus10dBV HDSP_ADGainMask
217 #define HDSP_ADGainPlus4dBu (HDSP_ADGain0)
218 #define HDSP_ADGainLowGain 0
220 #define HDSP_DAGainMask (HDSP_DAGain0|HDSP_DAGain1)
221 #define HDSP_DAGainHighGain HDSP_DAGainMask
222 #define HDSP_DAGainPlus4dBu (HDSP_DAGain0)
223 #define HDSP_DAGainMinus10dBV 0
225 #define HDSP_PhoneGainMask (HDSP_PhoneGain0|HDSP_PhoneGain1)
226 #define HDSP_PhoneGain0dB HDSP_PhoneGainMask
227 #define HDSP_PhoneGainMinus6dB (HDSP_PhoneGain0)
228 #define HDSP_PhoneGainMinus12dB 0
230 #define HDSP_LatencyMask (HDSP_Latency0|HDSP_Latency1|HDSP_Latency2)
231 #define HDSP_FrequencyMask (HDSP_Frequency0|HDSP_Frequency1|HDSP_DoubleSpeed|HDSP_QuadSpeed)
233 #define HDSP_SPDIFInputMask (HDSP_SPDIFInputSelect0|HDSP_SPDIFInputSelect1)
234 #define HDSP_SPDIFInputADAT1 0
235 #define HDSP_SPDIFInputCoaxial (HDSP_SPDIFInputSelect0)
236 #define HDSP_SPDIFInputCdrom (HDSP_SPDIFInputSelect1)
237 #define HDSP_SPDIFInputAES (HDSP_SPDIFInputSelect0|HDSP_SPDIFInputSelect1)
239 #define HDSP_SyncRefMask (HDSP_SyncRef0|HDSP_SyncRef1|HDSP_SyncRef2)
240 #define HDSP_SyncRef_ADAT1 0
241 #define HDSP_SyncRef_ADAT2 (HDSP_SyncRef0)
242 #define HDSP_SyncRef_ADAT3 (HDSP_SyncRef1)
243 #define HDSP_SyncRef_SPDIF (HDSP_SyncRef0|HDSP_SyncRef1)
244 #define HDSP_SyncRef_WORD (HDSP_SyncRef2)
245 #define HDSP_SyncRef_ADAT_SYNC (HDSP_SyncRef0|HDSP_SyncRef2)
247 /* Sample Clock Sources */
249 #define HDSP_CLOCK_SOURCE_AUTOSYNC 0
250 #define HDSP_CLOCK_SOURCE_INTERNAL_32KHZ 1
251 #define HDSP_CLOCK_SOURCE_INTERNAL_44_1KHZ 2
252 #define HDSP_CLOCK_SOURCE_INTERNAL_48KHZ 3
253 #define HDSP_CLOCK_SOURCE_INTERNAL_64KHZ 4
254 #define HDSP_CLOCK_SOURCE_INTERNAL_88_2KHZ 5
255 #define HDSP_CLOCK_SOURCE_INTERNAL_96KHZ 6
256 #define HDSP_CLOCK_SOURCE_INTERNAL_128KHZ 7
257 #define HDSP_CLOCK_SOURCE_INTERNAL_176_4KHZ 8
258 #define HDSP_CLOCK_SOURCE_INTERNAL_192KHZ 9
260 /* Preferred sync reference choices - used by "pref_sync_ref" control switch */
262 #define HDSP_SYNC_FROM_WORD 0
263 #define HDSP_SYNC_FROM_SPDIF 1
264 #define HDSP_SYNC_FROM_ADAT1 2
265 #define HDSP_SYNC_FROM_ADAT_SYNC 3
266 #define HDSP_SYNC_FROM_ADAT2 4
267 #define HDSP_SYNC_FROM_ADAT3 5
269 /* SyncCheck status */
271 #define HDSP_SYNC_CHECK_NO_LOCK 0
272 #define HDSP_SYNC_CHECK_LOCK 1
273 #define HDSP_SYNC_CHECK_SYNC 2
275 /* AutoSync references - used by "autosync_ref" control switch */
277 #define HDSP_AUTOSYNC_FROM_WORD 0
278 #define HDSP_AUTOSYNC_FROM_ADAT_SYNC 1
279 #define HDSP_AUTOSYNC_FROM_SPDIF 2
280 #define HDSP_AUTOSYNC_FROM_NONE 3
281 #define HDSP_AUTOSYNC_FROM_ADAT1 4
282 #define HDSP_AUTOSYNC_FROM_ADAT2 5
283 #define HDSP_AUTOSYNC_FROM_ADAT3 6
285 /* Possible sources of S/PDIF input */
287 #define HDSP_SPDIFIN_OPTICAL 0 /* optical (ADAT1) */
288 #define HDSP_SPDIFIN_COAXIAL 1 /* coaxial (RCA) */
289 #define HDSP_SPDIFIN_INTERNAL 2 /* internal (CDROM) */
290 #define HDSP_SPDIFIN_AES 3 /* xlr for H9632 (AES)*/
292 #define HDSP_Frequency32KHz HDSP_Frequency0
293 #define HDSP_Frequency44_1KHz HDSP_Frequency1
294 #define HDSP_Frequency48KHz (HDSP_Frequency1|HDSP_Frequency0)
295 #define HDSP_Frequency64KHz (HDSP_DoubleSpeed|HDSP_Frequency0)
296 #define HDSP_Frequency88_2KHz (HDSP_DoubleSpeed|HDSP_Frequency1)
297 #define HDSP_Frequency96KHz (HDSP_DoubleSpeed|HDSP_Frequency1|HDSP_Frequency0)
298 /* For H9632 cards */
299 #define HDSP_Frequency128KHz (HDSP_QuadSpeed|HDSP_DoubleSpeed|HDSP_Frequency0)
300 #define HDSP_Frequency176_4KHz (HDSP_QuadSpeed|HDSP_DoubleSpeed|HDSP_Frequency1)
301 #define HDSP_Frequency192KHz (HDSP_QuadSpeed|HDSP_DoubleSpeed|HDSP_Frequency1|HDSP_Frequency0)
302 /* RME says n = 104857600000000, but in the windows MADI driver, I see:
303 return 104857600000000 / rate; // 100 MHz
304 return 110100480000000 / rate; // 105 MHz
306 #define DDS_NUMERATOR 104857600000000ULL; /* = 2^20 * 10^8 */
308 #define hdsp_encode_latency(x) (((x)<<1) & HDSP_LatencyMask)
309 #define hdsp_decode_latency(x) (((x) & HDSP_LatencyMask)>>1)
311 #define hdsp_encode_spdif_in(x) (((x)&0x3)<<14)
312 #define hdsp_decode_spdif_in(x) (((x)>>14)&0x3)
314 /* Status Register bits */
316 #define HDSP_audioIRQPending (1<<0)
317 #define HDSP_Lock2 (1<<1) /* this is for Digiface and H9652 */
318 #define HDSP_spdifFrequency3 HDSP_Lock2 /* this is for H9632 only */
319 #define HDSP_Lock1 (1<<2)
320 #define HDSP_Lock0 (1<<3)
321 #define HDSP_SPDIFSync (1<<4)
322 #define HDSP_TimecodeLock (1<<5)
323 #define HDSP_BufferPositionMask 0x000FFC0 /* Bit 6..15 : h/w buffer pointer */
324 #define HDSP_Sync2 (1<<16)
325 #define HDSP_Sync1 (1<<17)
326 #define HDSP_Sync0 (1<<18)
327 #define HDSP_DoubleSpeedStatus (1<<19)
328 #define HDSP_ConfigError (1<<20)
329 #define HDSP_DllError (1<<21)
330 #define HDSP_spdifFrequency0 (1<<22)
331 #define HDSP_spdifFrequency1 (1<<23)
332 #define HDSP_spdifFrequency2 (1<<24)
333 #define HDSP_SPDIFErrorFlag (1<<25)
334 #define HDSP_BufferID (1<<26)
335 #define HDSP_TimecodeSync (1<<27)
336 #define HDSP_AEBO (1<<28) /* H9632 specific Analog Extension Boards */
337 #define HDSP_AEBI (1<<29) /* 0 = present, 1 = absent */
338 #define HDSP_midi0IRQPending (1<<30)
339 #define HDSP_midi1IRQPending (1<<31)
341 #define HDSP_spdifFrequencyMask (HDSP_spdifFrequency0|HDSP_spdifFrequency1|HDSP_spdifFrequency2)
342 #define HDSP_spdifFrequencyMask_9632 (HDSP_spdifFrequency0|\
343 HDSP_spdifFrequency1|\
344 HDSP_spdifFrequency2|\
345 HDSP_spdifFrequency3)
347 #define HDSP_spdifFrequency32KHz (HDSP_spdifFrequency0)
348 #define HDSP_spdifFrequency44_1KHz (HDSP_spdifFrequency1)
349 #define HDSP_spdifFrequency48KHz (HDSP_spdifFrequency0|HDSP_spdifFrequency1)
351 #define HDSP_spdifFrequency64KHz (HDSP_spdifFrequency2)
352 #define HDSP_spdifFrequency88_2KHz (HDSP_spdifFrequency0|HDSP_spdifFrequency2)
353 #define HDSP_spdifFrequency96KHz (HDSP_spdifFrequency2|HDSP_spdifFrequency1)
355 /* This is for H9632 cards */
356 #define HDSP_spdifFrequency128KHz (HDSP_spdifFrequency0|\
357 HDSP_spdifFrequency1|\
358 HDSP_spdifFrequency2)
359 #define HDSP_spdifFrequency176_4KHz HDSP_spdifFrequency3
360 #define HDSP_spdifFrequency192KHz (HDSP_spdifFrequency3|HDSP_spdifFrequency0)
362 /* Status2 Register bits */
364 #define HDSP_version0 (1<<0)
365 #define HDSP_version1 (1<<1)
366 #define HDSP_version2 (1<<2)
367 #define HDSP_wc_lock (1<<3)
368 #define HDSP_wc_sync (1<<4)
369 #define HDSP_inp_freq0 (1<<5)
370 #define HDSP_inp_freq1 (1<<6)
371 #define HDSP_inp_freq2 (1<<7)
372 #define HDSP_SelSyncRef0 (1<<8)
373 #define HDSP_SelSyncRef1 (1<<9)
374 #define HDSP_SelSyncRef2 (1<<10)
376 #define HDSP_wc_valid (HDSP_wc_lock|HDSP_wc_sync)
378 #define HDSP_systemFrequencyMask (HDSP_inp_freq0|HDSP_inp_freq1|HDSP_inp_freq2)
379 #define HDSP_systemFrequency32 (HDSP_inp_freq0)
380 #define HDSP_systemFrequency44_1 (HDSP_inp_freq1)
381 #define HDSP_systemFrequency48 (HDSP_inp_freq0|HDSP_inp_freq1)
382 #define HDSP_systemFrequency64 (HDSP_inp_freq2)
383 #define HDSP_systemFrequency88_2 (HDSP_inp_freq0|HDSP_inp_freq2)
384 #define HDSP_systemFrequency96 (HDSP_inp_freq1|HDSP_inp_freq2)
385 /* FIXME : more values for 9632 cards ? */
387 #define HDSP_SelSyncRefMask (HDSP_SelSyncRef0|HDSP_SelSyncRef1|HDSP_SelSyncRef2)
388 #define HDSP_SelSyncRef_ADAT1 0
389 #define HDSP_SelSyncRef_ADAT2 (HDSP_SelSyncRef0)
390 #define HDSP_SelSyncRef_ADAT3 (HDSP_SelSyncRef1)
391 #define HDSP_SelSyncRef_SPDIF (HDSP_SelSyncRef0|HDSP_SelSyncRef1)
392 #define HDSP_SelSyncRef_WORD (HDSP_SelSyncRef2)
393 #define HDSP_SelSyncRef_ADAT_SYNC (HDSP_SelSyncRef0|HDSP_SelSyncRef2)
395 /* Card state flags */
397 #define HDSP_InitializationComplete (1<<0)
398 #define HDSP_FirmwareLoaded (1<<1)
399 #define HDSP_FirmwareCached (1<<2)
401 /* FIFO wait times, defined in terms of 1/10ths of msecs */
403 #define HDSP_LONG_WAIT 5000
404 #define HDSP_SHORT_WAIT 30
406 #define UNITY_GAIN 32768
407 #define MINUS_INFINITY_GAIN 0
409 /* the size of a substream (1 mono data stream) */
411 #define HDSP_CHANNEL_BUFFER_SAMPLES (16*1024)
412 #define HDSP_CHANNEL_BUFFER_BYTES (4*HDSP_CHANNEL_BUFFER_SAMPLES)
414 /* the size of the area we need to allocate for DMA transfers. the
415 size is the same regardless of the number of channels - the
416 Multiface still uses the same memory area.
418 Note that we allocate 1 more channel than is apparently needed
419 because the h/w seems to write 1 byte beyond the end of the last
423 #define HDSP_DMA_AREA_BYTES ((HDSP_MAX_CHANNELS+1) * HDSP_CHANNEL_BUFFER_BYTES)
424 #define HDSP_DMA_AREA_KILOBYTES (HDSP_DMA_AREA_BYTES/1024)
426 /* use hotplug firmware loader? */
427 #if defined(CONFIG_FW_LOADER) || defined(CONFIG_FW_LOADER_MODULE)
428 #if !defined(HDSP_USE_HWDEP_LOADER)
429 #define HDSP_FW_LOADER
433 struct hdsp_9632_meters
{
435 u32 playback_peak
[16];
439 u32 input_rms_low
[16];
440 u32 playback_rms_low
[16];
441 u32 output_rms_low
[16];
443 u32 input_rms_high
[16];
444 u32 playback_rms_high
[16];
445 u32 output_rms_high
[16];
446 u32 xxx_rms_high
[16];
452 struct snd_rawmidi
*rmidi
;
453 struct snd_rawmidi_substream
*input
;
454 struct snd_rawmidi_substream
*output
;
455 char istimer
; /* timer in use */
456 struct timer_list timer
;
463 struct snd_pcm_substream
*capture_substream
;
464 struct snd_pcm_substream
*playback_substream
;
465 struct hdsp_midi midi
[2];
466 struct tasklet_struct midi_tasklet
;
467 int use_midi_tasklet
;
469 u32 control_register
; /* cached value */
470 u32 control2_register
; /* cached value */
472 u32 creg_spdif_stream
;
473 int clock_source_locked
;
474 char *card_name
; /* digiface/multiface/rpm */
475 enum HDSP_IO_Type io_type
; /* ditto, but for code use */
476 unsigned short firmware_rev
;
477 unsigned short state
; /* stores state bits */
478 u32 firmware_cache
[24413]; /* this helps recover from accidental iobox power failure */
479 size_t period_bytes
; /* guess what this is */
480 unsigned char max_channels
;
481 unsigned char qs_in_channels
; /* quad speed mode for H9632 */
482 unsigned char ds_in_channels
;
483 unsigned char ss_in_channels
; /* different for multiface/digiface */
484 unsigned char qs_out_channels
;
485 unsigned char ds_out_channels
;
486 unsigned char ss_out_channels
;
488 struct snd_dma_buffer capture_dma_buf
;
489 struct snd_dma_buffer playback_dma_buf
;
490 unsigned char *capture_buffer
; /* suitably aligned address */
491 unsigned char *playback_buffer
; /* suitably aligned address */
496 int system_sample_rate
;
501 void __iomem
*iobase
;
502 struct snd_card
*card
;
504 struct snd_hwdep
*hwdep
;
506 struct snd_kcontrol
*spdif_ctl
;
507 unsigned short mixer_matrix
[HDSP_MATRIX_MIXER_SIZE
];
508 unsigned int dds_value
; /* last value written to freq register */
511 /* These tables map the ALSA channels 1..N to the channels that we
512 need to use in order to find the relevant channel buffer. RME
513 refer to this kind of mapping as between "the ADAT channel and
514 the DMA channel." We index it using the logical audio channel,
515 and the value is the DMA channel (i.e. channel buffer number)
516 where the data for that channel can be read/written from/to.
519 static char channel_map_df_ss
[HDSP_MAX_CHANNELS
] = {
520 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17,
521 18, 19, 20, 21, 22, 23, 24, 25
524 static char channel_map_mf_ss
[HDSP_MAX_CHANNELS
] = { /* Multiface */
526 0, 1, 2, 3, 4, 5, 6, 7,
528 16, 17, 18, 19, 20, 21, 22, 23,
531 -1, -1, -1, -1, -1, -1, -1, -1
534 static char channel_map_ds
[HDSP_MAX_CHANNELS
] = {
535 /* ADAT channels are remapped */
536 1, 3, 5, 7, 9, 11, 13, 15, 17, 19, 21, 23,
537 /* channels 12 and 13 are S/PDIF */
539 /* others don't exist */
540 -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1, -1
543 static char channel_map_H9632_ss
[HDSP_MAX_CHANNELS
] = {
545 0, 1, 2, 3, 4, 5, 6, 7,
550 /* AO4S-192 and AI4S-192 extension boards */
552 /* others don't exist */
553 -1, -1, -1, -1, -1, -1, -1, -1,
557 static char channel_map_H9632_ds
[HDSP_MAX_CHANNELS
] = {
564 /* AO4S-192 and AI4S-192 extension boards */
566 /* others don't exist */
567 -1, -1, -1, -1, -1, -1, -1, -1,
568 -1, -1, -1, -1, -1, -1
571 static char channel_map_H9632_qs
[HDSP_MAX_CHANNELS
] = {
572 /* ADAT is disabled in this mode */
577 /* AO4S-192 and AI4S-192 extension boards */
579 /* others don't exist */
580 -1, -1, -1, -1, -1, -1, -1, -1,
581 -1, -1, -1, -1, -1, -1, -1, -1,
585 static int snd_hammerfall_get_buffer(struct pci_dev
*pci
, struct snd_dma_buffer
*dmab
, size_t size
)
587 dmab
->dev
.type
= SNDRV_DMA_TYPE_DEV
;
588 dmab
->dev
.dev
= snd_dma_pci_data(pci
);
589 if (snd_dma_get_reserved_buf(dmab
, snd_dma_pci_buf_id(pci
))) {
590 if (dmab
->bytes
>= size
)
593 if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV
, snd_dma_pci_data(pci
),
599 static void snd_hammerfall_free_buffer(struct snd_dma_buffer
*dmab
, struct pci_dev
*pci
)
602 dmab
->dev
.dev
= NULL
; /* make it anonymous */
603 snd_dma_reserve_buf(dmab
, snd_dma_pci_buf_id(pci
));
608 static DEFINE_PCI_DEVICE_TABLE(snd_hdsp_ids
) = {
610 .vendor
= PCI_VENDOR_ID_XILINX
,
611 .device
= PCI_DEVICE_ID_XILINX_HAMMERFALL_DSP
,
612 .subvendor
= PCI_ANY_ID
,
613 .subdevice
= PCI_ANY_ID
,
614 }, /* RME Hammerfall-DSP */
618 MODULE_DEVICE_TABLE(pci
, snd_hdsp_ids
);
621 static int snd_hdsp_create_alsa_devices(struct snd_card
*card
, struct hdsp
*hdsp
);
622 static int snd_hdsp_create_pcm(struct snd_card
*card
, struct hdsp
*hdsp
);
623 static int snd_hdsp_enable_io (struct hdsp
*hdsp
);
624 static void snd_hdsp_initialize_midi_flush (struct hdsp
*hdsp
);
625 static void snd_hdsp_initialize_channels (struct hdsp
*hdsp
);
626 static int hdsp_fifo_wait(struct hdsp
*hdsp
, int count
, int timeout
);
627 static int hdsp_autosync_ref(struct hdsp
*hdsp
);
628 static int snd_hdsp_set_defaults(struct hdsp
*hdsp
);
629 static void snd_hdsp_9652_enable_mixer (struct hdsp
*hdsp
);
631 static int hdsp_playback_to_output_key (struct hdsp
*hdsp
, int in
, int out
)
633 switch (hdsp
->io_type
) {
638 if (hdsp
->firmware_rev
== 0xa)
639 return (64 * out
) + (32 + (in
));
641 return (52 * out
) + (26 + (in
));
643 return (32 * out
) + (16 + (in
));
645 return (52 * out
) + (26 + (in
));
649 static int hdsp_input_to_output_key (struct hdsp
*hdsp
, int in
, int out
)
651 switch (hdsp
->io_type
) {
656 if (hdsp
->firmware_rev
== 0xa)
657 return (64 * out
) + in
;
659 return (52 * out
) + in
;
661 return (32 * out
) + in
;
663 return (52 * out
) + in
;
667 static void hdsp_write(struct hdsp
*hdsp
, int reg
, int val
)
669 writel(val
, hdsp
->iobase
+ reg
);
672 static unsigned int hdsp_read(struct hdsp
*hdsp
, int reg
)
674 return readl (hdsp
->iobase
+ reg
);
677 static int hdsp_check_for_iobox (struct hdsp
*hdsp
)
679 if (hdsp
->io_type
== H9652
|| hdsp
->io_type
== H9632
) return 0;
680 if (hdsp_read (hdsp
, HDSP_statusRegister
) & HDSP_ConfigError
) {
681 snd_printk("Hammerfall-DSP: no IO box connected!\n");
682 hdsp
->state
&= ~HDSP_FirmwareLoaded
;
688 static int hdsp_wait_for_iobox(struct hdsp
*hdsp
, unsigned int loops
,
693 if (hdsp
->io_type
== H9652
|| hdsp
->io_type
== H9632
)
696 for (i
= 0; i
!= loops
; ++i
) {
697 if (hdsp_read(hdsp
, HDSP_statusRegister
) & HDSP_ConfigError
)
700 snd_printd("Hammerfall-DSP: iobox found after %ums!\n",
706 snd_printk("Hammerfall-DSP: no IO box connected!\n");
707 hdsp
->state
&= ~HDSP_FirmwareLoaded
;
711 static int snd_hdsp_load_firmware_from_cache(struct hdsp
*hdsp
) {
716 if ((hdsp_read (hdsp
, HDSP_statusRegister
) & HDSP_DllError
) != 0) {
718 snd_printk ("Hammerfall-DSP: loading firmware\n");
720 hdsp_write (hdsp
, HDSP_control2Reg
, HDSP_S_PROGRAM
);
721 hdsp_write (hdsp
, HDSP_fifoData
, 0);
723 if (hdsp_fifo_wait (hdsp
, 0, HDSP_LONG_WAIT
)) {
724 snd_printk ("Hammerfall-DSP: timeout waiting for download preparation\n");
728 hdsp_write (hdsp
, HDSP_control2Reg
, HDSP_S_LOAD
);
730 for (i
= 0; i
< 24413; ++i
) {
731 hdsp_write(hdsp
, HDSP_fifoData
, hdsp
->firmware_cache
[i
]);
732 if (hdsp_fifo_wait (hdsp
, 127, HDSP_LONG_WAIT
)) {
733 snd_printk ("Hammerfall-DSP: timeout during firmware loading\n");
740 if (hdsp_fifo_wait (hdsp
, 0, HDSP_LONG_WAIT
)) {
741 snd_printk ("Hammerfall-DSP: timeout at end of firmware loading\n");
745 #ifdef SNDRV_BIG_ENDIAN
746 hdsp
->control2_register
= HDSP_BIGENDIAN_MODE
;
748 hdsp
->control2_register
= 0;
750 hdsp_write (hdsp
, HDSP_control2Reg
, hdsp
->control2_register
);
751 snd_printk ("Hammerfall-DSP: finished firmware loading\n");
754 if (hdsp
->state
& HDSP_InitializationComplete
) {
755 snd_printk(KERN_INFO
"Hammerfall-DSP: firmware loaded from cache, restoring defaults\n");
756 spin_lock_irqsave(&hdsp
->lock
, flags
);
757 snd_hdsp_set_defaults(hdsp
);
758 spin_unlock_irqrestore(&hdsp
->lock
, flags
);
761 hdsp
->state
|= HDSP_FirmwareLoaded
;
766 static int hdsp_get_iobox_version (struct hdsp
*hdsp
)
768 if ((hdsp_read (hdsp
, HDSP_statusRegister
) & HDSP_DllError
) != 0) {
770 hdsp_write (hdsp
, HDSP_control2Reg
, HDSP_PROGRAM
);
771 hdsp_write (hdsp
, HDSP_fifoData
, 0);
772 if (hdsp_fifo_wait (hdsp
, 0, HDSP_SHORT_WAIT
) < 0)
775 hdsp_write (hdsp
, HDSP_control2Reg
, HDSP_S_LOAD
);
776 hdsp_write (hdsp
, HDSP_fifoData
, 0);
778 if (hdsp_fifo_wait(hdsp
, 0, HDSP_SHORT_WAIT
)) {
779 hdsp_write(hdsp
, HDSP_control2Reg
, HDSP_VERSION_BIT
);
780 hdsp_write(hdsp
, HDSP_control2Reg
, HDSP_S_LOAD
);
781 if (hdsp_fifo_wait(hdsp
, 0, HDSP_SHORT_WAIT
))
784 hdsp
->io_type
= Multiface
;
786 hdsp
->io_type
= Digiface
;
789 /* firmware was already loaded, get iobox type */
790 if (hdsp_read(hdsp
, HDSP_status2Register
) & HDSP_version2
)
792 else if (hdsp_read(hdsp
, HDSP_status2Register
) & HDSP_version1
)
793 hdsp
->io_type
= Multiface
;
795 hdsp
->io_type
= Digiface
;
801 #ifdef HDSP_FW_LOADER
802 static int hdsp_request_fw_loader(struct hdsp
*hdsp
);
805 static int hdsp_check_for_firmware (struct hdsp
*hdsp
, int load_on_demand
)
807 if (hdsp
->io_type
== H9652
|| hdsp
->io_type
== H9632
)
809 if ((hdsp_read (hdsp
, HDSP_statusRegister
) & HDSP_DllError
) != 0) {
810 hdsp
->state
&= ~HDSP_FirmwareLoaded
;
811 if (! load_on_demand
)
813 snd_printk(KERN_ERR
"Hammerfall-DSP: firmware not present.\n");
814 /* try to load firmware */
815 if (! (hdsp
->state
& HDSP_FirmwareCached
)) {
816 #ifdef HDSP_FW_LOADER
817 if (! hdsp_request_fw_loader(hdsp
))
821 "Hammerfall-DSP: No firmware loaded nor "
822 "cached, please upload firmware.\n");
825 if (snd_hdsp_load_firmware_from_cache(hdsp
) != 0) {
827 "Hammerfall-DSP: Firmware loading from "
828 "cache failed, please upload manually.\n");
836 static int hdsp_fifo_wait(struct hdsp
*hdsp
, int count
, int timeout
)
840 /* the fifoStatus registers reports on how many words
841 are available in the command FIFO.
844 for (i
= 0; i
< timeout
; i
++) {
846 if ((int)(hdsp_read (hdsp
, HDSP_fifoStatus
) & 0xff) <= count
)
849 /* not very friendly, but we only do this during a firmware
850 load and changing the mixer, so we just put up with it.
856 snd_printk ("Hammerfall-DSP: wait for FIFO status <= %d failed after %d iterations\n",
861 static int hdsp_read_gain (struct hdsp
*hdsp
, unsigned int addr
)
863 if (addr
>= HDSP_MATRIX_MIXER_SIZE
)
866 return hdsp
->mixer_matrix
[addr
];
869 static int hdsp_write_gain(struct hdsp
*hdsp
, unsigned int addr
, unsigned short data
)
873 if (addr
>= HDSP_MATRIX_MIXER_SIZE
)
876 if (hdsp
->io_type
== H9652
|| hdsp
->io_type
== H9632
) {
878 /* from martin bjornsen:
880 "You can only write dwords to the
881 mixer memory which contain two
882 mixer values in the low and high
883 word. So if you want to change
884 value 0 you have to read value 1
885 from the cache and write both to
886 the first dword in the mixer
890 if (hdsp
->io_type
== H9632
&& addr
>= 512)
893 if (hdsp
->io_type
== H9652
&& addr
>= 1352)
896 hdsp
->mixer_matrix
[addr
] = data
;
899 /* `addr' addresses a 16-bit wide address, but
900 the address space accessed via hdsp_write
901 uses byte offsets. put another way, addr
902 varies from 0 to 1351, but to access the
903 corresponding memory location, we need
904 to access 0 to 2703 ...
908 hdsp_write (hdsp
, 4096 + (ad
*4),
909 (hdsp
->mixer_matrix
[(addr
&0x7fe)+1] << 16) +
910 hdsp
->mixer_matrix
[addr
&0x7fe]);
916 ad
= (addr
<< 16) + data
;
918 if (hdsp_fifo_wait(hdsp
, 127, HDSP_LONG_WAIT
))
921 hdsp_write (hdsp
, HDSP_fifoData
, ad
);
922 hdsp
->mixer_matrix
[addr
] = data
;
929 static int snd_hdsp_use_is_exclusive(struct hdsp
*hdsp
)
934 spin_lock_irqsave(&hdsp
->lock
, flags
);
935 if ((hdsp
->playback_pid
!= hdsp
->capture_pid
) &&
936 (hdsp
->playback_pid
>= 0) && (hdsp
->capture_pid
>= 0))
938 spin_unlock_irqrestore(&hdsp
->lock
, flags
);
942 static int hdsp_spdif_sample_rate(struct hdsp
*hdsp
)
944 unsigned int status
= hdsp_read(hdsp
, HDSP_statusRegister
);
945 unsigned int rate_bits
= (status
& HDSP_spdifFrequencyMask
);
947 /* For the 9632, the mask is different */
948 if (hdsp
->io_type
== H9632
)
949 rate_bits
= (status
& HDSP_spdifFrequencyMask_9632
);
951 if (status
& HDSP_SPDIFErrorFlag
)
955 case HDSP_spdifFrequency32KHz
: return 32000;
956 case HDSP_spdifFrequency44_1KHz
: return 44100;
957 case HDSP_spdifFrequency48KHz
: return 48000;
958 case HDSP_spdifFrequency64KHz
: return 64000;
959 case HDSP_spdifFrequency88_2KHz
: return 88200;
960 case HDSP_spdifFrequency96KHz
: return 96000;
961 case HDSP_spdifFrequency128KHz
:
962 if (hdsp
->io_type
== H9632
) return 128000;
964 case HDSP_spdifFrequency176_4KHz
:
965 if (hdsp
->io_type
== H9632
) return 176400;
967 case HDSP_spdifFrequency192KHz
:
968 if (hdsp
->io_type
== H9632
) return 192000;
973 snd_printk ("Hammerfall-DSP: unknown spdif frequency status; bits = 0x%x, status = 0x%x\n", rate_bits
, status
);
977 static int hdsp_external_sample_rate(struct hdsp
*hdsp
)
979 unsigned int status2
= hdsp_read(hdsp
, HDSP_status2Register
);
980 unsigned int rate_bits
= status2
& HDSP_systemFrequencyMask
;
982 /* For the 9632 card, there seems to be no bit for indicating external
983 * sample rate greater than 96kHz. The card reports the corresponding
984 * single speed. So the best means seems to get spdif rate when
985 * autosync reference is spdif */
986 if (hdsp
->io_type
== H9632
&&
987 hdsp_autosync_ref(hdsp
) == HDSP_AUTOSYNC_FROM_SPDIF
)
988 return hdsp_spdif_sample_rate(hdsp
);
991 case HDSP_systemFrequency32
: return 32000;
992 case HDSP_systemFrequency44_1
: return 44100;
993 case HDSP_systemFrequency48
: return 48000;
994 case HDSP_systemFrequency64
: return 64000;
995 case HDSP_systemFrequency88_2
: return 88200;
996 case HDSP_systemFrequency96
: return 96000;
1002 static void hdsp_compute_period_size(struct hdsp
*hdsp
)
1004 hdsp
->period_bytes
= 1 << ((hdsp_decode_latency(hdsp
->control_register
) + 8));
1007 static snd_pcm_uframes_t
hdsp_hw_pointer(struct hdsp
*hdsp
)
1011 position
= hdsp_read(hdsp
, HDSP_statusRegister
);
1013 if (!hdsp
->precise_ptr
)
1014 return (position
& HDSP_BufferID
) ? (hdsp
->period_bytes
/ 4) : 0;
1016 position
&= HDSP_BufferPositionMask
;
1018 position
&= (hdsp
->period_bytes
/2) - 1;
1022 static void hdsp_reset_hw_pointer(struct hdsp
*hdsp
)
1024 hdsp_write (hdsp
, HDSP_resetPointer
, 0);
1025 if (hdsp
->io_type
== H9632
&& hdsp
->firmware_rev
>= 152)
1026 /* HDSP_resetPointer = HDSP_freqReg, which is strange and
1027 * requires (?) to write again DDS value after a reset pointer
1028 * (at least, it works like this) */
1029 hdsp_write (hdsp
, HDSP_freqReg
, hdsp
->dds_value
);
1032 static void hdsp_start_audio(struct hdsp
*s
)
1034 s
->control_register
|= (HDSP_AudioInterruptEnable
| HDSP_Start
);
1035 hdsp_write(s
, HDSP_controlRegister
, s
->control_register
);
1038 static void hdsp_stop_audio(struct hdsp
*s
)
1040 s
->control_register
&= ~(HDSP_Start
| HDSP_AudioInterruptEnable
);
1041 hdsp_write(s
, HDSP_controlRegister
, s
->control_register
);
1044 static void hdsp_silence_playback(struct hdsp
*hdsp
)
1046 memset(hdsp
->playback_buffer
, 0, HDSP_DMA_AREA_BYTES
);
1049 static int hdsp_set_interrupt_interval(struct hdsp
*s
, unsigned int frames
)
1053 spin_lock_irq(&s
->lock
);
1062 s
->control_register
&= ~HDSP_LatencyMask
;
1063 s
->control_register
|= hdsp_encode_latency(n
);
1065 hdsp_write(s
, HDSP_controlRegister
, s
->control_register
);
1067 hdsp_compute_period_size(s
);
1069 spin_unlock_irq(&s
->lock
);
1074 static void hdsp_set_dds_value(struct hdsp
*hdsp
, int rate
)
1080 else if (rate
>= 56000)
1084 n
= div_u64(n
, rate
);
1085 /* n should be less than 2^32 for being written to FREQ register */
1086 snd_BUG_ON(n
>> 32);
1087 /* HDSP_freqReg and HDSP_resetPointer are the same, so keep the DDS
1088 value to write it after a reset */
1089 hdsp
->dds_value
= n
;
1090 hdsp_write(hdsp
, HDSP_freqReg
, hdsp
->dds_value
);
1093 static int hdsp_set_rate(struct hdsp
*hdsp
, int rate
, int called_internally
)
1095 int reject_if_open
= 0;
1099 /* ASSUMPTION: hdsp->lock is either held, or
1100 there is no need for it (e.g. during module
1104 if (!(hdsp
->control_register
& HDSP_ClockModeMaster
)) {
1105 if (called_internally
) {
1106 /* request from ctl or card initialization */
1107 snd_printk(KERN_ERR
"Hammerfall-DSP: device is not running as a clock master: cannot set sample rate.\n");
1110 /* hw_param request while in AutoSync mode */
1111 int external_freq
= hdsp_external_sample_rate(hdsp
);
1112 int spdif_freq
= hdsp_spdif_sample_rate(hdsp
);
1114 if ((spdif_freq
== external_freq
*2) && (hdsp_autosync_ref(hdsp
) >= HDSP_AUTOSYNC_FROM_ADAT1
))
1115 snd_printk(KERN_INFO
"Hammerfall-DSP: Detected ADAT in double speed mode\n");
1116 else if (hdsp
->io_type
== H9632
&& (spdif_freq
== external_freq
*4) && (hdsp_autosync_ref(hdsp
) >= HDSP_AUTOSYNC_FROM_ADAT1
))
1117 snd_printk(KERN_INFO
"Hammerfall-DSP: Detected ADAT in quad speed mode\n");
1118 else if (rate
!= external_freq
) {
1119 snd_printk(KERN_INFO
"Hammerfall-DSP: No AutoSync source for requested rate\n");
1125 current_rate
= hdsp
->system_sample_rate
;
1127 /* Changing from a "single speed" to a "double speed" rate is
1128 not allowed if any substreams are open. This is because
1129 such a change causes a shift in the location of
1130 the DMA buffers and a reduction in the number of available
1133 Note that a similar but essentially insoluble problem
1134 exists for externally-driven rate changes. All we can do
1135 is to flag rate changes in the read/write routines. */
1137 if (rate
> 96000 && hdsp
->io_type
!= H9632
)
1142 if (current_rate
> 48000)
1144 rate_bits
= HDSP_Frequency32KHz
;
1147 if (current_rate
> 48000)
1149 rate_bits
= HDSP_Frequency44_1KHz
;
1152 if (current_rate
> 48000)
1154 rate_bits
= HDSP_Frequency48KHz
;
1157 if (current_rate
<= 48000 || current_rate
> 96000)
1159 rate_bits
= HDSP_Frequency64KHz
;
1162 if (current_rate
<= 48000 || current_rate
> 96000)
1164 rate_bits
= HDSP_Frequency88_2KHz
;
1167 if (current_rate
<= 48000 || current_rate
> 96000)
1169 rate_bits
= HDSP_Frequency96KHz
;
1172 if (current_rate
< 128000)
1174 rate_bits
= HDSP_Frequency128KHz
;
1177 if (current_rate
< 128000)
1179 rate_bits
= HDSP_Frequency176_4KHz
;
1182 if (current_rate
< 128000)
1184 rate_bits
= HDSP_Frequency192KHz
;
1190 if (reject_if_open
&& (hdsp
->capture_pid
>= 0 || hdsp
->playback_pid
>= 0)) {
1191 snd_printk ("Hammerfall-DSP: cannot change speed mode (capture PID = %d, playback PID = %d)\n",
1193 hdsp
->playback_pid
);
1197 hdsp
->control_register
&= ~HDSP_FrequencyMask
;
1198 hdsp
->control_register
|= rate_bits
;
1199 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
1201 /* For HDSP9632 rev 152, need to set DDS value in FREQ register */
1202 if (hdsp
->io_type
== H9632
&& hdsp
->firmware_rev
>= 152)
1203 hdsp_set_dds_value(hdsp
, rate
);
1205 if (rate
>= 128000) {
1206 hdsp
->channel_map
= channel_map_H9632_qs
;
1207 } else if (rate
> 48000) {
1208 if (hdsp
->io_type
== H9632
)
1209 hdsp
->channel_map
= channel_map_H9632_ds
;
1211 hdsp
->channel_map
= channel_map_ds
;
1213 switch (hdsp
->io_type
) {
1216 hdsp
->channel_map
= channel_map_mf_ss
;
1220 hdsp
->channel_map
= channel_map_df_ss
;
1223 hdsp
->channel_map
= channel_map_H9632_ss
;
1226 /* should never happen */
1231 hdsp
->system_sample_rate
= rate
;
1236 /*----------------------------------------------------------------------------
1238 ----------------------------------------------------------------------------*/
1240 static unsigned char snd_hdsp_midi_read_byte (struct hdsp
*hdsp
, int id
)
1242 /* the hardware already does the relevant bit-mask with 0xff */
1244 return hdsp_read(hdsp
, HDSP_midiDataIn1
);
1246 return hdsp_read(hdsp
, HDSP_midiDataIn0
);
1249 static void snd_hdsp_midi_write_byte (struct hdsp
*hdsp
, int id
, int val
)
1251 /* the hardware already does the relevant bit-mask with 0xff */
1253 hdsp_write(hdsp
, HDSP_midiDataOut1
, val
);
1255 hdsp_write(hdsp
, HDSP_midiDataOut0
, val
);
1258 static int snd_hdsp_midi_input_available (struct hdsp
*hdsp
, int id
)
1261 return (hdsp_read(hdsp
, HDSP_midiStatusIn1
) & 0xff);
1263 return (hdsp_read(hdsp
, HDSP_midiStatusIn0
) & 0xff);
1266 static int snd_hdsp_midi_output_possible (struct hdsp
*hdsp
, int id
)
1268 int fifo_bytes_used
;
1271 fifo_bytes_used
= hdsp_read(hdsp
, HDSP_midiStatusOut1
) & 0xff;
1273 fifo_bytes_used
= hdsp_read(hdsp
, HDSP_midiStatusOut0
) & 0xff;
1275 if (fifo_bytes_used
< 128)
1276 return 128 - fifo_bytes_used
;
1281 static void snd_hdsp_flush_midi_input (struct hdsp
*hdsp
, int id
)
1283 while (snd_hdsp_midi_input_available (hdsp
, id
))
1284 snd_hdsp_midi_read_byte (hdsp
, id
);
1287 static int snd_hdsp_midi_output_write (struct hdsp_midi
*hmidi
)
1289 unsigned long flags
;
1293 unsigned char buf
[128];
1295 /* Output is not interrupt driven */
1297 spin_lock_irqsave (&hmidi
->lock
, flags
);
1298 if (hmidi
->output
) {
1299 if (!snd_rawmidi_transmit_empty (hmidi
->output
)) {
1300 if ((n_pending
= snd_hdsp_midi_output_possible (hmidi
->hdsp
, hmidi
->id
)) > 0) {
1301 if (n_pending
> (int)sizeof (buf
))
1302 n_pending
= sizeof (buf
);
1304 if ((to_write
= snd_rawmidi_transmit (hmidi
->output
, buf
, n_pending
)) > 0) {
1305 for (i
= 0; i
< to_write
; ++i
)
1306 snd_hdsp_midi_write_byte (hmidi
->hdsp
, hmidi
->id
, buf
[i
]);
1311 spin_unlock_irqrestore (&hmidi
->lock
, flags
);
1315 static int snd_hdsp_midi_input_read (struct hdsp_midi
*hmidi
)
1317 unsigned char buf
[128]; /* this buffer is designed to match the MIDI input FIFO size */
1318 unsigned long flags
;
1322 spin_lock_irqsave (&hmidi
->lock
, flags
);
1323 if ((n_pending
= snd_hdsp_midi_input_available (hmidi
->hdsp
, hmidi
->id
)) > 0) {
1325 if (n_pending
> (int)sizeof (buf
))
1326 n_pending
= sizeof (buf
);
1327 for (i
= 0; i
< n_pending
; ++i
)
1328 buf
[i
] = snd_hdsp_midi_read_byte (hmidi
->hdsp
, hmidi
->id
);
1330 snd_rawmidi_receive (hmidi
->input
, buf
, n_pending
);
1332 /* flush the MIDI input FIFO */
1334 snd_hdsp_midi_read_byte (hmidi
->hdsp
, hmidi
->id
);
1339 hmidi
->hdsp
->control_register
|= HDSP_Midi1InterruptEnable
;
1341 hmidi
->hdsp
->control_register
|= HDSP_Midi0InterruptEnable
;
1342 hdsp_write(hmidi
->hdsp
, HDSP_controlRegister
, hmidi
->hdsp
->control_register
);
1343 spin_unlock_irqrestore (&hmidi
->lock
, flags
);
1344 return snd_hdsp_midi_output_write (hmidi
);
1347 static void snd_hdsp_midi_input_trigger(struct snd_rawmidi_substream
*substream
, int up
)
1350 struct hdsp_midi
*hmidi
;
1351 unsigned long flags
;
1354 hmidi
= (struct hdsp_midi
*) substream
->rmidi
->private_data
;
1356 ie
= hmidi
->id
? HDSP_Midi1InterruptEnable
: HDSP_Midi0InterruptEnable
;
1357 spin_lock_irqsave (&hdsp
->lock
, flags
);
1359 if (!(hdsp
->control_register
& ie
)) {
1360 snd_hdsp_flush_midi_input (hdsp
, hmidi
->id
);
1361 hdsp
->control_register
|= ie
;
1364 hdsp
->control_register
&= ~ie
;
1365 tasklet_kill(&hdsp
->midi_tasklet
);
1368 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
1369 spin_unlock_irqrestore (&hdsp
->lock
, flags
);
1372 static void snd_hdsp_midi_output_timer(unsigned long data
)
1374 struct hdsp_midi
*hmidi
= (struct hdsp_midi
*) data
;
1375 unsigned long flags
;
1377 snd_hdsp_midi_output_write(hmidi
);
1378 spin_lock_irqsave (&hmidi
->lock
, flags
);
1380 /* this does not bump hmidi->istimer, because the
1381 kernel automatically removed the timer when it
1382 expired, and we are now adding it back, thus
1383 leaving istimer wherever it was set before.
1386 if (hmidi
->istimer
) {
1387 hmidi
->timer
.expires
= 1 + jiffies
;
1388 add_timer(&hmidi
->timer
);
1391 spin_unlock_irqrestore (&hmidi
->lock
, flags
);
1394 static void snd_hdsp_midi_output_trigger(struct snd_rawmidi_substream
*substream
, int up
)
1396 struct hdsp_midi
*hmidi
;
1397 unsigned long flags
;
1399 hmidi
= (struct hdsp_midi
*) substream
->rmidi
->private_data
;
1400 spin_lock_irqsave (&hmidi
->lock
, flags
);
1402 if (!hmidi
->istimer
) {
1403 init_timer(&hmidi
->timer
);
1404 hmidi
->timer
.function
= snd_hdsp_midi_output_timer
;
1405 hmidi
->timer
.data
= (unsigned long) hmidi
;
1406 hmidi
->timer
.expires
= 1 + jiffies
;
1407 add_timer(&hmidi
->timer
);
1411 if (hmidi
->istimer
&& --hmidi
->istimer
<= 0)
1412 del_timer (&hmidi
->timer
);
1414 spin_unlock_irqrestore (&hmidi
->lock
, flags
);
1416 snd_hdsp_midi_output_write(hmidi
);
1419 static int snd_hdsp_midi_input_open(struct snd_rawmidi_substream
*substream
)
1421 struct hdsp_midi
*hmidi
;
1423 hmidi
= (struct hdsp_midi
*) substream
->rmidi
->private_data
;
1424 spin_lock_irq (&hmidi
->lock
);
1425 snd_hdsp_flush_midi_input (hmidi
->hdsp
, hmidi
->id
);
1426 hmidi
->input
= substream
;
1427 spin_unlock_irq (&hmidi
->lock
);
1432 static int snd_hdsp_midi_output_open(struct snd_rawmidi_substream
*substream
)
1434 struct hdsp_midi
*hmidi
;
1436 hmidi
= (struct hdsp_midi
*) substream
->rmidi
->private_data
;
1437 spin_lock_irq (&hmidi
->lock
);
1438 hmidi
->output
= substream
;
1439 spin_unlock_irq (&hmidi
->lock
);
1444 static int snd_hdsp_midi_input_close(struct snd_rawmidi_substream
*substream
)
1446 struct hdsp_midi
*hmidi
;
1448 snd_hdsp_midi_input_trigger (substream
, 0);
1450 hmidi
= (struct hdsp_midi
*) substream
->rmidi
->private_data
;
1451 spin_lock_irq (&hmidi
->lock
);
1452 hmidi
->input
= NULL
;
1453 spin_unlock_irq (&hmidi
->lock
);
1458 static int snd_hdsp_midi_output_close(struct snd_rawmidi_substream
*substream
)
1460 struct hdsp_midi
*hmidi
;
1462 snd_hdsp_midi_output_trigger (substream
, 0);
1464 hmidi
= (struct hdsp_midi
*) substream
->rmidi
->private_data
;
1465 spin_lock_irq (&hmidi
->lock
);
1466 hmidi
->output
= NULL
;
1467 spin_unlock_irq (&hmidi
->lock
);
1472 static struct snd_rawmidi_ops snd_hdsp_midi_output
=
1474 .open
= snd_hdsp_midi_output_open
,
1475 .close
= snd_hdsp_midi_output_close
,
1476 .trigger
= snd_hdsp_midi_output_trigger
,
1479 static struct snd_rawmidi_ops snd_hdsp_midi_input
=
1481 .open
= snd_hdsp_midi_input_open
,
1482 .close
= snd_hdsp_midi_input_close
,
1483 .trigger
= snd_hdsp_midi_input_trigger
,
1486 static int snd_hdsp_create_midi (struct snd_card
*card
, struct hdsp
*hdsp
, int id
)
1490 hdsp
->midi
[id
].id
= id
;
1491 hdsp
->midi
[id
].rmidi
= NULL
;
1492 hdsp
->midi
[id
].input
= NULL
;
1493 hdsp
->midi
[id
].output
= NULL
;
1494 hdsp
->midi
[id
].hdsp
= hdsp
;
1495 hdsp
->midi
[id
].istimer
= 0;
1496 hdsp
->midi
[id
].pending
= 0;
1497 spin_lock_init (&hdsp
->midi
[id
].lock
);
1499 sprintf (buf
, "%s MIDI %d", card
->shortname
, id
+1);
1500 if (snd_rawmidi_new (card
, buf
, id
, 1, 1, &hdsp
->midi
[id
].rmidi
) < 0)
1503 sprintf(hdsp
->midi
[id
].rmidi
->name
, "HDSP MIDI %d", id
+1);
1504 hdsp
->midi
[id
].rmidi
->private_data
= &hdsp
->midi
[id
];
1506 snd_rawmidi_set_ops (hdsp
->midi
[id
].rmidi
, SNDRV_RAWMIDI_STREAM_OUTPUT
, &snd_hdsp_midi_output
);
1507 snd_rawmidi_set_ops (hdsp
->midi
[id
].rmidi
, SNDRV_RAWMIDI_STREAM_INPUT
, &snd_hdsp_midi_input
);
1509 hdsp
->midi
[id
].rmidi
->info_flags
|= SNDRV_RAWMIDI_INFO_OUTPUT
|
1510 SNDRV_RAWMIDI_INFO_INPUT
|
1511 SNDRV_RAWMIDI_INFO_DUPLEX
;
1516 /*-----------------------------------------------------------------------------
1518 ----------------------------------------------------------------------------*/
1520 static u32
snd_hdsp_convert_from_aes(struct snd_aes_iec958
*aes
)
1523 val
|= (aes
->status
[0] & IEC958_AES0_PROFESSIONAL
) ? HDSP_SPDIFProfessional
: 0;
1524 val
|= (aes
->status
[0] & IEC958_AES0_NONAUDIO
) ? HDSP_SPDIFNonAudio
: 0;
1525 if (val
& HDSP_SPDIFProfessional
)
1526 val
|= (aes
->status
[0] & IEC958_AES0_PRO_EMPHASIS_5015
) ? HDSP_SPDIFEmphasis
: 0;
1528 val
|= (aes
->status
[0] & IEC958_AES0_CON_EMPHASIS_5015
) ? HDSP_SPDIFEmphasis
: 0;
1532 static void snd_hdsp_convert_to_aes(struct snd_aes_iec958
*aes
, u32 val
)
1534 aes
->status
[0] = ((val
& HDSP_SPDIFProfessional
) ? IEC958_AES0_PROFESSIONAL
: 0) |
1535 ((val
& HDSP_SPDIFNonAudio
) ? IEC958_AES0_NONAUDIO
: 0);
1536 if (val
& HDSP_SPDIFProfessional
)
1537 aes
->status
[0] |= (val
& HDSP_SPDIFEmphasis
) ? IEC958_AES0_PRO_EMPHASIS_5015
: 0;
1539 aes
->status
[0] |= (val
& HDSP_SPDIFEmphasis
) ? IEC958_AES0_CON_EMPHASIS_5015
: 0;
1542 static int snd_hdsp_control_spdif_info(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
1544 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_IEC958
;
1549 static int snd_hdsp_control_spdif_get(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1551 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1553 snd_hdsp_convert_to_aes(&ucontrol
->value
.iec958
, hdsp
->creg_spdif
);
1557 static int snd_hdsp_control_spdif_put(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1559 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1563 val
= snd_hdsp_convert_from_aes(&ucontrol
->value
.iec958
);
1564 spin_lock_irq(&hdsp
->lock
);
1565 change
= val
!= hdsp
->creg_spdif
;
1566 hdsp
->creg_spdif
= val
;
1567 spin_unlock_irq(&hdsp
->lock
);
1571 static int snd_hdsp_control_spdif_stream_info(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
1573 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_IEC958
;
1578 static int snd_hdsp_control_spdif_stream_get(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1580 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1582 snd_hdsp_convert_to_aes(&ucontrol
->value
.iec958
, hdsp
->creg_spdif_stream
);
1586 static int snd_hdsp_control_spdif_stream_put(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1588 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1592 val
= snd_hdsp_convert_from_aes(&ucontrol
->value
.iec958
);
1593 spin_lock_irq(&hdsp
->lock
);
1594 change
= val
!= hdsp
->creg_spdif_stream
;
1595 hdsp
->creg_spdif_stream
= val
;
1596 hdsp
->control_register
&= ~(HDSP_SPDIFProfessional
| HDSP_SPDIFNonAudio
| HDSP_SPDIFEmphasis
);
1597 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
|= val
);
1598 spin_unlock_irq(&hdsp
->lock
);
1602 static int snd_hdsp_control_spdif_mask_info(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
1604 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_IEC958
;
1609 static int snd_hdsp_control_spdif_mask_get(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1611 ucontrol
->value
.iec958
.status
[0] = kcontrol
->private_value
;
1615 #define HDSP_SPDIF_IN(xname, xindex) \
1616 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
1619 .info = snd_hdsp_info_spdif_in, \
1620 .get = snd_hdsp_get_spdif_in, \
1621 .put = snd_hdsp_put_spdif_in }
1623 static unsigned int hdsp_spdif_in(struct hdsp
*hdsp
)
1625 return hdsp_decode_spdif_in(hdsp
->control_register
& HDSP_SPDIFInputMask
);
1628 static int hdsp_set_spdif_input(struct hdsp
*hdsp
, int in
)
1630 hdsp
->control_register
&= ~HDSP_SPDIFInputMask
;
1631 hdsp
->control_register
|= hdsp_encode_spdif_in(in
);
1632 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
1636 static int snd_hdsp_info_spdif_in(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
1638 static char *texts
[4] = {"Optical", "Coaxial", "Internal", "AES"};
1639 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1641 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_ENUMERATED
;
1643 uinfo
->value
.enumerated
.items
= ((hdsp
->io_type
== H9632
) ? 4 : 3);
1644 if (uinfo
->value
.enumerated
.item
> ((hdsp
->io_type
== H9632
) ? 3 : 2))
1645 uinfo
->value
.enumerated
.item
= ((hdsp
->io_type
== H9632
) ? 3 : 2);
1646 strcpy(uinfo
->value
.enumerated
.name
, texts
[uinfo
->value
.enumerated
.item
]);
1650 static int snd_hdsp_get_spdif_in(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1652 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1654 ucontrol
->value
.enumerated
.item
[0] = hdsp_spdif_in(hdsp
);
1658 static int snd_hdsp_put_spdif_in(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1660 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1664 if (!snd_hdsp_use_is_exclusive(hdsp
))
1666 val
= ucontrol
->value
.enumerated
.item
[0] % ((hdsp
->io_type
== H9632
) ? 4 : 3);
1667 spin_lock_irq(&hdsp
->lock
);
1668 change
= val
!= hdsp_spdif_in(hdsp
);
1670 hdsp_set_spdif_input(hdsp
, val
);
1671 spin_unlock_irq(&hdsp
->lock
);
1675 #define HDSP_SPDIF_OUT(xname, xindex) \
1676 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, .index = xindex, \
1677 .info = snd_hdsp_info_spdif_bits, \
1678 .get = snd_hdsp_get_spdif_out, .put = snd_hdsp_put_spdif_out }
1680 static int hdsp_spdif_out(struct hdsp
*hdsp
)
1682 return (hdsp
->control_register
& HDSP_SPDIFOpticalOut
) ? 1 : 0;
1685 static int hdsp_set_spdif_output(struct hdsp
*hdsp
, int out
)
1688 hdsp
->control_register
|= HDSP_SPDIFOpticalOut
;
1690 hdsp
->control_register
&= ~HDSP_SPDIFOpticalOut
;
1691 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
1695 #define snd_hdsp_info_spdif_bits snd_ctl_boolean_mono_info
1697 static int snd_hdsp_get_spdif_out(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1699 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1701 ucontrol
->value
.integer
.value
[0] = hdsp_spdif_out(hdsp
);
1705 static int snd_hdsp_put_spdif_out(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1707 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1711 if (!snd_hdsp_use_is_exclusive(hdsp
))
1713 val
= ucontrol
->value
.integer
.value
[0] & 1;
1714 spin_lock_irq(&hdsp
->lock
);
1715 change
= (int)val
!= hdsp_spdif_out(hdsp
);
1716 hdsp_set_spdif_output(hdsp
, val
);
1717 spin_unlock_irq(&hdsp
->lock
);
1721 #define HDSP_SPDIF_PROFESSIONAL(xname, xindex) \
1722 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, .index = xindex, \
1723 .info = snd_hdsp_info_spdif_bits, \
1724 .get = snd_hdsp_get_spdif_professional, .put = snd_hdsp_put_spdif_professional }
1726 static int hdsp_spdif_professional(struct hdsp
*hdsp
)
1728 return (hdsp
->control_register
& HDSP_SPDIFProfessional
) ? 1 : 0;
1731 static int hdsp_set_spdif_professional(struct hdsp
*hdsp
, int val
)
1734 hdsp
->control_register
|= HDSP_SPDIFProfessional
;
1736 hdsp
->control_register
&= ~HDSP_SPDIFProfessional
;
1737 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
1741 static int snd_hdsp_get_spdif_professional(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1743 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1745 ucontrol
->value
.integer
.value
[0] = hdsp_spdif_professional(hdsp
);
1749 static int snd_hdsp_put_spdif_professional(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1751 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1755 if (!snd_hdsp_use_is_exclusive(hdsp
))
1757 val
= ucontrol
->value
.integer
.value
[0] & 1;
1758 spin_lock_irq(&hdsp
->lock
);
1759 change
= (int)val
!= hdsp_spdif_professional(hdsp
);
1760 hdsp_set_spdif_professional(hdsp
, val
);
1761 spin_unlock_irq(&hdsp
->lock
);
1765 #define HDSP_SPDIF_EMPHASIS(xname, xindex) \
1766 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, .index = xindex, \
1767 .info = snd_hdsp_info_spdif_bits, \
1768 .get = snd_hdsp_get_spdif_emphasis, .put = snd_hdsp_put_spdif_emphasis }
1770 static int hdsp_spdif_emphasis(struct hdsp
*hdsp
)
1772 return (hdsp
->control_register
& HDSP_SPDIFEmphasis
) ? 1 : 0;
1775 static int hdsp_set_spdif_emphasis(struct hdsp
*hdsp
, int val
)
1778 hdsp
->control_register
|= HDSP_SPDIFEmphasis
;
1780 hdsp
->control_register
&= ~HDSP_SPDIFEmphasis
;
1781 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
1785 static int snd_hdsp_get_spdif_emphasis(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1787 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1789 ucontrol
->value
.integer
.value
[0] = hdsp_spdif_emphasis(hdsp
);
1793 static int snd_hdsp_put_spdif_emphasis(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1795 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1799 if (!snd_hdsp_use_is_exclusive(hdsp
))
1801 val
= ucontrol
->value
.integer
.value
[0] & 1;
1802 spin_lock_irq(&hdsp
->lock
);
1803 change
= (int)val
!= hdsp_spdif_emphasis(hdsp
);
1804 hdsp_set_spdif_emphasis(hdsp
, val
);
1805 spin_unlock_irq(&hdsp
->lock
);
1809 #define HDSP_SPDIF_NON_AUDIO(xname, xindex) \
1810 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, .index = xindex, \
1811 .info = snd_hdsp_info_spdif_bits, \
1812 .get = snd_hdsp_get_spdif_nonaudio, .put = snd_hdsp_put_spdif_nonaudio }
1814 static int hdsp_spdif_nonaudio(struct hdsp
*hdsp
)
1816 return (hdsp
->control_register
& HDSP_SPDIFNonAudio
) ? 1 : 0;
1819 static int hdsp_set_spdif_nonaudio(struct hdsp
*hdsp
, int val
)
1822 hdsp
->control_register
|= HDSP_SPDIFNonAudio
;
1824 hdsp
->control_register
&= ~HDSP_SPDIFNonAudio
;
1825 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
1829 static int snd_hdsp_get_spdif_nonaudio(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1831 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1833 ucontrol
->value
.integer
.value
[0] = hdsp_spdif_nonaudio(hdsp
);
1837 static int snd_hdsp_put_spdif_nonaudio(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1839 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1843 if (!snd_hdsp_use_is_exclusive(hdsp
))
1845 val
= ucontrol
->value
.integer
.value
[0] & 1;
1846 spin_lock_irq(&hdsp
->lock
);
1847 change
= (int)val
!= hdsp_spdif_nonaudio(hdsp
);
1848 hdsp_set_spdif_nonaudio(hdsp
, val
);
1849 spin_unlock_irq(&hdsp
->lock
);
1853 #define HDSP_SPDIF_SAMPLE_RATE(xname, xindex) \
1854 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
1857 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
1858 .info = snd_hdsp_info_spdif_sample_rate, \
1859 .get = snd_hdsp_get_spdif_sample_rate \
1862 static int snd_hdsp_info_spdif_sample_rate(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
1864 static char *texts
[] = {"32000", "44100", "48000", "64000", "88200", "96000", "None", "128000", "176400", "192000"};
1865 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1867 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_ENUMERATED
;
1869 uinfo
->value
.enumerated
.items
= (hdsp
->io_type
== H9632
) ? 10 : 7;
1870 if (uinfo
->value
.enumerated
.item
>= uinfo
->value
.enumerated
.items
)
1871 uinfo
->value
.enumerated
.item
= uinfo
->value
.enumerated
.items
- 1;
1872 strcpy(uinfo
->value
.enumerated
.name
, texts
[uinfo
->value
.enumerated
.item
]);
1876 static int snd_hdsp_get_spdif_sample_rate(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1878 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1880 switch (hdsp_spdif_sample_rate(hdsp
)) {
1882 ucontrol
->value
.enumerated
.item
[0] = 0;
1885 ucontrol
->value
.enumerated
.item
[0] = 1;
1888 ucontrol
->value
.enumerated
.item
[0] = 2;
1891 ucontrol
->value
.enumerated
.item
[0] = 3;
1894 ucontrol
->value
.enumerated
.item
[0] = 4;
1897 ucontrol
->value
.enumerated
.item
[0] = 5;
1900 ucontrol
->value
.enumerated
.item
[0] = 7;
1903 ucontrol
->value
.enumerated
.item
[0] = 8;
1906 ucontrol
->value
.enumerated
.item
[0] = 9;
1909 ucontrol
->value
.enumerated
.item
[0] = 6;
1914 #define HDSP_SYSTEM_SAMPLE_RATE(xname, xindex) \
1915 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
1918 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
1919 .info = snd_hdsp_info_system_sample_rate, \
1920 .get = snd_hdsp_get_system_sample_rate \
1923 static int snd_hdsp_info_system_sample_rate(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
1925 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_INTEGER
;
1930 static int snd_hdsp_get_system_sample_rate(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1932 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1934 ucontrol
->value
.enumerated
.item
[0] = hdsp
->system_sample_rate
;
1938 #define HDSP_AUTOSYNC_SAMPLE_RATE(xname, xindex) \
1939 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
1942 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
1943 .info = snd_hdsp_info_autosync_sample_rate, \
1944 .get = snd_hdsp_get_autosync_sample_rate \
1947 static int snd_hdsp_info_autosync_sample_rate(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
1949 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1950 static char *texts
[] = {"32000", "44100", "48000", "64000", "88200", "96000", "None", "128000", "176400", "192000"};
1951 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_ENUMERATED
;
1953 uinfo
->value
.enumerated
.items
= (hdsp
->io_type
== H9632
) ? 10 : 7 ;
1954 if (uinfo
->value
.enumerated
.item
>= uinfo
->value
.enumerated
.items
)
1955 uinfo
->value
.enumerated
.item
= uinfo
->value
.enumerated
.items
- 1;
1956 strcpy(uinfo
->value
.enumerated
.name
, texts
[uinfo
->value
.enumerated
.item
]);
1960 static int snd_hdsp_get_autosync_sample_rate(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
1962 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
1964 switch (hdsp_external_sample_rate(hdsp
)) {
1966 ucontrol
->value
.enumerated
.item
[0] = 0;
1969 ucontrol
->value
.enumerated
.item
[0] = 1;
1972 ucontrol
->value
.enumerated
.item
[0] = 2;
1975 ucontrol
->value
.enumerated
.item
[0] = 3;
1978 ucontrol
->value
.enumerated
.item
[0] = 4;
1981 ucontrol
->value
.enumerated
.item
[0] = 5;
1984 ucontrol
->value
.enumerated
.item
[0] = 7;
1987 ucontrol
->value
.enumerated
.item
[0] = 8;
1990 ucontrol
->value
.enumerated
.item
[0] = 9;
1993 ucontrol
->value
.enumerated
.item
[0] = 6;
1998 #define HDSP_SYSTEM_CLOCK_MODE(xname, xindex) \
1999 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2002 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
2003 .info = snd_hdsp_info_system_clock_mode, \
2004 .get = snd_hdsp_get_system_clock_mode \
2007 static int hdsp_system_clock_mode(struct hdsp
*hdsp
)
2009 if (hdsp
->control_register
& HDSP_ClockModeMaster
)
2011 else if (hdsp_external_sample_rate(hdsp
) != hdsp
->system_sample_rate
)
2016 static int snd_hdsp_info_system_clock_mode(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
2018 static char *texts
[] = {"Master", "Slave" };
2020 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_ENUMERATED
;
2022 uinfo
->value
.enumerated
.items
= 2;
2023 if (uinfo
->value
.enumerated
.item
>= uinfo
->value
.enumerated
.items
)
2024 uinfo
->value
.enumerated
.item
= uinfo
->value
.enumerated
.items
- 1;
2025 strcpy(uinfo
->value
.enumerated
.name
, texts
[uinfo
->value
.enumerated
.item
]);
2029 static int snd_hdsp_get_system_clock_mode(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2031 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2033 ucontrol
->value
.enumerated
.item
[0] = hdsp_system_clock_mode(hdsp
);
2037 #define HDSP_CLOCK_SOURCE(xname, xindex) \
2038 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2041 .info = snd_hdsp_info_clock_source, \
2042 .get = snd_hdsp_get_clock_source, \
2043 .put = snd_hdsp_put_clock_source \
2046 static int hdsp_clock_source(struct hdsp
*hdsp
)
2048 if (hdsp
->control_register
& HDSP_ClockModeMaster
) {
2049 switch (hdsp
->system_sample_rate
) {
2076 static int hdsp_set_clock_source(struct hdsp
*hdsp
, int mode
)
2080 case HDSP_CLOCK_SOURCE_AUTOSYNC
:
2081 if (hdsp_external_sample_rate(hdsp
) != 0) {
2082 if (!hdsp_set_rate(hdsp
, hdsp_external_sample_rate(hdsp
), 1)) {
2083 hdsp
->control_register
&= ~HDSP_ClockModeMaster
;
2084 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
2089 case HDSP_CLOCK_SOURCE_INTERNAL_32KHZ
:
2092 case HDSP_CLOCK_SOURCE_INTERNAL_44_1KHZ
:
2095 case HDSP_CLOCK_SOURCE_INTERNAL_48KHZ
:
2098 case HDSP_CLOCK_SOURCE_INTERNAL_64KHZ
:
2101 case HDSP_CLOCK_SOURCE_INTERNAL_88_2KHZ
:
2104 case HDSP_CLOCK_SOURCE_INTERNAL_96KHZ
:
2107 case HDSP_CLOCK_SOURCE_INTERNAL_128KHZ
:
2110 case HDSP_CLOCK_SOURCE_INTERNAL_176_4KHZ
:
2113 case HDSP_CLOCK_SOURCE_INTERNAL_192KHZ
:
2119 hdsp
->control_register
|= HDSP_ClockModeMaster
;
2120 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
2121 hdsp_set_rate(hdsp
, rate
, 1);
2125 static int snd_hdsp_info_clock_source(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
2127 static char *texts
[] = {"AutoSync", "Internal 32.0 kHz", "Internal 44.1 kHz", "Internal 48.0 kHz", "Internal 64.0 kHz", "Internal 88.2 kHz", "Internal 96.0 kHz", "Internal 128 kHz", "Internal 176.4 kHz", "Internal 192.0 KHz" };
2128 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2130 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_ENUMERATED
;
2132 if (hdsp
->io_type
== H9632
)
2133 uinfo
->value
.enumerated
.items
= 10;
2135 uinfo
->value
.enumerated
.items
= 7;
2136 if (uinfo
->value
.enumerated
.item
>= uinfo
->value
.enumerated
.items
)
2137 uinfo
->value
.enumerated
.item
= uinfo
->value
.enumerated
.items
- 1;
2138 strcpy(uinfo
->value
.enumerated
.name
, texts
[uinfo
->value
.enumerated
.item
]);
2142 static int snd_hdsp_get_clock_source(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2144 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2146 ucontrol
->value
.enumerated
.item
[0] = hdsp_clock_source(hdsp
);
2150 static int snd_hdsp_put_clock_source(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2152 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2156 if (!snd_hdsp_use_is_exclusive(hdsp
))
2158 val
= ucontrol
->value
.enumerated
.item
[0];
2159 if (val
< 0) val
= 0;
2160 if (hdsp
->io_type
== H9632
) {
2167 spin_lock_irq(&hdsp
->lock
);
2168 if (val
!= hdsp_clock_source(hdsp
))
2169 change
= (hdsp_set_clock_source(hdsp
, val
) == 0) ? 1 : 0;
2172 spin_unlock_irq(&hdsp
->lock
);
2176 #define snd_hdsp_info_clock_source_lock snd_ctl_boolean_mono_info
2178 static int snd_hdsp_get_clock_source_lock(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2180 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2182 ucontrol
->value
.integer
.value
[0] = hdsp
->clock_source_locked
;
2186 static int snd_hdsp_put_clock_source_lock(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2188 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2191 change
= (int)ucontrol
->value
.integer
.value
[0] != hdsp
->clock_source_locked
;
2193 hdsp
->clock_source_locked
= !!ucontrol
->value
.integer
.value
[0];
2197 #define HDSP_DA_GAIN(xname, xindex) \
2198 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2201 .info = snd_hdsp_info_da_gain, \
2202 .get = snd_hdsp_get_da_gain, \
2203 .put = snd_hdsp_put_da_gain \
2206 static int hdsp_da_gain(struct hdsp
*hdsp
)
2208 switch (hdsp
->control_register
& HDSP_DAGainMask
) {
2209 case HDSP_DAGainHighGain
:
2211 case HDSP_DAGainPlus4dBu
:
2213 case HDSP_DAGainMinus10dBV
:
2220 static int hdsp_set_da_gain(struct hdsp
*hdsp
, int mode
)
2222 hdsp
->control_register
&= ~HDSP_DAGainMask
;
2225 hdsp
->control_register
|= HDSP_DAGainHighGain
;
2228 hdsp
->control_register
|= HDSP_DAGainPlus4dBu
;
2231 hdsp
->control_register
|= HDSP_DAGainMinus10dBV
;
2237 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
2241 static int snd_hdsp_info_da_gain(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
2243 static char *texts
[] = {"Hi Gain", "+4 dBu", "-10 dbV"};
2245 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_ENUMERATED
;
2247 uinfo
->value
.enumerated
.items
= 3;
2248 if (uinfo
->value
.enumerated
.item
>= uinfo
->value
.enumerated
.items
)
2249 uinfo
->value
.enumerated
.item
= uinfo
->value
.enumerated
.items
- 1;
2250 strcpy(uinfo
->value
.enumerated
.name
, texts
[uinfo
->value
.enumerated
.item
]);
2254 static int snd_hdsp_get_da_gain(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2256 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2258 ucontrol
->value
.enumerated
.item
[0] = hdsp_da_gain(hdsp
);
2262 static int snd_hdsp_put_da_gain(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2264 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2268 if (!snd_hdsp_use_is_exclusive(hdsp
))
2270 val
= ucontrol
->value
.enumerated
.item
[0];
2271 if (val
< 0) val
= 0;
2272 if (val
> 2) val
= 2;
2273 spin_lock_irq(&hdsp
->lock
);
2274 if (val
!= hdsp_da_gain(hdsp
))
2275 change
= (hdsp_set_da_gain(hdsp
, val
) == 0) ? 1 : 0;
2278 spin_unlock_irq(&hdsp
->lock
);
2282 #define HDSP_AD_GAIN(xname, xindex) \
2283 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2286 .info = snd_hdsp_info_ad_gain, \
2287 .get = snd_hdsp_get_ad_gain, \
2288 .put = snd_hdsp_put_ad_gain \
2291 static int hdsp_ad_gain(struct hdsp
*hdsp
)
2293 switch (hdsp
->control_register
& HDSP_ADGainMask
) {
2294 case HDSP_ADGainMinus10dBV
:
2296 case HDSP_ADGainPlus4dBu
:
2298 case HDSP_ADGainLowGain
:
2305 static int hdsp_set_ad_gain(struct hdsp
*hdsp
, int mode
)
2307 hdsp
->control_register
&= ~HDSP_ADGainMask
;
2310 hdsp
->control_register
|= HDSP_ADGainMinus10dBV
;
2313 hdsp
->control_register
|= HDSP_ADGainPlus4dBu
;
2316 hdsp
->control_register
|= HDSP_ADGainLowGain
;
2322 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
2326 static int snd_hdsp_info_ad_gain(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
2328 static char *texts
[] = {"-10 dBV", "+4 dBu", "Lo Gain"};
2330 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_ENUMERATED
;
2332 uinfo
->value
.enumerated
.items
= 3;
2333 if (uinfo
->value
.enumerated
.item
>= uinfo
->value
.enumerated
.items
)
2334 uinfo
->value
.enumerated
.item
= uinfo
->value
.enumerated
.items
- 1;
2335 strcpy(uinfo
->value
.enumerated
.name
, texts
[uinfo
->value
.enumerated
.item
]);
2339 static int snd_hdsp_get_ad_gain(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2341 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2343 ucontrol
->value
.enumerated
.item
[0] = hdsp_ad_gain(hdsp
);
2347 static int snd_hdsp_put_ad_gain(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2349 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2353 if (!snd_hdsp_use_is_exclusive(hdsp
))
2355 val
= ucontrol
->value
.enumerated
.item
[0];
2356 if (val
< 0) val
= 0;
2357 if (val
> 2) val
= 2;
2358 spin_lock_irq(&hdsp
->lock
);
2359 if (val
!= hdsp_ad_gain(hdsp
))
2360 change
= (hdsp_set_ad_gain(hdsp
, val
) == 0) ? 1 : 0;
2363 spin_unlock_irq(&hdsp
->lock
);
2367 #define HDSP_PHONE_GAIN(xname, xindex) \
2368 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2371 .info = snd_hdsp_info_phone_gain, \
2372 .get = snd_hdsp_get_phone_gain, \
2373 .put = snd_hdsp_put_phone_gain \
2376 static int hdsp_phone_gain(struct hdsp
*hdsp
)
2378 switch (hdsp
->control_register
& HDSP_PhoneGainMask
) {
2379 case HDSP_PhoneGain0dB
:
2381 case HDSP_PhoneGainMinus6dB
:
2383 case HDSP_PhoneGainMinus12dB
:
2390 static int hdsp_set_phone_gain(struct hdsp
*hdsp
, int mode
)
2392 hdsp
->control_register
&= ~HDSP_PhoneGainMask
;
2395 hdsp
->control_register
|= HDSP_PhoneGain0dB
;
2398 hdsp
->control_register
|= HDSP_PhoneGainMinus6dB
;
2401 hdsp
->control_register
|= HDSP_PhoneGainMinus12dB
;
2407 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
2411 static int snd_hdsp_info_phone_gain(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
2413 static char *texts
[] = {"0 dB", "-6 dB", "-12 dB"};
2415 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_ENUMERATED
;
2417 uinfo
->value
.enumerated
.items
= 3;
2418 if (uinfo
->value
.enumerated
.item
>= uinfo
->value
.enumerated
.items
)
2419 uinfo
->value
.enumerated
.item
= uinfo
->value
.enumerated
.items
- 1;
2420 strcpy(uinfo
->value
.enumerated
.name
, texts
[uinfo
->value
.enumerated
.item
]);
2424 static int snd_hdsp_get_phone_gain(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2426 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2428 ucontrol
->value
.enumerated
.item
[0] = hdsp_phone_gain(hdsp
);
2432 static int snd_hdsp_put_phone_gain(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2434 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2438 if (!snd_hdsp_use_is_exclusive(hdsp
))
2440 val
= ucontrol
->value
.enumerated
.item
[0];
2441 if (val
< 0) val
= 0;
2442 if (val
> 2) val
= 2;
2443 spin_lock_irq(&hdsp
->lock
);
2444 if (val
!= hdsp_phone_gain(hdsp
))
2445 change
= (hdsp_set_phone_gain(hdsp
, val
) == 0) ? 1 : 0;
2448 spin_unlock_irq(&hdsp
->lock
);
2452 #define HDSP_XLR_BREAKOUT_CABLE(xname, xindex) \
2453 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2456 .info = snd_hdsp_info_xlr_breakout_cable, \
2457 .get = snd_hdsp_get_xlr_breakout_cable, \
2458 .put = snd_hdsp_put_xlr_breakout_cable \
2461 static int hdsp_xlr_breakout_cable(struct hdsp
*hdsp
)
2463 if (hdsp
->control_register
& HDSP_XLRBreakoutCable
)
2468 static int hdsp_set_xlr_breakout_cable(struct hdsp
*hdsp
, int mode
)
2471 hdsp
->control_register
|= HDSP_XLRBreakoutCable
;
2473 hdsp
->control_register
&= ~HDSP_XLRBreakoutCable
;
2474 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
2478 #define snd_hdsp_info_xlr_breakout_cable snd_ctl_boolean_mono_info
2480 static int snd_hdsp_get_xlr_breakout_cable(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2482 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2484 ucontrol
->value
.enumerated
.item
[0] = hdsp_xlr_breakout_cable(hdsp
);
2488 static int snd_hdsp_put_xlr_breakout_cable(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2490 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2494 if (!snd_hdsp_use_is_exclusive(hdsp
))
2496 val
= ucontrol
->value
.integer
.value
[0] & 1;
2497 spin_lock_irq(&hdsp
->lock
);
2498 change
= (int)val
!= hdsp_xlr_breakout_cable(hdsp
);
2499 hdsp_set_xlr_breakout_cable(hdsp
, val
);
2500 spin_unlock_irq(&hdsp
->lock
);
2504 /* (De)activates old RME Analog Extension Board
2505 These are connected to the internal ADAT connector
2506 Switching this on desactivates external ADAT
2508 #define HDSP_AEB(xname, xindex) \
2509 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2512 .info = snd_hdsp_info_aeb, \
2513 .get = snd_hdsp_get_aeb, \
2514 .put = snd_hdsp_put_aeb \
2517 static int hdsp_aeb(struct hdsp
*hdsp
)
2519 if (hdsp
->control_register
& HDSP_AnalogExtensionBoard
)
2524 static int hdsp_set_aeb(struct hdsp
*hdsp
, int mode
)
2527 hdsp
->control_register
|= HDSP_AnalogExtensionBoard
;
2529 hdsp
->control_register
&= ~HDSP_AnalogExtensionBoard
;
2530 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
2534 #define snd_hdsp_info_aeb snd_ctl_boolean_mono_info
2536 static int snd_hdsp_get_aeb(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2538 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2540 ucontrol
->value
.enumerated
.item
[0] = hdsp_aeb(hdsp
);
2544 static int snd_hdsp_put_aeb(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2546 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2550 if (!snd_hdsp_use_is_exclusive(hdsp
))
2552 val
= ucontrol
->value
.integer
.value
[0] & 1;
2553 spin_lock_irq(&hdsp
->lock
);
2554 change
= (int)val
!= hdsp_aeb(hdsp
);
2555 hdsp_set_aeb(hdsp
, val
);
2556 spin_unlock_irq(&hdsp
->lock
);
2560 #define HDSP_PREF_SYNC_REF(xname, xindex) \
2561 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2564 .info = snd_hdsp_info_pref_sync_ref, \
2565 .get = snd_hdsp_get_pref_sync_ref, \
2566 .put = snd_hdsp_put_pref_sync_ref \
2569 static int hdsp_pref_sync_ref(struct hdsp
*hdsp
)
2571 /* Notice that this looks at the requested sync source,
2572 not the one actually in use.
2575 switch (hdsp
->control_register
& HDSP_SyncRefMask
) {
2576 case HDSP_SyncRef_ADAT1
:
2577 return HDSP_SYNC_FROM_ADAT1
;
2578 case HDSP_SyncRef_ADAT2
:
2579 return HDSP_SYNC_FROM_ADAT2
;
2580 case HDSP_SyncRef_ADAT3
:
2581 return HDSP_SYNC_FROM_ADAT3
;
2582 case HDSP_SyncRef_SPDIF
:
2583 return HDSP_SYNC_FROM_SPDIF
;
2584 case HDSP_SyncRef_WORD
:
2585 return HDSP_SYNC_FROM_WORD
;
2586 case HDSP_SyncRef_ADAT_SYNC
:
2587 return HDSP_SYNC_FROM_ADAT_SYNC
;
2589 return HDSP_SYNC_FROM_WORD
;
2594 static int hdsp_set_pref_sync_ref(struct hdsp
*hdsp
, int pref
)
2596 hdsp
->control_register
&= ~HDSP_SyncRefMask
;
2598 case HDSP_SYNC_FROM_ADAT1
:
2599 hdsp
->control_register
&= ~HDSP_SyncRefMask
; /* clear SyncRef bits */
2601 case HDSP_SYNC_FROM_ADAT2
:
2602 hdsp
->control_register
|= HDSP_SyncRef_ADAT2
;
2604 case HDSP_SYNC_FROM_ADAT3
:
2605 hdsp
->control_register
|= HDSP_SyncRef_ADAT3
;
2607 case HDSP_SYNC_FROM_SPDIF
:
2608 hdsp
->control_register
|= HDSP_SyncRef_SPDIF
;
2610 case HDSP_SYNC_FROM_WORD
:
2611 hdsp
->control_register
|= HDSP_SyncRef_WORD
;
2613 case HDSP_SYNC_FROM_ADAT_SYNC
:
2614 hdsp
->control_register
|= HDSP_SyncRef_ADAT_SYNC
;
2619 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
2623 static int snd_hdsp_info_pref_sync_ref(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
2625 static char *texts
[] = {"Word", "IEC958", "ADAT1", "ADAT Sync", "ADAT2", "ADAT3" };
2626 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2628 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_ENUMERATED
;
2631 switch (hdsp
->io_type
) {
2634 uinfo
->value
.enumerated
.items
= 6;
2637 uinfo
->value
.enumerated
.items
= 4;
2640 uinfo
->value
.enumerated
.items
= 3;
2643 uinfo
->value
.enumerated
.items
= 0;
2647 if (uinfo
->value
.enumerated
.item
>= uinfo
->value
.enumerated
.items
)
2648 uinfo
->value
.enumerated
.item
= uinfo
->value
.enumerated
.items
- 1;
2649 strcpy(uinfo
->value
.enumerated
.name
, texts
[uinfo
->value
.enumerated
.item
]);
2653 static int snd_hdsp_get_pref_sync_ref(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2655 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2657 ucontrol
->value
.enumerated
.item
[0] = hdsp_pref_sync_ref(hdsp
);
2661 static int snd_hdsp_put_pref_sync_ref(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2663 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2667 if (!snd_hdsp_use_is_exclusive(hdsp
))
2670 switch (hdsp
->io_type
) {
2685 val
= ucontrol
->value
.enumerated
.item
[0] % max
;
2686 spin_lock_irq(&hdsp
->lock
);
2687 change
= (int)val
!= hdsp_pref_sync_ref(hdsp
);
2688 hdsp_set_pref_sync_ref(hdsp
, val
);
2689 spin_unlock_irq(&hdsp
->lock
);
2693 #define HDSP_AUTOSYNC_REF(xname, xindex) \
2694 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2697 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
2698 .info = snd_hdsp_info_autosync_ref, \
2699 .get = snd_hdsp_get_autosync_ref, \
2702 static int hdsp_autosync_ref(struct hdsp
*hdsp
)
2704 /* This looks at the autosync selected sync reference */
2705 unsigned int status2
= hdsp_read(hdsp
, HDSP_status2Register
);
2707 switch (status2
& HDSP_SelSyncRefMask
) {
2708 case HDSP_SelSyncRef_WORD
:
2709 return HDSP_AUTOSYNC_FROM_WORD
;
2710 case HDSP_SelSyncRef_ADAT_SYNC
:
2711 return HDSP_AUTOSYNC_FROM_ADAT_SYNC
;
2712 case HDSP_SelSyncRef_SPDIF
:
2713 return HDSP_AUTOSYNC_FROM_SPDIF
;
2714 case HDSP_SelSyncRefMask
:
2715 return HDSP_AUTOSYNC_FROM_NONE
;
2716 case HDSP_SelSyncRef_ADAT1
:
2717 return HDSP_AUTOSYNC_FROM_ADAT1
;
2718 case HDSP_SelSyncRef_ADAT2
:
2719 return HDSP_AUTOSYNC_FROM_ADAT2
;
2720 case HDSP_SelSyncRef_ADAT3
:
2721 return HDSP_AUTOSYNC_FROM_ADAT3
;
2723 return HDSP_AUTOSYNC_FROM_WORD
;
2728 static int snd_hdsp_info_autosync_ref(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
2730 static char *texts
[] = {"Word", "ADAT Sync", "IEC958", "None", "ADAT1", "ADAT2", "ADAT3" };
2732 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_ENUMERATED
;
2734 uinfo
->value
.enumerated
.items
= 7;
2735 if (uinfo
->value
.enumerated
.item
>= uinfo
->value
.enumerated
.items
)
2736 uinfo
->value
.enumerated
.item
= uinfo
->value
.enumerated
.items
- 1;
2737 strcpy(uinfo
->value
.enumerated
.name
, texts
[uinfo
->value
.enumerated
.item
]);
2741 static int snd_hdsp_get_autosync_ref(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2743 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2745 ucontrol
->value
.enumerated
.item
[0] = hdsp_autosync_ref(hdsp
);
2749 #define HDSP_LINE_OUT(xname, xindex) \
2750 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2753 .info = snd_hdsp_info_line_out, \
2754 .get = snd_hdsp_get_line_out, \
2755 .put = snd_hdsp_put_line_out \
2758 static int hdsp_line_out(struct hdsp
*hdsp
)
2760 return (hdsp
->control_register
& HDSP_LineOut
) ? 1 : 0;
2763 static int hdsp_set_line_output(struct hdsp
*hdsp
, int out
)
2766 hdsp
->control_register
|= HDSP_LineOut
;
2768 hdsp
->control_register
&= ~HDSP_LineOut
;
2769 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
2773 #define snd_hdsp_info_line_out snd_ctl_boolean_mono_info
2775 static int snd_hdsp_get_line_out(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2777 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2779 spin_lock_irq(&hdsp
->lock
);
2780 ucontrol
->value
.integer
.value
[0] = hdsp_line_out(hdsp
);
2781 spin_unlock_irq(&hdsp
->lock
);
2785 static int snd_hdsp_put_line_out(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2787 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2791 if (!snd_hdsp_use_is_exclusive(hdsp
))
2793 val
= ucontrol
->value
.integer
.value
[0] & 1;
2794 spin_lock_irq(&hdsp
->lock
);
2795 change
= (int)val
!= hdsp_line_out(hdsp
);
2796 hdsp_set_line_output(hdsp
, val
);
2797 spin_unlock_irq(&hdsp
->lock
);
2801 #define HDSP_PRECISE_POINTER(xname, xindex) \
2802 { .iface = SNDRV_CTL_ELEM_IFACE_CARD, \
2805 .info = snd_hdsp_info_precise_pointer, \
2806 .get = snd_hdsp_get_precise_pointer, \
2807 .put = snd_hdsp_put_precise_pointer \
2810 static int hdsp_set_precise_pointer(struct hdsp
*hdsp
, int precise
)
2813 hdsp
->precise_ptr
= 1;
2815 hdsp
->precise_ptr
= 0;
2819 #define snd_hdsp_info_precise_pointer snd_ctl_boolean_mono_info
2821 static int snd_hdsp_get_precise_pointer(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2823 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2825 spin_lock_irq(&hdsp
->lock
);
2826 ucontrol
->value
.integer
.value
[0] = hdsp
->precise_ptr
;
2827 spin_unlock_irq(&hdsp
->lock
);
2831 static int snd_hdsp_put_precise_pointer(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2833 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2837 if (!snd_hdsp_use_is_exclusive(hdsp
))
2839 val
= ucontrol
->value
.integer
.value
[0] & 1;
2840 spin_lock_irq(&hdsp
->lock
);
2841 change
= (int)val
!= hdsp
->precise_ptr
;
2842 hdsp_set_precise_pointer(hdsp
, val
);
2843 spin_unlock_irq(&hdsp
->lock
);
2847 #define HDSP_USE_MIDI_TASKLET(xname, xindex) \
2848 { .iface = SNDRV_CTL_ELEM_IFACE_CARD, \
2851 .info = snd_hdsp_info_use_midi_tasklet, \
2852 .get = snd_hdsp_get_use_midi_tasklet, \
2853 .put = snd_hdsp_put_use_midi_tasklet \
2856 static int hdsp_set_use_midi_tasklet(struct hdsp
*hdsp
, int use_tasklet
)
2859 hdsp
->use_midi_tasklet
= 1;
2861 hdsp
->use_midi_tasklet
= 0;
2865 #define snd_hdsp_info_use_midi_tasklet snd_ctl_boolean_mono_info
2867 static int snd_hdsp_get_use_midi_tasklet(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2869 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2871 spin_lock_irq(&hdsp
->lock
);
2872 ucontrol
->value
.integer
.value
[0] = hdsp
->use_midi_tasklet
;
2873 spin_unlock_irq(&hdsp
->lock
);
2877 static int snd_hdsp_put_use_midi_tasklet(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2879 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2883 if (!snd_hdsp_use_is_exclusive(hdsp
))
2885 val
= ucontrol
->value
.integer
.value
[0] & 1;
2886 spin_lock_irq(&hdsp
->lock
);
2887 change
= (int)val
!= hdsp
->use_midi_tasklet
;
2888 hdsp_set_use_midi_tasklet(hdsp
, val
);
2889 spin_unlock_irq(&hdsp
->lock
);
2893 #define HDSP_MIXER(xname, xindex) \
2894 { .iface = SNDRV_CTL_ELEM_IFACE_HWDEP, \
2898 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | \
2899 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2900 .info = snd_hdsp_info_mixer, \
2901 .get = snd_hdsp_get_mixer, \
2902 .put = snd_hdsp_put_mixer \
2905 static int snd_hdsp_info_mixer(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
2907 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_INTEGER
;
2909 uinfo
->value
.integer
.min
= 0;
2910 uinfo
->value
.integer
.max
= 65536;
2911 uinfo
->value
.integer
.step
= 1;
2915 static int snd_hdsp_get_mixer(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2917 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2922 source
= ucontrol
->value
.integer
.value
[0];
2923 destination
= ucontrol
->value
.integer
.value
[1];
2925 if (source
>= hdsp
->max_channels
)
2926 addr
= hdsp_playback_to_output_key(hdsp
,source
-hdsp
->max_channels
,destination
);
2928 addr
= hdsp_input_to_output_key(hdsp
,source
, destination
);
2930 spin_lock_irq(&hdsp
->lock
);
2931 ucontrol
->value
.integer
.value
[2] = hdsp_read_gain (hdsp
, addr
);
2932 spin_unlock_irq(&hdsp
->lock
);
2936 static int snd_hdsp_put_mixer(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
2938 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
2945 if (!snd_hdsp_use_is_exclusive(hdsp
))
2948 source
= ucontrol
->value
.integer
.value
[0];
2949 destination
= ucontrol
->value
.integer
.value
[1];
2951 if (source
>= hdsp
->max_channels
)
2952 addr
= hdsp_playback_to_output_key(hdsp
,source
-hdsp
->max_channels
, destination
);
2954 addr
= hdsp_input_to_output_key(hdsp
,source
, destination
);
2956 gain
= ucontrol
->value
.integer
.value
[2];
2958 spin_lock_irq(&hdsp
->lock
);
2959 change
= gain
!= hdsp_read_gain(hdsp
, addr
);
2961 hdsp_write_gain(hdsp
, addr
, gain
);
2962 spin_unlock_irq(&hdsp
->lock
);
2966 #define HDSP_WC_SYNC_CHECK(xname, xindex) \
2967 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2970 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2971 .info = snd_hdsp_info_sync_check, \
2972 .get = snd_hdsp_get_wc_sync_check \
2975 static int snd_hdsp_info_sync_check(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
2977 static char *texts
[] = {"No Lock", "Lock", "Sync" };
2978 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_ENUMERATED
;
2980 uinfo
->value
.enumerated
.items
= 3;
2981 if (uinfo
->value
.enumerated
.item
>= uinfo
->value
.enumerated
.items
)
2982 uinfo
->value
.enumerated
.item
= uinfo
->value
.enumerated
.items
- 1;
2983 strcpy(uinfo
->value
.enumerated
.name
, texts
[uinfo
->value
.enumerated
.item
]);
2987 static int hdsp_wc_sync_check(struct hdsp
*hdsp
)
2989 int status2
= hdsp_read(hdsp
, HDSP_status2Register
);
2990 if (status2
& HDSP_wc_lock
) {
2991 if (status2
& HDSP_wc_sync
)
3000 static int snd_hdsp_get_wc_sync_check(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
3002 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
3004 ucontrol
->value
.enumerated
.item
[0] = hdsp_wc_sync_check(hdsp
);
3008 #define HDSP_SPDIF_SYNC_CHECK(xname, xindex) \
3009 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3012 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3013 .info = snd_hdsp_info_sync_check, \
3014 .get = snd_hdsp_get_spdif_sync_check \
3017 static int hdsp_spdif_sync_check(struct hdsp
*hdsp
)
3019 int status
= hdsp_read(hdsp
, HDSP_statusRegister
);
3020 if (status
& HDSP_SPDIFErrorFlag
)
3023 if (status
& HDSP_SPDIFSync
)
3031 static int snd_hdsp_get_spdif_sync_check(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
3033 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
3035 ucontrol
->value
.enumerated
.item
[0] = hdsp_spdif_sync_check(hdsp
);
3039 #define HDSP_ADATSYNC_SYNC_CHECK(xname, xindex) \
3040 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3043 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3044 .info = snd_hdsp_info_sync_check, \
3045 .get = snd_hdsp_get_adatsync_sync_check \
3048 static int hdsp_adatsync_sync_check(struct hdsp
*hdsp
)
3050 int status
= hdsp_read(hdsp
, HDSP_statusRegister
);
3051 if (status
& HDSP_TimecodeLock
) {
3052 if (status
& HDSP_TimecodeSync
)
3060 static int snd_hdsp_get_adatsync_sync_check(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
3062 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
3064 ucontrol
->value
.enumerated
.item
[0] = hdsp_adatsync_sync_check(hdsp
);
3068 #define HDSP_ADAT_SYNC_CHECK \
3069 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3070 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3071 .info = snd_hdsp_info_sync_check, \
3072 .get = snd_hdsp_get_adat_sync_check \
3075 static int hdsp_adat_sync_check(struct hdsp
*hdsp
, int idx
)
3077 int status
= hdsp_read(hdsp
, HDSP_statusRegister
);
3079 if (status
& (HDSP_Lock0
>>idx
)) {
3080 if (status
& (HDSP_Sync0
>>idx
))
3088 static int snd_hdsp_get_adat_sync_check(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
3091 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
3093 offset
= ucontrol
->id
.index
- 1;
3094 snd_BUG_ON(offset
< 0);
3096 switch (hdsp
->io_type
) {
3111 ucontrol
->value
.enumerated
.item
[0] = hdsp_adat_sync_check(hdsp
, offset
);
3115 #define HDSP_DDS_OFFSET(xname, xindex) \
3116 { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3119 .info = snd_hdsp_info_dds_offset, \
3120 .get = snd_hdsp_get_dds_offset, \
3121 .put = snd_hdsp_put_dds_offset \
3124 static int hdsp_dds_offset(struct hdsp
*hdsp
)
3127 unsigned int dds_value
= hdsp
->dds_value
;
3128 int system_sample_rate
= hdsp
->system_sample_rate
;
3135 * dds_value = n / rate
3136 * rate = n / dds_value
3138 n
= div_u64(n
, dds_value
);
3139 if (system_sample_rate
>= 112000)
3141 else if (system_sample_rate
>= 56000)
3143 return ((int)n
) - system_sample_rate
;
3146 static int hdsp_set_dds_offset(struct hdsp
*hdsp
, int offset_hz
)
3148 int rate
= hdsp
->system_sample_rate
+ offset_hz
;
3149 hdsp_set_dds_value(hdsp
, rate
);
3153 static int snd_hdsp_info_dds_offset(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
3155 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_INTEGER
;
3157 uinfo
->value
.integer
.min
= -5000;
3158 uinfo
->value
.integer
.max
= 5000;
3162 static int snd_hdsp_get_dds_offset(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
3164 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
3166 ucontrol
->value
.enumerated
.item
[0] = hdsp_dds_offset(hdsp
);
3170 static int snd_hdsp_put_dds_offset(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
3172 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
3176 if (!snd_hdsp_use_is_exclusive(hdsp
))
3178 val
= ucontrol
->value
.enumerated
.item
[0];
3179 spin_lock_irq(&hdsp
->lock
);
3180 if (val
!= hdsp_dds_offset(hdsp
))
3181 change
= (hdsp_set_dds_offset(hdsp
, val
) == 0) ? 1 : 0;
3184 spin_unlock_irq(&hdsp
->lock
);
3188 static struct snd_kcontrol_new snd_hdsp_9632_controls
[] = {
3189 HDSP_DA_GAIN("DA Gain", 0),
3190 HDSP_AD_GAIN("AD Gain", 0),
3191 HDSP_PHONE_GAIN("Phones Gain", 0),
3192 HDSP_XLR_BREAKOUT_CABLE("XLR Breakout Cable", 0),
3193 HDSP_DDS_OFFSET("DDS Sample Rate Offset", 0)
3196 static struct snd_kcontrol_new snd_hdsp_controls
[] = {
3198 .iface
= SNDRV_CTL_ELEM_IFACE_PCM
,
3199 .name
= SNDRV_CTL_NAME_IEC958("",PLAYBACK
,DEFAULT
),
3200 .info
= snd_hdsp_control_spdif_info
,
3201 .get
= snd_hdsp_control_spdif_get
,
3202 .put
= snd_hdsp_control_spdif_put
,
3205 .access
= SNDRV_CTL_ELEM_ACCESS_READWRITE
| SNDRV_CTL_ELEM_ACCESS_INACTIVE
,
3206 .iface
= SNDRV_CTL_ELEM_IFACE_PCM
,
3207 .name
= SNDRV_CTL_NAME_IEC958("",PLAYBACK
,PCM_STREAM
),
3208 .info
= snd_hdsp_control_spdif_stream_info
,
3209 .get
= snd_hdsp_control_spdif_stream_get
,
3210 .put
= snd_hdsp_control_spdif_stream_put
,
3213 .access
= SNDRV_CTL_ELEM_ACCESS_READ
,
3214 .iface
= SNDRV_CTL_ELEM_IFACE_PCM
,
3215 .name
= SNDRV_CTL_NAME_IEC958("",PLAYBACK
,CON_MASK
),
3216 .info
= snd_hdsp_control_spdif_mask_info
,
3217 .get
= snd_hdsp_control_spdif_mask_get
,
3218 .private_value
= IEC958_AES0_NONAUDIO
|
3219 IEC958_AES0_PROFESSIONAL
|
3220 IEC958_AES0_CON_EMPHASIS
,
3223 .access
= SNDRV_CTL_ELEM_ACCESS_READ
,
3224 .iface
= SNDRV_CTL_ELEM_IFACE_PCM
,
3225 .name
= SNDRV_CTL_NAME_IEC958("",PLAYBACK
,PRO_MASK
),
3226 .info
= snd_hdsp_control_spdif_mask_info
,
3227 .get
= snd_hdsp_control_spdif_mask_get
,
3228 .private_value
= IEC958_AES0_NONAUDIO
|
3229 IEC958_AES0_PROFESSIONAL
|
3230 IEC958_AES0_PRO_EMPHASIS
,
3232 HDSP_MIXER("Mixer", 0),
3233 HDSP_SPDIF_IN("IEC958 Input Connector", 0),
3234 HDSP_SPDIF_OUT("IEC958 Output also on ADAT1", 0),
3235 HDSP_SPDIF_PROFESSIONAL("IEC958 Professional Bit", 0),
3236 HDSP_SPDIF_EMPHASIS("IEC958 Emphasis Bit", 0),
3237 HDSP_SPDIF_NON_AUDIO("IEC958 Non-audio Bit", 0),
3238 /* 'Sample Clock Source' complies with the alsa control naming scheme */
3239 HDSP_CLOCK_SOURCE("Sample Clock Source", 0),
3241 .iface
= SNDRV_CTL_ELEM_IFACE_MIXER
,
3242 .name
= "Sample Clock Source Locking",
3243 .info
= snd_hdsp_info_clock_source_lock
,
3244 .get
= snd_hdsp_get_clock_source_lock
,
3245 .put
= snd_hdsp_put_clock_source_lock
,
3247 HDSP_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
3248 HDSP_PREF_SYNC_REF("Preferred Sync Reference", 0),
3249 HDSP_AUTOSYNC_REF("AutoSync Reference", 0),
3250 HDSP_SPDIF_SAMPLE_RATE("SPDIF Sample Rate", 0),
3251 HDSP_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
3252 /* 'External Rate' complies with the alsa control naming scheme */
3253 HDSP_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
3254 HDSP_WC_SYNC_CHECK("Word Clock Lock Status", 0),
3255 HDSP_SPDIF_SYNC_CHECK("SPDIF Lock Status", 0),
3256 HDSP_ADATSYNC_SYNC_CHECK("ADAT Sync Lock Status", 0),
3257 HDSP_LINE_OUT("Line Out", 0),
3258 HDSP_PRECISE_POINTER("Precise Pointer", 0),
3259 HDSP_USE_MIDI_TASKLET("Use Midi Tasklet", 0),
3263 static int hdsp_rpm_input12(struct hdsp
*hdsp
)
3265 switch (hdsp
->control_register
& HDSP_RPM_Inp12
) {
3266 case HDSP_RPM_Inp12_Phon_6dB
:
3268 case HDSP_RPM_Inp12_Phon_n6dB
:
3270 case HDSP_RPM_Inp12_Line_0dB
:
3272 case HDSP_RPM_Inp12_Line_n6dB
:
3279 static int snd_hdsp_get_rpm_input12(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
3281 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
3283 ucontrol
->value
.enumerated
.item
[0] = hdsp_rpm_input12(hdsp
);
3288 static int hdsp_set_rpm_input12(struct hdsp
*hdsp
, int mode
)
3290 hdsp
->control_register
&= ~HDSP_RPM_Inp12
;
3293 hdsp
->control_register
|= HDSP_RPM_Inp12_Phon_6dB
;
3298 hdsp
->control_register
|= HDSP_RPM_Inp12_Phon_n6dB
;
3301 hdsp
->control_register
|= HDSP_RPM_Inp12_Line_0dB
;
3304 hdsp
->control_register
|= HDSP_RPM_Inp12_Line_n6dB
;
3310 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
3315 static int snd_hdsp_put_rpm_input12(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
3317 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
3321 if (!snd_hdsp_use_is_exclusive(hdsp
))
3323 val
= ucontrol
->value
.enumerated
.item
[0];
3328 spin_lock_irq(&hdsp
->lock
);
3329 if (val
!= hdsp_rpm_input12(hdsp
))
3330 change
= (hdsp_set_rpm_input12(hdsp
, val
) == 0) ? 1 : 0;
3333 spin_unlock_irq(&hdsp
->lock
);
3338 static int snd_hdsp_info_rpm_input(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
3340 static char *texts
[] = {"Phono +6dB", "Phono 0dB", "Phono -6dB", "Line 0dB", "Line -6dB"};
3342 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_ENUMERATED
;
3344 uinfo
->value
.enumerated
.items
= 5;
3345 if (uinfo
->value
.enumerated
.item
>= uinfo
->value
.enumerated
.items
)
3346 uinfo
->value
.enumerated
.item
= uinfo
->value
.enumerated
.items
- 1;
3347 strcpy(uinfo
->value
.enumerated
.name
, texts
[uinfo
->value
.enumerated
.item
]);
3352 static int hdsp_rpm_input34(struct hdsp
*hdsp
)
3354 switch (hdsp
->control_register
& HDSP_RPM_Inp34
) {
3355 case HDSP_RPM_Inp34_Phon_6dB
:
3357 case HDSP_RPM_Inp34_Phon_n6dB
:
3359 case HDSP_RPM_Inp34_Line_0dB
:
3361 case HDSP_RPM_Inp34_Line_n6dB
:
3368 static int snd_hdsp_get_rpm_input34(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
3370 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
3372 ucontrol
->value
.enumerated
.item
[0] = hdsp_rpm_input34(hdsp
);
3377 static int hdsp_set_rpm_input34(struct hdsp
*hdsp
, int mode
)
3379 hdsp
->control_register
&= ~HDSP_RPM_Inp34
;
3382 hdsp
->control_register
|= HDSP_RPM_Inp34_Phon_6dB
;
3387 hdsp
->control_register
|= HDSP_RPM_Inp34_Phon_n6dB
;
3390 hdsp
->control_register
|= HDSP_RPM_Inp34_Line_0dB
;
3393 hdsp
->control_register
|= HDSP_RPM_Inp34_Line_n6dB
;
3399 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
3404 static int snd_hdsp_put_rpm_input34(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
3406 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
3410 if (!snd_hdsp_use_is_exclusive(hdsp
))
3412 val
= ucontrol
->value
.enumerated
.item
[0];
3417 spin_lock_irq(&hdsp
->lock
);
3418 if (val
!= hdsp_rpm_input34(hdsp
))
3419 change
= (hdsp_set_rpm_input34(hdsp
, val
) == 0) ? 1 : 0;
3422 spin_unlock_irq(&hdsp
->lock
);
3427 /* RPM Bypass switch */
3428 static int hdsp_rpm_bypass(struct hdsp
*hdsp
)
3430 return (hdsp
->control_register
& HDSP_RPM_Bypass
) ? 1 : 0;
3434 static int snd_hdsp_get_rpm_bypass(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
3436 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
3438 ucontrol
->value
.integer
.value
[0] = hdsp_rpm_bypass(hdsp
);
3443 static int hdsp_set_rpm_bypass(struct hdsp
*hdsp
, int on
)
3446 hdsp
->control_register
|= HDSP_RPM_Bypass
;
3448 hdsp
->control_register
&= ~HDSP_RPM_Bypass
;
3449 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
3454 static int snd_hdsp_put_rpm_bypass(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
3456 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
3460 if (!snd_hdsp_use_is_exclusive(hdsp
))
3462 val
= ucontrol
->value
.integer
.value
[0] & 1;
3463 spin_lock_irq(&hdsp
->lock
);
3464 change
= (int)val
!= hdsp_rpm_bypass(hdsp
);
3465 hdsp_set_rpm_bypass(hdsp
, val
);
3466 spin_unlock_irq(&hdsp
->lock
);
3471 static int snd_hdsp_info_rpm_bypass(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
3473 static char *texts
[] = {"On", "Off"};
3475 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_ENUMERATED
;
3477 uinfo
->value
.enumerated
.items
= 2;
3478 if (uinfo
->value
.enumerated
.item
>= uinfo
->value
.enumerated
.items
)
3479 uinfo
->value
.enumerated
.item
= uinfo
->value
.enumerated
.items
- 1;
3480 strcpy(uinfo
->value
.enumerated
.name
, texts
[uinfo
->value
.enumerated
.item
]);
3485 /* RPM Disconnect switch */
3486 static int hdsp_rpm_disconnect(struct hdsp
*hdsp
)
3488 return (hdsp
->control_register
& HDSP_RPM_Disconnect
) ? 1 : 0;
3492 static int snd_hdsp_get_rpm_disconnect(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
3494 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
3496 ucontrol
->value
.integer
.value
[0] = hdsp_rpm_disconnect(hdsp
);
3501 static int hdsp_set_rpm_disconnect(struct hdsp
*hdsp
, int on
)
3504 hdsp
->control_register
|= HDSP_RPM_Disconnect
;
3506 hdsp
->control_register
&= ~HDSP_RPM_Disconnect
;
3507 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
3512 static int snd_hdsp_put_rpm_disconnect(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_value
*ucontrol
)
3514 struct hdsp
*hdsp
= snd_kcontrol_chip(kcontrol
);
3518 if (!snd_hdsp_use_is_exclusive(hdsp
))
3520 val
= ucontrol
->value
.integer
.value
[0] & 1;
3521 spin_lock_irq(&hdsp
->lock
);
3522 change
= (int)val
!= hdsp_rpm_disconnect(hdsp
);
3523 hdsp_set_rpm_disconnect(hdsp
, val
);
3524 spin_unlock_irq(&hdsp
->lock
);
3528 static int snd_hdsp_info_rpm_disconnect(struct snd_kcontrol
*kcontrol
, struct snd_ctl_elem_info
*uinfo
)
3530 static char *texts
[] = {"On", "Off"};
3532 uinfo
->type
= SNDRV_CTL_ELEM_TYPE_ENUMERATED
;
3534 uinfo
->value
.enumerated
.items
= 2;
3535 if (uinfo
->value
.enumerated
.item
>= uinfo
->value
.enumerated
.items
)
3536 uinfo
->value
.enumerated
.item
= uinfo
->value
.enumerated
.items
- 1;
3537 strcpy(uinfo
->value
.enumerated
.name
, texts
[uinfo
->value
.enumerated
.item
]);
3541 static struct snd_kcontrol_new snd_hdsp_rpm_controls
[] = {
3543 .iface
= SNDRV_CTL_ELEM_IFACE_MIXER
,
3544 .name
= "RPM Bypass",
3545 .get
= snd_hdsp_get_rpm_bypass
,
3546 .put
= snd_hdsp_put_rpm_bypass
,
3547 .info
= snd_hdsp_info_rpm_bypass
3550 .iface
= SNDRV_CTL_ELEM_IFACE_MIXER
,
3551 .name
= "RPM Disconnect",
3552 .get
= snd_hdsp_get_rpm_disconnect
,
3553 .put
= snd_hdsp_put_rpm_disconnect
,
3554 .info
= snd_hdsp_info_rpm_disconnect
3557 .iface
= SNDRV_CTL_ELEM_IFACE_MIXER
,
3558 .name
= "Input 1/2",
3559 .get
= snd_hdsp_get_rpm_input12
,
3560 .put
= snd_hdsp_put_rpm_input12
,
3561 .info
= snd_hdsp_info_rpm_input
3564 .iface
= SNDRV_CTL_ELEM_IFACE_MIXER
,
3565 .name
= "Input 3/4",
3566 .get
= snd_hdsp_get_rpm_input34
,
3567 .put
= snd_hdsp_put_rpm_input34
,
3568 .info
= snd_hdsp_info_rpm_input
3570 HDSP_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
3571 HDSP_MIXER("Mixer", 0)
3574 static struct snd_kcontrol_new snd_hdsp_96xx_aeb
= HDSP_AEB("Analog Extension Board", 0);
3575 static struct snd_kcontrol_new snd_hdsp_adat_sync_check
= HDSP_ADAT_SYNC_CHECK
;
3577 static int snd_hdsp_create_controls(struct snd_card
*card
, struct hdsp
*hdsp
)
3581 struct snd_kcontrol
*kctl
;
3583 if (hdsp
->io_type
== RPM
) {
3584 /* RPM Bypass, Disconnect and Input switches */
3585 for (idx
= 0; idx
< ARRAY_SIZE(snd_hdsp_rpm_controls
); idx
++) {
3586 err
= snd_ctl_add(card
, kctl
= snd_ctl_new1(&snd_hdsp_rpm_controls
[idx
], hdsp
));
3593 for (idx
= 0; idx
< ARRAY_SIZE(snd_hdsp_controls
); idx
++) {
3594 if ((err
= snd_ctl_add(card
, kctl
= snd_ctl_new1(&snd_hdsp_controls
[idx
], hdsp
))) < 0)
3596 if (idx
== 1) /* IEC958 (S/PDIF) Stream */
3597 hdsp
->spdif_ctl
= kctl
;
3600 /* ADAT SyncCheck status */
3601 snd_hdsp_adat_sync_check
.name
= "ADAT Lock Status";
3602 snd_hdsp_adat_sync_check
.index
= 1;
3603 if ((err
= snd_ctl_add (card
, kctl
= snd_ctl_new1(&snd_hdsp_adat_sync_check
, hdsp
))))
3605 if (hdsp
->io_type
== Digiface
|| hdsp
->io_type
== H9652
) {
3606 for (idx
= 1; idx
< 3; ++idx
) {
3607 snd_hdsp_adat_sync_check
.index
= idx
+1;
3608 if ((err
= snd_ctl_add (card
, kctl
= snd_ctl_new1(&snd_hdsp_adat_sync_check
, hdsp
))))
3613 /* DA, AD and Phone gain and XLR breakout cable controls for H9632 cards */
3614 if (hdsp
->io_type
== H9632
) {
3615 for (idx
= 0; idx
< ARRAY_SIZE(snd_hdsp_9632_controls
); idx
++) {
3616 if ((err
= snd_ctl_add(card
, kctl
= snd_ctl_new1(&snd_hdsp_9632_controls
[idx
], hdsp
))) < 0)
3621 /* AEB control for H96xx card */
3622 if (hdsp
->io_type
== H9632
|| hdsp
->io_type
== H9652
) {
3623 if ((err
= snd_ctl_add(card
, kctl
= snd_ctl_new1(&snd_hdsp_96xx_aeb
, hdsp
))) < 0)
3630 /*------------------------------------------------------------
3632 ------------------------------------------------------------*/
3635 snd_hdsp_proc_read(struct snd_info_entry
*entry
, struct snd_info_buffer
*buffer
)
3637 struct hdsp
*hdsp
= entry
->private_data
;
3638 unsigned int status
;
3639 unsigned int status2
;
3640 char *pref_sync_ref
;
3642 char *system_clock_mode
;
3646 status
= hdsp_read(hdsp
, HDSP_statusRegister
);
3647 status2
= hdsp_read(hdsp
, HDSP_status2Register
);
3649 snd_iprintf(buffer
, "%s (Card #%d)\n", hdsp
->card_name
,
3650 hdsp
->card
->number
+ 1);
3651 snd_iprintf(buffer
, "Buffers: capture %p playback %p\n",
3652 hdsp
->capture_buffer
, hdsp
->playback_buffer
);
3653 snd_iprintf(buffer
, "IRQ: %d Registers bus: 0x%lx VM: 0x%lx\n",
3654 hdsp
->irq
, hdsp
->port
, (unsigned long)hdsp
->iobase
);
3655 snd_iprintf(buffer
, "Control register: 0x%x\n", hdsp
->control_register
);
3656 snd_iprintf(buffer
, "Control2 register: 0x%x\n",
3657 hdsp
->control2_register
);
3658 snd_iprintf(buffer
, "Status register: 0x%x\n", status
);
3659 snd_iprintf(buffer
, "Status2 register: 0x%x\n", status2
);
3661 if (hdsp_check_for_iobox(hdsp
)) {
3662 snd_iprintf(buffer
, "No I/O box connected.\n"
3663 "Please connect one and upload firmware.\n");
3667 if (hdsp_check_for_firmware(hdsp
, 0)) {
3668 if (hdsp
->state
& HDSP_FirmwareCached
) {
3669 if (snd_hdsp_load_firmware_from_cache(hdsp
) != 0) {
3670 snd_iprintf(buffer
, "Firmware loading from "
3672 "please upload manually.\n");
3677 #ifdef HDSP_FW_LOADER
3678 err
= hdsp_request_fw_loader(hdsp
);
3682 "No firmware loaded nor cached, "
3683 "please upload firmware.\n");
3689 snd_iprintf(buffer
, "FIFO status: %d\n", hdsp_read(hdsp
, HDSP_fifoStatus
) & 0xff);
3690 snd_iprintf(buffer
, "MIDI1 Output status: 0x%x\n", hdsp_read(hdsp
, HDSP_midiStatusOut0
));
3691 snd_iprintf(buffer
, "MIDI1 Input status: 0x%x\n", hdsp_read(hdsp
, HDSP_midiStatusIn0
));
3692 snd_iprintf(buffer
, "MIDI2 Output status: 0x%x\n", hdsp_read(hdsp
, HDSP_midiStatusOut1
));
3693 snd_iprintf(buffer
, "MIDI2 Input status: 0x%x\n", hdsp_read(hdsp
, HDSP_midiStatusIn1
));
3694 snd_iprintf(buffer
, "Use Midi Tasklet: %s\n", hdsp
->use_midi_tasklet
? "on" : "off");
3696 snd_iprintf(buffer
, "\n");
3698 x
= 1 << (6 + hdsp_decode_latency(hdsp
->control_register
& HDSP_LatencyMask
));
3700 snd_iprintf(buffer
, "Buffer Size (Latency): %d samples (2 periods of %lu bytes)\n", x
, (unsigned long) hdsp
->period_bytes
);
3701 snd_iprintf(buffer
, "Hardware pointer (frames): %ld\n", hdsp_hw_pointer(hdsp
));
3702 snd_iprintf(buffer
, "Precise pointer: %s\n", hdsp
->precise_ptr
? "on" : "off");
3703 snd_iprintf(buffer
, "Line out: %s\n", (hdsp
->control_register
& HDSP_LineOut
) ? "on" : "off");
3705 snd_iprintf(buffer
, "Firmware version: %d\n", (status2
&HDSP_version0
)|(status2
&HDSP_version1
)<<1|(status2
&HDSP_version2
)<<2);
3707 snd_iprintf(buffer
, "\n");
3709 switch (hdsp_clock_source(hdsp
)) {
3710 case HDSP_CLOCK_SOURCE_AUTOSYNC
:
3711 clock_source
= "AutoSync";
3713 case HDSP_CLOCK_SOURCE_INTERNAL_32KHZ
:
3714 clock_source
= "Internal 32 kHz";
3716 case HDSP_CLOCK_SOURCE_INTERNAL_44_1KHZ
:
3717 clock_source
= "Internal 44.1 kHz";
3719 case HDSP_CLOCK_SOURCE_INTERNAL_48KHZ
:
3720 clock_source
= "Internal 48 kHz";
3722 case HDSP_CLOCK_SOURCE_INTERNAL_64KHZ
:
3723 clock_source
= "Internal 64 kHz";
3725 case HDSP_CLOCK_SOURCE_INTERNAL_88_2KHZ
:
3726 clock_source
= "Internal 88.2 kHz";
3728 case HDSP_CLOCK_SOURCE_INTERNAL_96KHZ
:
3729 clock_source
= "Internal 96 kHz";
3731 case HDSP_CLOCK_SOURCE_INTERNAL_128KHZ
:
3732 clock_source
= "Internal 128 kHz";
3734 case HDSP_CLOCK_SOURCE_INTERNAL_176_4KHZ
:
3735 clock_source
= "Internal 176.4 kHz";
3737 case HDSP_CLOCK_SOURCE_INTERNAL_192KHZ
:
3738 clock_source
= "Internal 192 kHz";
3741 clock_source
= "Error";
3743 snd_iprintf (buffer
, "Sample Clock Source: %s\n", clock_source
);
3745 if (hdsp_system_clock_mode(hdsp
))
3746 system_clock_mode
= "Slave";
3748 system_clock_mode
= "Master";
3750 switch (hdsp_pref_sync_ref (hdsp
)) {
3751 case HDSP_SYNC_FROM_WORD
:
3752 pref_sync_ref
= "Word Clock";
3754 case HDSP_SYNC_FROM_ADAT_SYNC
:
3755 pref_sync_ref
= "ADAT Sync";
3757 case HDSP_SYNC_FROM_SPDIF
:
3758 pref_sync_ref
= "SPDIF";
3760 case HDSP_SYNC_FROM_ADAT1
:
3761 pref_sync_ref
= "ADAT1";
3763 case HDSP_SYNC_FROM_ADAT2
:
3764 pref_sync_ref
= "ADAT2";
3766 case HDSP_SYNC_FROM_ADAT3
:
3767 pref_sync_ref
= "ADAT3";
3770 pref_sync_ref
= "Word Clock";
3773 snd_iprintf (buffer
, "Preferred Sync Reference: %s\n", pref_sync_ref
);
3775 switch (hdsp_autosync_ref (hdsp
)) {
3776 case HDSP_AUTOSYNC_FROM_WORD
:
3777 autosync_ref
= "Word Clock";
3779 case HDSP_AUTOSYNC_FROM_ADAT_SYNC
:
3780 autosync_ref
= "ADAT Sync";
3782 case HDSP_AUTOSYNC_FROM_SPDIF
:
3783 autosync_ref
= "SPDIF";
3785 case HDSP_AUTOSYNC_FROM_NONE
:
3786 autosync_ref
= "None";
3788 case HDSP_AUTOSYNC_FROM_ADAT1
:
3789 autosync_ref
= "ADAT1";
3791 case HDSP_AUTOSYNC_FROM_ADAT2
:
3792 autosync_ref
= "ADAT2";
3794 case HDSP_AUTOSYNC_FROM_ADAT3
:
3795 autosync_ref
= "ADAT3";
3798 autosync_ref
= "---";
3801 snd_iprintf (buffer
, "AutoSync Reference: %s\n", autosync_ref
);
3803 snd_iprintf (buffer
, "AutoSync Frequency: %d\n", hdsp_external_sample_rate(hdsp
));
3805 snd_iprintf (buffer
, "System Clock Mode: %s\n", system_clock_mode
);
3807 snd_iprintf (buffer
, "System Clock Frequency: %d\n", hdsp
->system_sample_rate
);
3808 snd_iprintf (buffer
, "System Clock Locked: %s\n", hdsp
->clock_source_locked
? "Yes" : "No");
3810 snd_iprintf(buffer
, "\n");
3812 if (hdsp
->io_type
!= RPM
) {
3813 switch (hdsp_spdif_in(hdsp
)) {
3814 case HDSP_SPDIFIN_OPTICAL
:
3815 snd_iprintf(buffer
, "IEC958 input: Optical\n");
3817 case HDSP_SPDIFIN_COAXIAL
:
3818 snd_iprintf(buffer
, "IEC958 input: Coaxial\n");
3820 case HDSP_SPDIFIN_INTERNAL
:
3821 snd_iprintf(buffer
, "IEC958 input: Internal\n");
3823 case HDSP_SPDIFIN_AES
:
3824 snd_iprintf(buffer
, "IEC958 input: AES\n");
3827 snd_iprintf(buffer
, "IEC958 input: ???\n");
3832 if (RPM
== hdsp
->io_type
) {
3833 if (hdsp
->control_register
& HDSP_RPM_Bypass
)
3834 snd_iprintf(buffer
, "RPM Bypass: disabled\n");
3836 snd_iprintf(buffer
, "RPM Bypass: enabled\n");
3837 if (hdsp
->control_register
& HDSP_RPM_Disconnect
)
3838 snd_iprintf(buffer
, "RPM disconnected\n");
3840 snd_iprintf(buffer
, "RPM connected\n");
3842 switch (hdsp
->control_register
& HDSP_RPM_Inp12
) {
3843 case HDSP_RPM_Inp12_Phon_6dB
:
3844 snd_iprintf(buffer
, "Input 1/2: Phono, 6dB\n");
3846 case HDSP_RPM_Inp12_Phon_0dB
:
3847 snd_iprintf(buffer
, "Input 1/2: Phono, 0dB\n");
3849 case HDSP_RPM_Inp12_Phon_n6dB
:
3850 snd_iprintf(buffer
, "Input 1/2: Phono, -6dB\n");
3852 case HDSP_RPM_Inp12_Line_0dB
:
3853 snd_iprintf(buffer
, "Input 1/2: Line, 0dB\n");
3855 case HDSP_RPM_Inp12_Line_n6dB
:
3856 snd_iprintf(buffer
, "Input 1/2: Line, -6dB\n");
3859 snd_iprintf(buffer
, "Input 1/2: ???\n");
3862 switch (hdsp
->control_register
& HDSP_RPM_Inp34
) {
3863 case HDSP_RPM_Inp34_Phon_6dB
:
3864 snd_iprintf(buffer
, "Input 3/4: Phono, 6dB\n");
3866 case HDSP_RPM_Inp34_Phon_0dB
:
3867 snd_iprintf(buffer
, "Input 3/4: Phono, 0dB\n");
3869 case HDSP_RPM_Inp34_Phon_n6dB
:
3870 snd_iprintf(buffer
, "Input 3/4: Phono, -6dB\n");
3872 case HDSP_RPM_Inp34_Line_0dB
:
3873 snd_iprintf(buffer
, "Input 3/4: Line, 0dB\n");
3875 case HDSP_RPM_Inp34_Line_n6dB
:
3876 snd_iprintf(buffer
, "Input 3/4: Line, -6dB\n");
3879 snd_iprintf(buffer
, "Input 3/4: ???\n");
3883 if (hdsp
->control_register
& HDSP_SPDIFOpticalOut
)
3884 snd_iprintf(buffer
, "IEC958 output: Coaxial & ADAT1\n");
3886 snd_iprintf(buffer
, "IEC958 output: Coaxial only\n");
3888 if (hdsp
->control_register
& HDSP_SPDIFProfessional
)
3889 snd_iprintf(buffer
, "IEC958 quality: Professional\n");
3891 snd_iprintf(buffer
, "IEC958 quality: Consumer\n");
3893 if (hdsp
->control_register
& HDSP_SPDIFEmphasis
)
3894 snd_iprintf(buffer
, "IEC958 emphasis: on\n");
3896 snd_iprintf(buffer
, "IEC958 emphasis: off\n");
3898 if (hdsp
->control_register
& HDSP_SPDIFNonAudio
)
3899 snd_iprintf(buffer
, "IEC958 NonAudio: on\n");
3901 snd_iprintf(buffer
, "IEC958 NonAudio: off\n");
3902 x
= hdsp_spdif_sample_rate(hdsp
);
3904 snd_iprintf(buffer
, "IEC958 sample rate: %d\n", x
);
3906 snd_iprintf(buffer
, "IEC958 sample rate: Error flag set\n");
3908 snd_iprintf(buffer
, "\n");
3911 x
= status
& HDSP_Sync0
;
3912 if (status
& HDSP_Lock0
)
3913 snd_iprintf(buffer
, "ADAT1: %s\n", x
? "Sync" : "Lock");
3915 snd_iprintf(buffer
, "ADAT1: No Lock\n");
3917 switch (hdsp
->io_type
) {
3920 x
= status
& HDSP_Sync1
;
3921 if (status
& HDSP_Lock1
)
3922 snd_iprintf(buffer
, "ADAT2: %s\n", x
? "Sync" : "Lock");
3924 snd_iprintf(buffer
, "ADAT2: No Lock\n");
3925 x
= status
& HDSP_Sync2
;
3926 if (status
& HDSP_Lock2
)
3927 snd_iprintf(buffer
, "ADAT3: %s\n", x
? "Sync" : "Lock");
3929 snd_iprintf(buffer
, "ADAT3: No Lock\n");
3936 x
= status
& HDSP_SPDIFSync
;
3937 if (status
& HDSP_SPDIFErrorFlag
)
3938 snd_iprintf (buffer
, "SPDIF: No Lock\n");
3940 snd_iprintf (buffer
, "SPDIF: %s\n", x
? "Sync" : "Lock");
3942 x
= status2
& HDSP_wc_sync
;
3943 if (status2
& HDSP_wc_lock
)
3944 snd_iprintf (buffer
, "Word Clock: %s\n", x
? "Sync" : "Lock");
3946 snd_iprintf (buffer
, "Word Clock: No Lock\n");
3948 x
= status
& HDSP_TimecodeSync
;
3949 if (status
& HDSP_TimecodeLock
)
3950 snd_iprintf(buffer
, "ADAT Sync: %s\n", x
? "Sync" : "Lock");
3952 snd_iprintf(buffer
, "ADAT Sync: No Lock\n");
3954 snd_iprintf(buffer
, "\n");
3956 /* Informations about H9632 specific controls */
3957 if (hdsp
->io_type
== H9632
) {
3960 switch (hdsp_ad_gain(hdsp
)) {
3971 snd_iprintf(buffer
, "AD Gain : %s\n", tmp
);
3973 switch (hdsp_da_gain(hdsp
)) {
3984 snd_iprintf(buffer
, "DA Gain : %s\n", tmp
);
3986 switch (hdsp_phone_gain(hdsp
)) {
3997 snd_iprintf(buffer
, "Phones Gain : %s\n", tmp
);
3999 snd_iprintf(buffer
, "XLR Breakout Cable : %s\n", hdsp_xlr_breakout_cable(hdsp
) ? "yes" : "no");
4001 if (hdsp
->control_register
& HDSP_AnalogExtensionBoard
)
4002 snd_iprintf(buffer
, "AEB : on (ADAT1 internal)\n");
4004 snd_iprintf(buffer
, "AEB : off (ADAT1 external)\n");
4005 snd_iprintf(buffer
, "\n");
4010 static void snd_hdsp_proc_init(struct hdsp
*hdsp
)
4012 struct snd_info_entry
*entry
;
4014 if (! snd_card_proc_new(hdsp
->card
, "hdsp", &entry
))
4015 snd_info_set_text_ops(entry
, hdsp
, snd_hdsp_proc_read
);
4018 static void snd_hdsp_free_buffers(struct hdsp
*hdsp
)
4020 snd_hammerfall_free_buffer(&hdsp
->capture_dma_buf
, hdsp
->pci
);
4021 snd_hammerfall_free_buffer(&hdsp
->playback_dma_buf
, hdsp
->pci
);
4024 static int __devinit
snd_hdsp_initialize_memory(struct hdsp
*hdsp
)
4026 unsigned long pb_bus
, cb_bus
;
4028 if (snd_hammerfall_get_buffer(hdsp
->pci
, &hdsp
->capture_dma_buf
, HDSP_DMA_AREA_BYTES
) < 0 ||
4029 snd_hammerfall_get_buffer(hdsp
->pci
, &hdsp
->playback_dma_buf
, HDSP_DMA_AREA_BYTES
) < 0) {
4030 if (hdsp
->capture_dma_buf
.area
)
4031 snd_dma_free_pages(&hdsp
->capture_dma_buf
);
4032 printk(KERN_ERR
"%s: no buffers available\n", hdsp
->card_name
);
4036 /* Align to bus-space 64K boundary */
4038 cb_bus
= ALIGN(hdsp
->capture_dma_buf
.addr
, 0x10000ul
);
4039 pb_bus
= ALIGN(hdsp
->playback_dma_buf
.addr
, 0x10000ul
);
4041 /* Tell the card where it is */
4043 hdsp_write(hdsp
, HDSP_inputBufferAddress
, cb_bus
);
4044 hdsp_write(hdsp
, HDSP_outputBufferAddress
, pb_bus
);
4046 hdsp
->capture_buffer
= hdsp
->capture_dma_buf
.area
+ (cb_bus
- hdsp
->capture_dma_buf
.addr
);
4047 hdsp
->playback_buffer
= hdsp
->playback_dma_buf
.area
+ (pb_bus
- hdsp
->playback_dma_buf
.addr
);
4052 static int snd_hdsp_set_defaults(struct hdsp
*hdsp
)
4056 /* ASSUMPTION: hdsp->lock is either held, or
4057 there is no need to hold it (e.g. during module
4063 SPDIF Input via Coax
4065 maximum latency (7 => 2^7 = 8192 samples, 64Kbyte buffer,
4066 which implies 2 4096 sample, 32Kbyte periods).
4070 hdsp
->control_register
= HDSP_ClockModeMaster
|
4071 HDSP_SPDIFInputCoaxial
|
4072 hdsp_encode_latency(7) |
4076 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
4078 #ifdef SNDRV_BIG_ENDIAN
4079 hdsp
->control2_register
= HDSP_BIGENDIAN_MODE
;
4081 hdsp
->control2_register
= 0;
4083 if (hdsp
->io_type
== H9652
)
4084 snd_hdsp_9652_enable_mixer (hdsp
);
4086 hdsp_write (hdsp
, HDSP_control2Reg
, hdsp
->control2_register
);
4088 hdsp_reset_hw_pointer(hdsp
);
4089 hdsp_compute_period_size(hdsp
);
4091 /* silence everything */
4093 for (i
= 0; i
< HDSP_MATRIX_MIXER_SIZE
; ++i
)
4094 hdsp
->mixer_matrix
[i
] = MINUS_INFINITY_GAIN
;
4096 for (i
= 0; i
< ((hdsp
->io_type
== H9652
|| hdsp
->io_type
== H9632
) ? 1352 : HDSP_MATRIX_MIXER_SIZE
); ++i
) {
4097 if (hdsp_write_gain (hdsp
, i
, MINUS_INFINITY_GAIN
))
4101 /* H9632 specific defaults */
4102 if (hdsp
->io_type
== H9632
) {
4103 hdsp
->control_register
|= (HDSP_DAGainPlus4dBu
| HDSP_ADGainPlus4dBu
| HDSP_PhoneGain0dB
);
4104 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
4107 /* set a default rate so that the channel map is set up.
4110 hdsp_set_rate(hdsp
, 48000, 1);
4115 static void hdsp_midi_tasklet(unsigned long arg
)
4117 struct hdsp
*hdsp
= (struct hdsp
*)arg
;
4119 if (hdsp
->midi
[0].pending
)
4120 snd_hdsp_midi_input_read (&hdsp
->midi
[0]);
4121 if (hdsp
->midi
[1].pending
)
4122 snd_hdsp_midi_input_read (&hdsp
->midi
[1]);
4125 static irqreturn_t
snd_hdsp_interrupt(int irq
, void *dev_id
)
4127 struct hdsp
*hdsp
= (struct hdsp
*) dev_id
;
4128 unsigned int status
;
4132 unsigned int midi0status
;
4133 unsigned int midi1status
;
4136 status
= hdsp_read(hdsp
, HDSP_statusRegister
);
4138 audio
= status
& HDSP_audioIRQPending
;
4139 midi0
= status
& HDSP_midi0IRQPending
;
4140 midi1
= status
& HDSP_midi1IRQPending
;
4142 if (!audio
&& !midi0
&& !midi1
)
4145 hdsp_write(hdsp
, HDSP_interruptConfirmation
, 0);
4147 midi0status
= hdsp_read (hdsp
, HDSP_midiStatusIn0
) & 0xff;
4148 midi1status
= hdsp_read (hdsp
, HDSP_midiStatusIn1
) & 0xff;
4150 if (!(hdsp
->state
& HDSP_InitializationComplete
))
4154 if (hdsp
->capture_substream
)
4155 snd_pcm_period_elapsed(hdsp
->pcm
->streams
[SNDRV_PCM_STREAM_CAPTURE
].substream
);
4157 if (hdsp
->playback_substream
)
4158 snd_pcm_period_elapsed(hdsp
->pcm
->streams
[SNDRV_PCM_STREAM_PLAYBACK
].substream
);
4161 if (midi0
&& midi0status
) {
4162 if (hdsp
->use_midi_tasklet
) {
4163 /* we disable interrupts for this input until processing is done */
4164 hdsp
->control_register
&= ~HDSP_Midi0InterruptEnable
;
4165 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
4166 hdsp
->midi
[0].pending
= 1;
4169 snd_hdsp_midi_input_read (&hdsp
->midi
[0]);
4172 if (hdsp
->io_type
!= Multiface
&& hdsp
->io_type
!= RPM
&& hdsp
->io_type
!= H9632
&& midi1
&& midi1status
) {
4173 if (hdsp
->use_midi_tasklet
) {
4174 /* we disable interrupts for this input until processing is done */
4175 hdsp
->control_register
&= ~HDSP_Midi1InterruptEnable
;
4176 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
4177 hdsp
->midi
[1].pending
= 1;
4180 snd_hdsp_midi_input_read (&hdsp
->midi
[1]);
4183 if (hdsp
->use_midi_tasklet
&& schedule
)
4184 tasklet_schedule(&hdsp
->midi_tasklet
);
4188 static snd_pcm_uframes_t
snd_hdsp_hw_pointer(struct snd_pcm_substream
*substream
)
4190 struct hdsp
*hdsp
= snd_pcm_substream_chip(substream
);
4191 return hdsp_hw_pointer(hdsp
);
4194 static char *hdsp_channel_buffer_location(struct hdsp
*hdsp
,
4201 if (snd_BUG_ON(channel
< 0 || channel
>= hdsp
->max_channels
))
4204 if ((mapped_channel
= hdsp
->channel_map
[channel
]) < 0)
4207 if (stream
== SNDRV_PCM_STREAM_CAPTURE
)
4208 return hdsp
->capture_buffer
+ (mapped_channel
* HDSP_CHANNEL_BUFFER_BYTES
);
4210 return hdsp
->playback_buffer
+ (mapped_channel
* HDSP_CHANNEL_BUFFER_BYTES
);
4213 static int snd_hdsp_playback_copy(struct snd_pcm_substream
*substream
, int channel
,
4214 snd_pcm_uframes_t pos
, void __user
*src
, snd_pcm_uframes_t count
)
4216 struct hdsp
*hdsp
= snd_pcm_substream_chip(substream
);
4219 if (snd_BUG_ON(pos
+ count
> HDSP_CHANNEL_BUFFER_BYTES
/ 4))
4222 channel_buf
= hdsp_channel_buffer_location (hdsp
, substream
->pstr
->stream
, channel
);
4223 if (snd_BUG_ON(!channel_buf
))
4225 if (copy_from_user(channel_buf
+ pos
* 4, src
, count
* 4))
4230 static int snd_hdsp_capture_copy(struct snd_pcm_substream
*substream
, int channel
,
4231 snd_pcm_uframes_t pos
, void __user
*dst
, snd_pcm_uframes_t count
)
4233 struct hdsp
*hdsp
= snd_pcm_substream_chip(substream
);
4236 if (snd_BUG_ON(pos
+ count
> HDSP_CHANNEL_BUFFER_BYTES
/ 4))
4239 channel_buf
= hdsp_channel_buffer_location (hdsp
, substream
->pstr
->stream
, channel
);
4240 if (snd_BUG_ON(!channel_buf
))
4242 if (copy_to_user(dst
, channel_buf
+ pos
* 4, count
* 4))
4247 static int snd_hdsp_hw_silence(struct snd_pcm_substream
*substream
, int channel
,
4248 snd_pcm_uframes_t pos
, snd_pcm_uframes_t count
)
4250 struct hdsp
*hdsp
= snd_pcm_substream_chip(substream
);
4253 channel_buf
= hdsp_channel_buffer_location (hdsp
, substream
->pstr
->stream
, channel
);
4254 if (snd_BUG_ON(!channel_buf
))
4256 memset(channel_buf
+ pos
* 4, 0, count
* 4);
4260 static int snd_hdsp_reset(struct snd_pcm_substream
*substream
)
4262 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
4263 struct hdsp
*hdsp
= snd_pcm_substream_chip(substream
);
4264 struct snd_pcm_substream
*other
;
4265 if (substream
->stream
== SNDRV_PCM_STREAM_PLAYBACK
)
4266 other
= hdsp
->capture_substream
;
4268 other
= hdsp
->playback_substream
;
4270 runtime
->status
->hw_ptr
= hdsp_hw_pointer(hdsp
);
4272 runtime
->status
->hw_ptr
= 0;
4274 struct snd_pcm_substream
*s
;
4275 struct snd_pcm_runtime
*oruntime
= other
->runtime
;
4276 snd_pcm_group_for_each_entry(s
, substream
) {
4278 oruntime
->status
->hw_ptr
= runtime
->status
->hw_ptr
;
4286 static int snd_hdsp_hw_params(struct snd_pcm_substream
*substream
,
4287 struct snd_pcm_hw_params
*params
)
4289 struct hdsp
*hdsp
= snd_pcm_substream_chip(substream
);
4294 if (hdsp_check_for_iobox (hdsp
))
4297 if (hdsp_check_for_firmware(hdsp
, 1))
4300 spin_lock_irq(&hdsp
->lock
);
4302 if (substream
->pstr
->stream
== SNDRV_PCM_STREAM_PLAYBACK
) {
4303 hdsp
->control_register
&= ~(HDSP_SPDIFProfessional
| HDSP_SPDIFNonAudio
| HDSP_SPDIFEmphasis
);
4304 hdsp_write(hdsp
, HDSP_controlRegister
, hdsp
->control_register
|= hdsp
->creg_spdif_stream
);
4305 this_pid
= hdsp
->playback_pid
;
4306 other_pid
= hdsp
->capture_pid
;
4308 this_pid
= hdsp
->capture_pid
;
4309 other_pid
= hdsp
->playback_pid
;
4312 if ((other_pid
> 0) && (this_pid
!= other_pid
)) {
4314 /* The other stream is open, and not by the same
4315 task as this one. Make sure that the parameters
4316 that matter are the same.
4319 if (params_rate(params
) != hdsp
->system_sample_rate
) {
4320 spin_unlock_irq(&hdsp
->lock
);
4321 _snd_pcm_hw_param_setempty(params
, SNDRV_PCM_HW_PARAM_RATE
);
4325 if (params_period_size(params
) != hdsp
->period_bytes
/ 4) {
4326 spin_unlock_irq(&hdsp
->lock
);
4327 _snd_pcm_hw_param_setempty(params
, SNDRV_PCM_HW_PARAM_PERIOD_SIZE
);
4333 spin_unlock_irq(&hdsp
->lock
);
4337 spin_unlock_irq(&hdsp
->lock
);
4340 /* how to make sure that the rate matches an externally-set one ?
4343 spin_lock_irq(&hdsp
->lock
);
4344 if (! hdsp
->clock_source_locked
) {
4345 if ((err
= hdsp_set_rate(hdsp
, params_rate(params
), 0)) < 0) {
4346 spin_unlock_irq(&hdsp
->lock
);
4347 _snd_pcm_hw_param_setempty(params
, SNDRV_PCM_HW_PARAM_RATE
);
4351 spin_unlock_irq(&hdsp
->lock
);
4353 if ((err
= hdsp_set_interrupt_interval(hdsp
, params_period_size(params
))) < 0) {
4354 _snd_pcm_hw_param_setempty(params
, SNDRV_PCM_HW_PARAM_PERIOD_SIZE
);
4361 static int snd_hdsp_channel_info(struct snd_pcm_substream
*substream
,
4362 struct snd_pcm_channel_info
*info
)
4364 struct hdsp
*hdsp
= snd_pcm_substream_chip(substream
);
4367 if (snd_BUG_ON(info
->channel
>= hdsp
->max_channels
))
4370 if ((mapped_channel
= hdsp
->channel_map
[info
->channel
]) < 0)
4373 info
->offset
= mapped_channel
* HDSP_CHANNEL_BUFFER_BYTES
;
4379 static int snd_hdsp_ioctl(struct snd_pcm_substream
*substream
,
4380 unsigned int cmd
, void *arg
)
4383 case SNDRV_PCM_IOCTL1_RESET
:
4384 return snd_hdsp_reset(substream
);
4385 case SNDRV_PCM_IOCTL1_CHANNEL_INFO
:
4386 return snd_hdsp_channel_info(substream
, arg
);
4391 return snd_pcm_lib_ioctl(substream
, cmd
, arg
);
4394 static int snd_hdsp_trigger(struct snd_pcm_substream
*substream
, int cmd
)
4396 struct hdsp
*hdsp
= snd_pcm_substream_chip(substream
);
4397 struct snd_pcm_substream
*other
;
4400 if (hdsp_check_for_iobox (hdsp
))
4403 if (hdsp_check_for_firmware(hdsp
, 0)) /* no auto-loading in trigger */
4406 spin_lock(&hdsp
->lock
);
4407 running
= hdsp
->running
;
4409 case SNDRV_PCM_TRIGGER_START
:
4410 running
|= 1 << substream
->stream
;
4412 case SNDRV_PCM_TRIGGER_STOP
:
4413 running
&= ~(1 << substream
->stream
);
4417 spin_unlock(&hdsp
->lock
);
4420 if (substream
->stream
== SNDRV_PCM_STREAM_PLAYBACK
)
4421 other
= hdsp
->capture_substream
;
4423 other
= hdsp
->playback_substream
;
4426 struct snd_pcm_substream
*s
;
4427 snd_pcm_group_for_each_entry(s
, substream
) {
4429 snd_pcm_trigger_done(s
, substream
);
4430 if (cmd
== SNDRV_PCM_TRIGGER_START
)
4431 running
|= 1 << s
->stream
;
4433 running
&= ~(1 << s
->stream
);
4437 if (cmd
== SNDRV_PCM_TRIGGER_START
) {
4438 if (!(running
& (1 << SNDRV_PCM_STREAM_PLAYBACK
)) &&
4439 substream
->stream
== SNDRV_PCM_STREAM_CAPTURE
)
4440 hdsp_silence_playback(hdsp
);
4443 substream
->stream
== SNDRV_PCM_STREAM_PLAYBACK
)
4444 hdsp_silence_playback(hdsp
);
4447 if (substream
->stream
== SNDRV_PCM_STREAM_CAPTURE
)
4448 hdsp_silence_playback(hdsp
);
4451 snd_pcm_trigger_done(substream
, substream
);
4452 if (!hdsp
->running
&& running
)
4453 hdsp_start_audio(hdsp
);
4454 else if (hdsp
->running
&& !running
)
4455 hdsp_stop_audio(hdsp
);
4456 hdsp
->running
= running
;
4457 spin_unlock(&hdsp
->lock
);
4462 static int snd_hdsp_prepare(struct snd_pcm_substream
*substream
)
4464 struct hdsp
*hdsp
= snd_pcm_substream_chip(substream
);
4467 if (hdsp_check_for_iobox (hdsp
))
4470 if (hdsp_check_for_firmware(hdsp
, 1))
4473 spin_lock_irq(&hdsp
->lock
);
4475 hdsp_reset_hw_pointer(hdsp
);
4476 spin_unlock_irq(&hdsp
->lock
);
4480 static struct snd_pcm_hardware snd_hdsp_playback_subinfo
=
4482 .info
= (SNDRV_PCM_INFO_MMAP
|
4483 SNDRV_PCM_INFO_MMAP_VALID
|
4484 SNDRV_PCM_INFO_NONINTERLEAVED
|
4485 SNDRV_PCM_INFO_SYNC_START
|
4486 SNDRV_PCM_INFO_DOUBLE
),
4487 #ifdef SNDRV_BIG_ENDIAN
4488 .formats
= SNDRV_PCM_FMTBIT_S32_BE
,
4490 .formats
= SNDRV_PCM_FMTBIT_S32_LE
,
4492 .rates
= (SNDRV_PCM_RATE_32000
|
4493 SNDRV_PCM_RATE_44100
|
4494 SNDRV_PCM_RATE_48000
|
4495 SNDRV_PCM_RATE_64000
|
4496 SNDRV_PCM_RATE_88200
|
4497 SNDRV_PCM_RATE_96000
),
4501 .channels_max
= HDSP_MAX_CHANNELS
,
4502 .buffer_bytes_max
= HDSP_CHANNEL_BUFFER_BYTES
* HDSP_MAX_CHANNELS
,
4503 .period_bytes_min
= (64 * 4) * 10,
4504 .period_bytes_max
= (8192 * 4) * HDSP_MAX_CHANNELS
,
4510 static struct snd_pcm_hardware snd_hdsp_capture_subinfo
=
4512 .info
= (SNDRV_PCM_INFO_MMAP
|
4513 SNDRV_PCM_INFO_MMAP_VALID
|
4514 SNDRV_PCM_INFO_NONINTERLEAVED
|
4515 SNDRV_PCM_INFO_SYNC_START
),
4516 #ifdef SNDRV_BIG_ENDIAN
4517 .formats
= SNDRV_PCM_FMTBIT_S32_BE
,
4519 .formats
= SNDRV_PCM_FMTBIT_S32_LE
,
4521 .rates
= (SNDRV_PCM_RATE_32000
|
4522 SNDRV_PCM_RATE_44100
|
4523 SNDRV_PCM_RATE_48000
|
4524 SNDRV_PCM_RATE_64000
|
4525 SNDRV_PCM_RATE_88200
|
4526 SNDRV_PCM_RATE_96000
),
4530 .channels_max
= HDSP_MAX_CHANNELS
,
4531 .buffer_bytes_max
= HDSP_CHANNEL_BUFFER_BYTES
* HDSP_MAX_CHANNELS
,
4532 .period_bytes_min
= (64 * 4) * 10,
4533 .period_bytes_max
= (8192 * 4) * HDSP_MAX_CHANNELS
,
4539 static unsigned int hdsp_period_sizes
[] = { 64, 128, 256, 512, 1024, 2048, 4096, 8192 };
4541 static struct snd_pcm_hw_constraint_list hdsp_hw_constraints_period_sizes
= {
4542 .count
= ARRAY_SIZE(hdsp_period_sizes
),
4543 .list
= hdsp_period_sizes
,
4547 static unsigned int hdsp_9632_sample_rates
[] = { 32000, 44100, 48000, 64000, 88200, 96000, 128000, 176400, 192000 };
4549 static struct snd_pcm_hw_constraint_list hdsp_hw_constraints_9632_sample_rates
= {
4550 .count
= ARRAY_SIZE(hdsp_9632_sample_rates
),
4551 .list
= hdsp_9632_sample_rates
,
4555 static int snd_hdsp_hw_rule_in_channels(struct snd_pcm_hw_params
*params
,
4556 struct snd_pcm_hw_rule
*rule
)
4558 struct hdsp
*hdsp
= rule
->private;
4559 struct snd_interval
*c
= hw_param_interval(params
, SNDRV_PCM_HW_PARAM_CHANNELS
);
4560 if (hdsp
->io_type
== H9632
) {
4561 unsigned int list
[3];
4562 list
[0] = hdsp
->qs_in_channels
;
4563 list
[1] = hdsp
->ds_in_channels
;
4564 list
[2] = hdsp
->ss_in_channels
;
4565 return snd_interval_list(c
, 3, list
, 0);
4567 unsigned int list
[2];
4568 list
[0] = hdsp
->ds_in_channels
;
4569 list
[1] = hdsp
->ss_in_channels
;
4570 return snd_interval_list(c
, 2, list
, 0);
4574 static int snd_hdsp_hw_rule_out_channels(struct snd_pcm_hw_params
*params
,
4575 struct snd_pcm_hw_rule
*rule
)
4577 unsigned int list
[3];
4578 struct hdsp
*hdsp
= rule
->private;
4579 struct snd_interval
*c
= hw_param_interval(params
, SNDRV_PCM_HW_PARAM_CHANNELS
);
4580 if (hdsp
->io_type
== H9632
) {
4581 list
[0] = hdsp
->qs_out_channels
;
4582 list
[1] = hdsp
->ds_out_channels
;
4583 list
[2] = hdsp
->ss_out_channels
;
4584 return snd_interval_list(c
, 3, list
, 0);
4586 list
[0] = hdsp
->ds_out_channels
;
4587 list
[1] = hdsp
->ss_out_channels
;
4589 return snd_interval_list(c
, 2, list
, 0);
4592 static int snd_hdsp_hw_rule_in_channels_rate(struct snd_pcm_hw_params
*params
,
4593 struct snd_pcm_hw_rule
*rule
)
4595 struct hdsp
*hdsp
= rule
->private;
4596 struct snd_interval
*c
= hw_param_interval(params
, SNDRV_PCM_HW_PARAM_CHANNELS
);
4597 struct snd_interval
*r
= hw_param_interval(params
, SNDRV_PCM_HW_PARAM_RATE
);
4598 if (r
->min
> 96000 && hdsp
->io_type
== H9632
) {
4599 struct snd_interval t
= {
4600 .min
= hdsp
->qs_in_channels
,
4601 .max
= hdsp
->qs_in_channels
,
4604 return snd_interval_refine(c
, &t
);
4605 } else if (r
->min
> 48000 && r
->max
<= 96000) {
4606 struct snd_interval t
= {
4607 .min
= hdsp
->ds_in_channels
,
4608 .max
= hdsp
->ds_in_channels
,
4611 return snd_interval_refine(c
, &t
);
4612 } else if (r
->max
< 64000) {
4613 struct snd_interval t
= {
4614 .min
= hdsp
->ss_in_channels
,
4615 .max
= hdsp
->ss_in_channels
,
4618 return snd_interval_refine(c
, &t
);
4623 static int snd_hdsp_hw_rule_out_channels_rate(struct snd_pcm_hw_params
*params
,
4624 struct snd_pcm_hw_rule
*rule
)
4626 struct hdsp
*hdsp
= rule
->private;
4627 struct snd_interval
*c
= hw_param_interval(params
, SNDRV_PCM_HW_PARAM_CHANNELS
);
4628 struct snd_interval
*r
= hw_param_interval(params
, SNDRV_PCM_HW_PARAM_RATE
);
4629 if (r
->min
> 96000 && hdsp
->io_type
== H9632
) {
4630 struct snd_interval t
= {
4631 .min
= hdsp
->qs_out_channels
,
4632 .max
= hdsp
->qs_out_channels
,
4635 return snd_interval_refine(c
, &t
);
4636 } else if (r
->min
> 48000 && r
->max
<= 96000) {
4637 struct snd_interval t
= {
4638 .min
= hdsp
->ds_out_channels
,
4639 .max
= hdsp
->ds_out_channels
,
4642 return snd_interval_refine(c
, &t
);
4643 } else if (r
->max
< 64000) {
4644 struct snd_interval t
= {
4645 .min
= hdsp
->ss_out_channels
,
4646 .max
= hdsp
->ss_out_channels
,
4649 return snd_interval_refine(c
, &t
);
4654 static int snd_hdsp_hw_rule_rate_out_channels(struct snd_pcm_hw_params
*params
,
4655 struct snd_pcm_hw_rule
*rule
)
4657 struct hdsp
*hdsp
= rule
->private;
4658 struct snd_interval
*c
= hw_param_interval(params
, SNDRV_PCM_HW_PARAM_CHANNELS
);
4659 struct snd_interval
*r
= hw_param_interval(params
, SNDRV_PCM_HW_PARAM_RATE
);
4660 if (c
->min
>= hdsp
->ss_out_channels
) {
4661 struct snd_interval t
= {
4666 return snd_interval_refine(r
, &t
);
4667 } else if (c
->max
<= hdsp
->qs_out_channels
&& hdsp
->io_type
== H9632
) {
4668 struct snd_interval t
= {
4673 return snd_interval_refine(r
, &t
);
4674 } else if (c
->max
<= hdsp
->ds_out_channels
) {
4675 struct snd_interval t
= {
4680 return snd_interval_refine(r
, &t
);
4685 static int snd_hdsp_hw_rule_rate_in_channels(struct snd_pcm_hw_params
*params
,
4686 struct snd_pcm_hw_rule
*rule
)
4688 struct hdsp
*hdsp
= rule
->private;
4689 struct snd_interval
*c
= hw_param_interval(params
, SNDRV_PCM_HW_PARAM_CHANNELS
);
4690 struct snd_interval
*r
= hw_param_interval(params
, SNDRV_PCM_HW_PARAM_RATE
);
4691 if (c
->min
>= hdsp
->ss_in_channels
) {
4692 struct snd_interval t
= {
4697 return snd_interval_refine(r
, &t
);
4698 } else if (c
->max
<= hdsp
->qs_in_channels
&& hdsp
->io_type
== H9632
) {
4699 struct snd_interval t
= {
4704 return snd_interval_refine(r
, &t
);
4705 } else if (c
->max
<= hdsp
->ds_in_channels
) {
4706 struct snd_interval t
= {
4711 return snd_interval_refine(r
, &t
);
4716 static int snd_hdsp_playback_open(struct snd_pcm_substream
*substream
)
4718 struct hdsp
*hdsp
= snd_pcm_substream_chip(substream
);
4719 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
4721 if (hdsp_check_for_iobox (hdsp
))
4724 if (hdsp_check_for_firmware(hdsp
, 1))
4727 spin_lock_irq(&hdsp
->lock
);
4729 snd_pcm_set_sync(substream
);
4731 runtime
->hw
= snd_hdsp_playback_subinfo
;
4732 runtime
->dma_area
= hdsp
->playback_buffer
;
4733 runtime
->dma_bytes
= HDSP_DMA_AREA_BYTES
;
4735 hdsp
->playback_pid
= current
->pid
;
4736 hdsp
->playback_substream
= substream
;
4738 spin_unlock_irq(&hdsp
->lock
);
4740 snd_pcm_hw_constraint_msbits(runtime
, 0, 32, 24);
4741 snd_pcm_hw_constraint_list(runtime
, 0, SNDRV_PCM_HW_PARAM_PERIOD_SIZE
, &hdsp_hw_constraints_period_sizes
);
4742 if (hdsp
->clock_source_locked
) {
4743 runtime
->hw
.rate_min
= runtime
->hw
.rate_max
= hdsp
->system_sample_rate
;
4744 } else if (hdsp
->io_type
== H9632
) {
4745 runtime
->hw
.rate_max
= 192000;
4746 runtime
->hw
.rates
= SNDRV_PCM_RATE_KNOT
;
4747 snd_pcm_hw_constraint_list(runtime
, 0, SNDRV_PCM_HW_PARAM_RATE
, &hdsp_hw_constraints_9632_sample_rates
);
4749 if (hdsp
->io_type
== H9632
) {
4750 runtime
->hw
.channels_min
= hdsp
->qs_out_channels
;
4751 runtime
->hw
.channels_max
= hdsp
->ss_out_channels
;
4754 snd_pcm_hw_rule_add(runtime
, 0, SNDRV_PCM_HW_PARAM_CHANNELS
,
4755 snd_hdsp_hw_rule_out_channels
, hdsp
,
4756 SNDRV_PCM_HW_PARAM_CHANNELS
, -1);
4757 snd_pcm_hw_rule_add(runtime
, 0, SNDRV_PCM_HW_PARAM_CHANNELS
,
4758 snd_hdsp_hw_rule_out_channels_rate
, hdsp
,
4759 SNDRV_PCM_HW_PARAM_RATE
, -1);
4760 snd_pcm_hw_rule_add(runtime
, 0, SNDRV_PCM_HW_PARAM_RATE
,
4761 snd_hdsp_hw_rule_rate_out_channels
, hdsp
,
4762 SNDRV_PCM_HW_PARAM_CHANNELS
, -1);
4764 if (RPM
!= hdsp
->io_type
) {
4765 hdsp
->creg_spdif_stream
= hdsp
->creg_spdif
;
4766 hdsp
->spdif_ctl
->vd
[0].access
&= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE
;
4767 snd_ctl_notify(hdsp
->card
, SNDRV_CTL_EVENT_MASK_VALUE
|
4768 SNDRV_CTL_EVENT_MASK_INFO
, &hdsp
->spdif_ctl
->id
);
4773 static int snd_hdsp_playback_release(struct snd_pcm_substream
*substream
)
4775 struct hdsp
*hdsp
= snd_pcm_substream_chip(substream
);
4777 spin_lock_irq(&hdsp
->lock
);
4779 hdsp
->playback_pid
= -1;
4780 hdsp
->playback_substream
= NULL
;
4782 spin_unlock_irq(&hdsp
->lock
);
4784 if (RPM
!= hdsp
->io_type
) {
4785 hdsp
->spdif_ctl
->vd
[0].access
|= SNDRV_CTL_ELEM_ACCESS_INACTIVE
;
4786 snd_ctl_notify(hdsp
->card
, SNDRV_CTL_EVENT_MASK_VALUE
|
4787 SNDRV_CTL_EVENT_MASK_INFO
, &hdsp
->spdif_ctl
->id
);
4793 static int snd_hdsp_capture_open(struct snd_pcm_substream
*substream
)
4795 struct hdsp
*hdsp
= snd_pcm_substream_chip(substream
);
4796 struct snd_pcm_runtime
*runtime
= substream
->runtime
;
4798 if (hdsp_check_for_iobox (hdsp
))
4801 if (hdsp_check_for_firmware(hdsp
, 1))
4804 spin_lock_irq(&hdsp
->lock
);
4806 snd_pcm_set_sync(substream
);
4808 runtime
->hw
= snd_hdsp_capture_subinfo
;
4809 runtime
->dma_area
= hdsp
->capture_buffer
;
4810 runtime
->dma_bytes
= HDSP_DMA_AREA_BYTES
;
4812 hdsp
->capture_pid
= current
->pid
;
4813 hdsp
->capture_substream
= substream
;
4815 spin_unlock_irq(&hdsp
->lock
);
4817 snd_pcm_hw_constraint_msbits(runtime
, 0, 32, 24);
4818 snd_pcm_hw_constraint_list(runtime
, 0, SNDRV_PCM_HW_PARAM_PERIOD_SIZE
, &hdsp_hw_constraints_period_sizes
);
4819 if (hdsp
->io_type
== H9632
) {
4820 runtime
->hw
.channels_min
= hdsp
->qs_in_channels
;
4821 runtime
->hw
.channels_max
= hdsp
->ss_in_channels
;
4822 runtime
->hw
.rate_max
= 192000;
4823 runtime
->hw
.rates
= SNDRV_PCM_RATE_KNOT
;
4824 snd_pcm_hw_constraint_list(runtime
, 0, SNDRV_PCM_HW_PARAM_RATE
, &hdsp_hw_constraints_9632_sample_rates
);
4826 snd_pcm_hw_rule_add(runtime
, 0, SNDRV_PCM_HW_PARAM_CHANNELS
,
4827 snd_hdsp_hw_rule_in_channels
, hdsp
,
4828 SNDRV_PCM_HW_PARAM_CHANNELS
, -1);
4829 snd_pcm_hw_rule_add(runtime
, 0, SNDRV_PCM_HW_PARAM_CHANNELS
,
4830 snd_hdsp_hw_rule_in_channels_rate
, hdsp
,
4831 SNDRV_PCM_HW_PARAM_RATE
, -1);
4832 snd_pcm_hw_rule_add(runtime
, 0, SNDRV_PCM_HW_PARAM_RATE
,
4833 snd_hdsp_hw_rule_rate_in_channels
, hdsp
,
4834 SNDRV_PCM_HW_PARAM_CHANNELS
, -1);
4838 static int snd_hdsp_capture_release(struct snd_pcm_substream
*substream
)
4840 struct hdsp
*hdsp
= snd_pcm_substream_chip(substream
);
4842 spin_lock_irq(&hdsp
->lock
);
4844 hdsp
->capture_pid
= -1;
4845 hdsp
->capture_substream
= NULL
;
4847 spin_unlock_irq(&hdsp
->lock
);
4851 /* helper functions for copying meter values */
4852 static inline int copy_u32_le(void __user
*dest
, void __iomem
*src
)
4854 u32 val
= readl(src
);
4855 return copy_to_user(dest
, &val
, 4);
4858 static inline int copy_u64_le(void __user
*dest
, void __iomem
*src_low
, void __iomem
*src_high
)
4860 u32 rms_low
, rms_high
;
4862 rms_low
= readl(src_low
);
4863 rms_high
= readl(src_high
);
4864 rms
= ((u64
)rms_high
<< 32) | rms_low
;
4865 return copy_to_user(dest
, &rms
, 8);
4868 static inline int copy_u48_le(void __user
*dest
, void __iomem
*src_low
, void __iomem
*src_high
)
4870 u32 rms_low
, rms_high
;
4872 rms_low
= readl(src_low
) & 0xffffff00;
4873 rms_high
= readl(src_high
) & 0xffffff00;
4874 rms
= ((u64
)rms_high
<< 32) | rms_low
;
4875 return copy_to_user(dest
, &rms
, 8);
4878 static int hdsp_9652_get_peak(struct hdsp
*hdsp
, struct hdsp_peak_rms __user
*peak_rms
)
4880 int doublespeed
= 0;
4881 int i
, j
, channels
, ofs
;
4883 if (hdsp_read (hdsp
, HDSP_statusRegister
) & HDSP_DoubleSpeedStatus
)
4885 channels
= doublespeed
? 14 : 26;
4886 for (i
= 0, j
= 0; i
< 26; ++i
) {
4887 if (doublespeed
&& (i
& 4))
4889 ofs
= HDSP_9652_peakBase
- j
* 4;
4890 if (copy_u32_le(&peak_rms
->input_peaks
[i
], hdsp
->iobase
+ ofs
))
4892 ofs
-= channels
* 4;
4893 if (copy_u32_le(&peak_rms
->playback_peaks
[i
], hdsp
->iobase
+ ofs
))
4895 ofs
-= channels
* 4;
4896 if (copy_u32_le(&peak_rms
->output_peaks
[i
], hdsp
->iobase
+ ofs
))
4898 ofs
= HDSP_9652_rmsBase
+ j
* 8;
4899 if (copy_u48_le(&peak_rms
->input_rms
[i
], hdsp
->iobase
+ ofs
,
4900 hdsp
->iobase
+ ofs
+ 4))
4902 ofs
+= channels
* 8;
4903 if (copy_u48_le(&peak_rms
->playback_rms
[i
], hdsp
->iobase
+ ofs
,
4904 hdsp
->iobase
+ ofs
+ 4))
4906 ofs
+= channels
* 8;
4907 if (copy_u48_le(&peak_rms
->output_rms
[i
], hdsp
->iobase
+ ofs
,
4908 hdsp
->iobase
+ ofs
+ 4))
4915 static int hdsp_9632_get_peak(struct hdsp
*hdsp
, struct hdsp_peak_rms __user
*peak_rms
)
4918 struct hdsp_9632_meters __iomem
*m
;
4919 int doublespeed
= 0;
4921 if (hdsp_read (hdsp
, HDSP_statusRegister
) & HDSP_DoubleSpeedStatus
)
4923 m
= (struct hdsp_9632_meters __iomem
*)(hdsp
->iobase
+HDSP_9632_metersBase
);
4924 for (i
= 0, j
= 0; i
< 16; ++i
, ++j
) {
4925 if (copy_u32_le(&peak_rms
->input_peaks
[i
], &m
->input_peak
[j
]))
4927 if (copy_u32_le(&peak_rms
->playback_peaks
[i
], &m
->playback_peak
[j
]))
4929 if (copy_u32_le(&peak_rms
->output_peaks
[i
], &m
->output_peak
[j
]))
4931 if (copy_u64_le(&peak_rms
->input_rms
[i
], &m
->input_rms_low
[j
],
4932 &m
->input_rms_high
[j
]))
4934 if (copy_u64_le(&peak_rms
->playback_rms
[i
], &m
->playback_rms_low
[j
],
4935 &m
->playback_rms_high
[j
]))
4937 if (copy_u64_le(&peak_rms
->output_rms
[i
], &m
->output_rms_low
[j
],
4938 &m
->output_rms_high
[j
]))
4940 if (doublespeed
&& i
== 3) i
+= 4;
4945 static int hdsp_get_peak(struct hdsp
*hdsp
, struct hdsp_peak_rms __user
*peak_rms
)
4949 for (i
= 0; i
< 26; i
++) {
4950 if (copy_u32_le(&peak_rms
->playback_peaks
[i
],
4951 hdsp
->iobase
+ HDSP_playbackPeakLevel
+ i
* 4))
4953 if (copy_u32_le(&peak_rms
->input_peaks
[i
],
4954 hdsp
->iobase
+ HDSP_inputPeakLevel
+ i
* 4))
4957 for (i
= 0; i
< 28; i
++) {
4958 if (copy_u32_le(&peak_rms
->output_peaks
[i
],
4959 hdsp
->iobase
+ HDSP_outputPeakLevel
+ i
* 4))
4962 for (i
= 0; i
< 26; ++i
) {
4963 if (copy_u64_le(&peak_rms
->playback_rms
[i
],
4964 hdsp
->iobase
+ HDSP_playbackRmsLevel
+ i
* 8 + 4,
4965 hdsp
->iobase
+ HDSP_playbackRmsLevel
+ i
* 8))
4967 if (copy_u64_le(&peak_rms
->input_rms
[i
],
4968 hdsp
->iobase
+ HDSP_inputRmsLevel
+ i
* 8 + 4,
4969 hdsp
->iobase
+ HDSP_inputRmsLevel
+ i
* 8))
4975 static int snd_hdsp_hwdep_ioctl(struct snd_hwdep
*hw
, struct file
*file
, unsigned int cmd
, unsigned long arg
)
4977 struct hdsp
*hdsp
= hw
->private_data
;
4978 void __user
*argp
= (void __user
*)arg
;
4982 case SNDRV_HDSP_IOCTL_GET_PEAK_RMS
: {
4983 struct hdsp_peak_rms __user
*peak_rms
= (struct hdsp_peak_rms __user
*)arg
;
4985 err
= hdsp_check_for_iobox(hdsp
);
4989 err
= hdsp_check_for_firmware(hdsp
, 1);
4993 if (!(hdsp
->state
& HDSP_FirmwareLoaded
)) {
4994 snd_printk(KERN_ERR
"Hammerfall-DSP: firmware needs to be uploaded to the card.\n");
4998 switch (hdsp
->io_type
) {
5000 return hdsp_9652_get_peak(hdsp
, peak_rms
);
5002 return hdsp_9632_get_peak(hdsp
, peak_rms
);
5004 return hdsp_get_peak(hdsp
, peak_rms
);
5007 case SNDRV_HDSP_IOCTL_GET_CONFIG_INFO
: {
5008 struct hdsp_config_info info
;
5009 unsigned long flags
;
5012 err
= hdsp_check_for_iobox(hdsp
);
5016 err
= hdsp_check_for_firmware(hdsp
, 1);
5020 memset(&info
, 0, sizeof(info
));
5021 spin_lock_irqsave(&hdsp
->lock
, flags
);
5022 info
.pref_sync_ref
= (unsigned char)hdsp_pref_sync_ref(hdsp
);
5023 info
.wordclock_sync_check
= (unsigned char)hdsp_wc_sync_check(hdsp
);
5024 if (hdsp
->io_type
!= H9632
)
5025 info
.adatsync_sync_check
= (unsigned char)hdsp_adatsync_sync_check(hdsp
);
5026 info
.spdif_sync_check
= (unsigned char)hdsp_spdif_sync_check(hdsp
);
5027 for (i
= 0; i
< ((hdsp
->io_type
!= Multiface
&& hdsp
->io_type
!= RPM
&& hdsp
->io_type
!= H9632
) ? 3 : 1); ++i
)
5028 info
.adat_sync_check
[i
] = (unsigned char)hdsp_adat_sync_check(hdsp
, i
);
5029 info
.spdif_in
= (unsigned char)hdsp_spdif_in(hdsp
);
5030 info
.spdif_out
= (unsigned char)hdsp_spdif_out(hdsp
);
5031 info
.spdif_professional
= (unsigned char)hdsp_spdif_professional(hdsp
);
5032 info
.spdif_emphasis
= (unsigned char)hdsp_spdif_emphasis(hdsp
);
5033 info
.spdif_nonaudio
= (unsigned char)hdsp_spdif_nonaudio(hdsp
);
5034 info
.spdif_sample_rate
= hdsp_spdif_sample_rate(hdsp
);
5035 info
.system_sample_rate
= hdsp
->system_sample_rate
;
5036 info
.autosync_sample_rate
= hdsp_external_sample_rate(hdsp
);
5037 info
.system_clock_mode
= (unsigned char)hdsp_system_clock_mode(hdsp
);
5038 info
.clock_source
= (unsigned char)hdsp_clock_source(hdsp
);
5039 info
.autosync_ref
= (unsigned char)hdsp_autosync_ref(hdsp
);
5040 info
.line_out
= (unsigned char)hdsp_line_out(hdsp
);
5041 if (hdsp
->io_type
== H9632
) {
5042 info
.da_gain
= (unsigned char)hdsp_da_gain(hdsp
);
5043 info
.ad_gain
= (unsigned char)hdsp_ad_gain(hdsp
);
5044 info
.phone_gain
= (unsigned char)hdsp_phone_gain(hdsp
);
5045 info
.xlr_breakout_cable
= (unsigned char)hdsp_xlr_breakout_cable(hdsp
);
5047 } else if (hdsp
->io_type
== RPM
) {
5048 info
.da_gain
= (unsigned char) hdsp_rpm_input12(hdsp
);
5049 info
.ad_gain
= (unsigned char) hdsp_rpm_input34(hdsp
);
5051 if (hdsp
->io_type
== H9632
|| hdsp
->io_type
== H9652
)
5052 info
.analog_extension_board
= (unsigned char)hdsp_aeb(hdsp
);
5053 spin_unlock_irqrestore(&hdsp
->lock
, flags
);
5054 if (copy_to_user(argp
, &info
, sizeof(info
)))
5058 case SNDRV_HDSP_IOCTL_GET_9632_AEB
: {
5059 struct hdsp_9632_aeb h9632_aeb
;
5061 if (hdsp
->io_type
!= H9632
) return -EINVAL
;
5062 h9632_aeb
.aebi
= hdsp
->ss_in_channels
- H9632_SS_CHANNELS
;
5063 h9632_aeb
.aebo
= hdsp
->ss_out_channels
- H9632_SS_CHANNELS
;
5064 if (copy_to_user(argp
, &h9632_aeb
, sizeof(h9632_aeb
)))
5068 case SNDRV_HDSP_IOCTL_GET_VERSION
: {
5069 struct hdsp_version hdsp_version
;
5072 if (hdsp
->io_type
== H9652
|| hdsp
->io_type
== H9632
) return -EINVAL
;
5073 if (hdsp
->io_type
== Undefined
) {
5074 if ((err
= hdsp_get_iobox_version(hdsp
)) < 0)
5077 hdsp_version
.io_type
= hdsp
->io_type
;
5078 hdsp_version
.firmware_rev
= hdsp
->firmware_rev
;
5079 if ((err
= copy_to_user(argp
, &hdsp_version
, sizeof(hdsp_version
))))
5083 case SNDRV_HDSP_IOCTL_UPLOAD_FIRMWARE
: {
5084 struct hdsp_firmware __user
*firmware
;
5085 u32 __user
*firmware_data
;
5088 if (hdsp
->io_type
== H9652
|| hdsp
->io_type
== H9632
) return -EINVAL
;
5089 /* SNDRV_HDSP_IOCTL_GET_VERSION must have been called */
5090 if (hdsp
->io_type
== Undefined
) return -EINVAL
;
5092 if (hdsp
->state
& (HDSP_FirmwareCached
| HDSP_FirmwareLoaded
))
5095 snd_printk(KERN_INFO
"Hammerfall-DSP: initializing firmware upload\n");
5096 firmware
= (struct hdsp_firmware __user
*)argp
;
5098 if (get_user(firmware_data
, &firmware
->firmware_data
))
5101 if (hdsp_check_for_iobox (hdsp
))
5104 if (copy_from_user(hdsp
->firmware_cache
, firmware_data
, sizeof(hdsp
->firmware_cache
)) != 0)
5107 hdsp
->state
|= HDSP_FirmwareCached
;
5109 if ((err
= snd_hdsp_load_firmware_from_cache(hdsp
)) < 0)
5112 if (!(hdsp
->state
& HDSP_InitializationComplete
)) {
5113 if ((err
= snd_hdsp_enable_io(hdsp
)) < 0)
5116 snd_hdsp_initialize_channels(hdsp
);
5117 snd_hdsp_initialize_midi_flush(hdsp
);
5119 if ((err
= snd_hdsp_create_alsa_devices(hdsp
->card
, hdsp
)) < 0) {
5120 snd_printk(KERN_ERR
"Hammerfall-DSP: error creating alsa devices\n");
5126 case SNDRV_HDSP_IOCTL_GET_MIXER
: {
5127 struct hdsp_mixer __user
*mixer
= (struct hdsp_mixer __user
*)argp
;
5128 if (copy_to_user(mixer
->matrix
, hdsp
->mixer_matrix
, sizeof(unsigned short)*HDSP_MATRIX_MIXER_SIZE
))
5138 static struct snd_pcm_ops snd_hdsp_playback_ops
= {
5139 .open
= snd_hdsp_playback_open
,
5140 .close
= snd_hdsp_playback_release
,
5141 .ioctl
= snd_hdsp_ioctl
,
5142 .hw_params
= snd_hdsp_hw_params
,
5143 .prepare
= snd_hdsp_prepare
,
5144 .trigger
= snd_hdsp_trigger
,
5145 .pointer
= snd_hdsp_hw_pointer
,
5146 .copy
= snd_hdsp_playback_copy
,
5147 .silence
= snd_hdsp_hw_silence
,
5150 static struct snd_pcm_ops snd_hdsp_capture_ops
= {
5151 .open
= snd_hdsp_capture_open
,
5152 .close
= snd_hdsp_capture_release
,
5153 .ioctl
= snd_hdsp_ioctl
,
5154 .hw_params
= snd_hdsp_hw_params
,
5155 .prepare
= snd_hdsp_prepare
,
5156 .trigger
= snd_hdsp_trigger
,
5157 .pointer
= snd_hdsp_hw_pointer
,
5158 .copy
= snd_hdsp_capture_copy
,
5161 static int snd_hdsp_create_hwdep(struct snd_card
*card
, struct hdsp
*hdsp
)
5163 struct snd_hwdep
*hw
;
5166 if ((err
= snd_hwdep_new(card
, "HDSP hwdep", 0, &hw
)) < 0)
5170 hw
->private_data
= hdsp
;
5171 strcpy(hw
->name
, "HDSP hwdep interface");
5173 hw
->ops
.ioctl
= snd_hdsp_hwdep_ioctl
;
5178 static int snd_hdsp_create_pcm(struct snd_card
*card
, struct hdsp
*hdsp
)
5180 struct snd_pcm
*pcm
;
5183 if ((err
= snd_pcm_new(card
, hdsp
->card_name
, 0, 1, 1, &pcm
)) < 0)
5187 pcm
->private_data
= hdsp
;
5188 strcpy(pcm
->name
, hdsp
->card_name
);
5190 snd_pcm_set_ops(pcm
, SNDRV_PCM_STREAM_PLAYBACK
, &snd_hdsp_playback_ops
);
5191 snd_pcm_set_ops(pcm
, SNDRV_PCM_STREAM_CAPTURE
, &snd_hdsp_capture_ops
);
5193 pcm
->info_flags
= SNDRV_PCM_INFO_JOINT_DUPLEX
;
5198 static void snd_hdsp_9652_enable_mixer (struct hdsp
*hdsp
)
5200 hdsp
->control2_register
|= HDSP_9652_ENABLE_MIXER
;
5201 hdsp_write (hdsp
, HDSP_control2Reg
, hdsp
->control2_register
);
5204 static int snd_hdsp_enable_io (struct hdsp
*hdsp
)
5208 if (hdsp_fifo_wait (hdsp
, 0, 100)) {
5209 snd_printk(KERN_ERR
"Hammerfall-DSP: enable_io fifo_wait failed\n");
5213 for (i
= 0; i
< hdsp
->max_channels
; ++i
) {
5214 hdsp_write (hdsp
, HDSP_inputEnable
+ (4 * i
), 1);
5215 hdsp_write (hdsp
, HDSP_outputEnable
+ (4 * i
), 1);
5221 static void snd_hdsp_initialize_channels(struct hdsp
*hdsp
)
5223 int status
, aebi_channels
, aebo_channels
;
5225 switch (hdsp
->io_type
) {
5227 hdsp
->card_name
= "RME Hammerfall DSP + Digiface";
5228 hdsp
->ss_in_channels
= hdsp
->ss_out_channels
= DIGIFACE_SS_CHANNELS
;
5229 hdsp
->ds_in_channels
= hdsp
->ds_out_channels
= DIGIFACE_DS_CHANNELS
;
5233 hdsp
->card_name
= "RME Hammerfall HDSP 9652";
5234 hdsp
->ss_in_channels
= hdsp
->ss_out_channels
= H9652_SS_CHANNELS
;
5235 hdsp
->ds_in_channels
= hdsp
->ds_out_channels
= H9652_DS_CHANNELS
;
5239 status
= hdsp_read(hdsp
, HDSP_statusRegister
);
5240 /* HDSP_AEBx bits are low when AEB are connected */
5241 aebi_channels
= (status
& HDSP_AEBI
) ? 0 : 4;
5242 aebo_channels
= (status
& HDSP_AEBO
) ? 0 : 4;
5243 hdsp
->card_name
= "RME Hammerfall HDSP 9632";
5244 hdsp
->ss_in_channels
= H9632_SS_CHANNELS
+aebi_channels
;
5245 hdsp
->ds_in_channels
= H9632_DS_CHANNELS
+aebi_channels
;
5246 hdsp
->qs_in_channels
= H9632_QS_CHANNELS
+aebi_channels
;
5247 hdsp
->ss_out_channels
= H9632_SS_CHANNELS
+aebo_channels
;
5248 hdsp
->ds_out_channels
= H9632_DS_CHANNELS
+aebo_channels
;
5249 hdsp
->qs_out_channels
= H9632_QS_CHANNELS
+aebo_channels
;
5253 hdsp
->card_name
= "RME Hammerfall DSP + Multiface";
5254 hdsp
->ss_in_channels
= hdsp
->ss_out_channels
= MULTIFACE_SS_CHANNELS
;
5255 hdsp
->ds_in_channels
= hdsp
->ds_out_channels
= MULTIFACE_DS_CHANNELS
;
5259 hdsp
->card_name
= "RME Hammerfall DSP + RPM";
5260 hdsp
->ss_in_channels
= RPM_CHANNELS
-1;
5261 hdsp
->ss_out_channels
= RPM_CHANNELS
;
5262 hdsp
->ds_in_channels
= RPM_CHANNELS
-1;
5263 hdsp
->ds_out_channels
= RPM_CHANNELS
;
5267 /* should never get here */
5272 static void snd_hdsp_initialize_midi_flush (struct hdsp
*hdsp
)
5274 snd_hdsp_flush_midi_input (hdsp
, 0);
5275 snd_hdsp_flush_midi_input (hdsp
, 1);
5278 static int snd_hdsp_create_alsa_devices(struct snd_card
*card
, struct hdsp
*hdsp
)
5282 if ((err
= snd_hdsp_create_pcm(card
, hdsp
)) < 0) {
5283 snd_printk(KERN_ERR
"Hammerfall-DSP: Error creating pcm interface\n");
5288 if ((err
= snd_hdsp_create_midi(card
, hdsp
, 0)) < 0) {
5289 snd_printk(KERN_ERR
"Hammerfall-DSP: Error creating first midi interface\n");
5293 if (hdsp
->io_type
== Digiface
|| hdsp
->io_type
== H9652
) {
5294 if ((err
= snd_hdsp_create_midi(card
, hdsp
, 1)) < 0) {
5295 snd_printk(KERN_ERR
"Hammerfall-DSP: Error creating second midi interface\n");
5300 if ((err
= snd_hdsp_create_controls(card
, hdsp
)) < 0) {
5301 snd_printk(KERN_ERR
"Hammerfall-DSP: Error creating ctl interface\n");
5305 snd_hdsp_proc_init(hdsp
);
5307 hdsp
->system_sample_rate
= -1;
5308 hdsp
->playback_pid
= -1;
5309 hdsp
->capture_pid
= -1;
5310 hdsp
->capture_substream
= NULL
;
5311 hdsp
->playback_substream
= NULL
;
5313 if ((err
= snd_hdsp_set_defaults(hdsp
)) < 0) {
5314 snd_printk(KERN_ERR
"Hammerfall-DSP: Error setting default values\n");
5318 if (!(hdsp
->state
& HDSP_InitializationComplete
)) {
5319 strcpy(card
->shortname
, "Hammerfall DSP");
5320 sprintf(card
->longname
, "%s at 0x%lx, irq %d", hdsp
->card_name
,
5321 hdsp
->port
, hdsp
->irq
);
5323 if ((err
= snd_card_register(card
)) < 0) {
5324 snd_printk(KERN_ERR
"Hammerfall-DSP: error registering card\n");
5327 hdsp
->state
|= HDSP_InitializationComplete
;
5333 #ifdef HDSP_FW_LOADER
5334 /* load firmware via hotplug fw loader */
5335 static int hdsp_request_fw_loader(struct hdsp
*hdsp
)
5338 const struct firmware
*fw
;
5341 if (hdsp
->io_type
== H9652
|| hdsp
->io_type
== H9632
)
5343 if (hdsp
->io_type
== Undefined
) {
5344 if ((err
= hdsp_get_iobox_version(hdsp
)) < 0)
5346 if (hdsp
->io_type
== H9652
|| hdsp
->io_type
== H9632
)
5350 /* caution: max length of firmware filename is 30! */
5351 switch (hdsp
->io_type
) {
5353 fwfile
= "rpm_firmware.bin";
5356 if (hdsp
->firmware_rev
== 0xa)
5357 fwfile
= "multiface_firmware.bin";
5359 fwfile
= "multiface_firmware_rev11.bin";
5362 if (hdsp
->firmware_rev
== 0xa)
5363 fwfile
= "digiface_firmware.bin";
5365 fwfile
= "digiface_firmware_rev11.bin";
5368 snd_printk(KERN_ERR
"Hammerfall-DSP: invalid io_type %d\n", hdsp
->io_type
);
5372 if (request_firmware(&fw
, fwfile
, &hdsp
->pci
->dev
)) {
5373 snd_printk(KERN_ERR
"Hammerfall-DSP: cannot load firmware %s\n", fwfile
);
5376 if (fw
->size
< sizeof(hdsp
->firmware_cache
)) {
5377 snd_printk(KERN_ERR
"Hammerfall-DSP: too short firmware size %d (expected %d)\n",
5378 (int)fw
->size
, (int)sizeof(hdsp
->firmware_cache
));
5379 release_firmware(fw
);
5383 memcpy(hdsp
->firmware_cache
, fw
->data
, sizeof(hdsp
->firmware_cache
));
5385 release_firmware(fw
);
5387 hdsp
->state
|= HDSP_FirmwareCached
;
5389 if ((err
= snd_hdsp_load_firmware_from_cache(hdsp
)) < 0)
5392 if (!(hdsp
->state
& HDSP_InitializationComplete
)) {
5393 if ((err
= snd_hdsp_enable_io(hdsp
)) < 0)
5396 if ((err
= snd_hdsp_create_hwdep(hdsp
->card
, hdsp
)) < 0) {
5397 snd_printk(KERN_ERR
"Hammerfall-DSP: error creating hwdep device\n");
5400 snd_hdsp_initialize_channels(hdsp
);
5401 snd_hdsp_initialize_midi_flush(hdsp
);
5402 if ((err
= snd_hdsp_create_alsa_devices(hdsp
->card
, hdsp
)) < 0) {
5403 snd_printk(KERN_ERR
"Hammerfall-DSP: error creating alsa devices\n");
5411 static int __devinit
snd_hdsp_create(struct snd_card
*card
,
5414 struct pci_dev
*pci
= hdsp
->pci
;
5421 hdsp
->midi
[0].rmidi
= NULL
;
5422 hdsp
->midi
[1].rmidi
= NULL
;
5423 hdsp
->midi
[0].input
= NULL
;
5424 hdsp
->midi
[1].input
= NULL
;
5425 hdsp
->midi
[0].output
= NULL
;
5426 hdsp
->midi
[1].output
= NULL
;
5427 hdsp
->midi
[0].pending
= 0;
5428 hdsp
->midi
[1].pending
= 0;
5429 spin_lock_init(&hdsp
->midi
[0].lock
);
5430 spin_lock_init(&hdsp
->midi
[1].lock
);
5431 hdsp
->iobase
= NULL
;
5432 hdsp
->control_register
= 0;
5433 hdsp
->control2_register
= 0;
5434 hdsp
->io_type
= Undefined
;
5435 hdsp
->max_channels
= 26;
5439 spin_lock_init(&hdsp
->lock
);
5441 tasklet_init(&hdsp
->midi_tasklet
, hdsp_midi_tasklet
, (unsigned long)hdsp
);
5443 pci_read_config_word(hdsp
->pci
, PCI_CLASS_REVISION
, &hdsp
->firmware_rev
);
5444 hdsp
->firmware_rev
&= 0xff;
5446 /* From Martin Bjoernsen :
5447 "It is important that the card's latency timer register in
5448 the PCI configuration space is set to a value much larger
5449 than 0 by the computer's BIOS or the driver.
5450 The windows driver always sets this 8 bit register [...]
5451 to its maximum 255 to avoid problems with some computers."
5453 pci_write_config_byte(hdsp
->pci
, PCI_LATENCY_TIMER
, 0xFF);
5455 strcpy(card
->driver
, "H-DSP");
5456 strcpy(card
->mixername
, "Xilinx FPGA");
5458 if (hdsp
->firmware_rev
< 0xa)
5460 else if (hdsp
->firmware_rev
< 0x64)
5461 hdsp
->card_name
= "RME Hammerfall DSP";
5462 else if (hdsp
->firmware_rev
< 0x96) {
5463 hdsp
->card_name
= "RME HDSP 9652";
5466 hdsp
->card_name
= "RME HDSP 9632";
5467 hdsp
->max_channels
= 16;
5471 if ((err
= pci_enable_device(pci
)) < 0)
5474 pci_set_master(hdsp
->pci
);
5476 if ((err
= pci_request_regions(pci
, "hdsp")) < 0)
5478 hdsp
->port
= pci_resource_start(pci
, 0);
5479 if ((hdsp
->iobase
= ioremap_nocache(hdsp
->port
, HDSP_IO_EXTENT
)) == NULL
) {
5480 snd_printk(KERN_ERR
"Hammerfall-DSP: unable to remap region 0x%lx-0x%lx\n", hdsp
->port
, hdsp
->port
+ HDSP_IO_EXTENT
- 1);
5484 if (request_irq(pci
->irq
, snd_hdsp_interrupt
, IRQF_SHARED
,
5486 snd_printk(KERN_ERR
"Hammerfall-DSP: unable to use IRQ %d\n", pci
->irq
);
5490 hdsp
->irq
= pci
->irq
;
5491 hdsp
->precise_ptr
= 0;
5492 hdsp
->use_midi_tasklet
= 1;
5493 hdsp
->dds_value
= 0;
5495 if ((err
= snd_hdsp_initialize_memory(hdsp
)) < 0)
5498 if (!is_9652
&& !is_9632
) {
5499 /* we wait a maximum of 10 seconds to let freshly
5500 * inserted cardbus cards do their hardware init */
5501 err
= hdsp_wait_for_iobox(hdsp
, 1000, 10);
5506 if ((hdsp_read (hdsp
, HDSP_statusRegister
) & HDSP_DllError
) != 0) {
5507 #ifdef HDSP_FW_LOADER
5508 if ((err
= hdsp_request_fw_loader(hdsp
)) < 0)
5509 /* we don't fail as this can happen
5510 if userspace is not ready for
5513 snd_printk(KERN_ERR
"Hammerfall-DSP: couldn't get firmware from userspace. try using hdsploader\n");
5515 /* init is complete, we return */
5518 /* we defer initialization */
5519 snd_printk(KERN_INFO
"Hammerfall-DSP: card initialization pending : waiting for firmware\n");
5520 if ((err
= snd_hdsp_create_hwdep(card
, hdsp
)) < 0)
5524 snd_printk(KERN_INFO
"Hammerfall-DSP: Firmware already present, initializing card.\n");
5525 if (hdsp_read(hdsp
, HDSP_status2Register
) & HDSP_version2
)
5526 hdsp
->io_type
= RPM
;
5527 else if (hdsp_read(hdsp
, HDSP_status2Register
) & HDSP_version1
)
5528 hdsp
->io_type
= Multiface
;
5530 hdsp
->io_type
= Digiface
;
5534 if ((err
= snd_hdsp_enable_io(hdsp
)) != 0)
5538 hdsp
->io_type
= H9652
;
5541 hdsp
->io_type
= H9632
;
5543 if ((err
= snd_hdsp_create_hwdep(card
, hdsp
)) < 0)
5546 snd_hdsp_initialize_channels(hdsp
);
5547 snd_hdsp_initialize_midi_flush(hdsp
);
5549 hdsp
->state
|= HDSP_FirmwareLoaded
;
5551 if ((err
= snd_hdsp_create_alsa_devices(card
, hdsp
)) < 0)
5557 static int snd_hdsp_free(struct hdsp
*hdsp
)
5560 /* stop the audio, and cancel all interrupts */
5561 tasklet_kill(&hdsp
->midi_tasklet
);
5562 hdsp
->control_register
&= ~(HDSP_Start
|HDSP_AudioInterruptEnable
|HDSP_Midi0InterruptEnable
|HDSP_Midi1InterruptEnable
);
5563 hdsp_write (hdsp
, HDSP_controlRegister
, hdsp
->control_register
);
5567 free_irq(hdsp
->irq
, (void *)hdsp
);
5569 snd_hdsp_free_buffers(hdsp
);
5572 iounmap(hdsp
->iobase
);
5575 pci_release_regions(hdsp
->pci
);
5577 pci_disable_device(hdsp
->pci
);
5581 static void snd_hdsp_card_free(struct snd_card
*card
)
5583 struct hdsp
*hdsp
= card
->private_data
;
5586 snd_hdsp_free(hdsp
);
5589 static int __devinit
snd_hdsp_probe(struct pci_dev
*pci
,
5590 const struct pci_device_id
*pci_id
)
5594 struct snd_card
*card
;
5597 if (dev
>= SNDRV_CARDS
)
5604 err
= snd_card_create(index
[dev
], id
[dev
], THIS_MODULE
,
5605 sizeof(struct hdsp
), &card
);
5609 hdsp
= card
->private_data
;
5610 card
->private_free
= snd_hdsp_card_free
;
5613 snd_card_set_dev(card
, &pci
->dev
);
5615 if ((err
= snd_hdsp_create(card
, hdsp
)) < 0) {
5616 snd_card_free(card
);
5620 strcpy(card
->shortname
, "Hammerfall DSP");
5621 sprintf(card
->longname
, "%s at 0x%lx, irq %d", hdsp
->card_name
,
5622 hdsp
->port
, hdsp
->irq
);
5624 if ((err
= snd_card_register(card
)) < 0) {
5625 snd_card_free(card
);
5628 pci_set_drvdata(pci
, card
);
5633 static void __devexit
snd_hdsp_remove(struct pci_dev
*pci
)
5635 snd_card_free(pci_get_drvdata(pci
));
5636 pci_set_drvdata(pci
, NULL
);
5639 static struct pci_driver driver
= {
5640 .name
= "RME Hammerfall DSP",
5641 .id_table
= snd_hdsp_ids
,
5642 .probe
= snd_hdsp_probe
,
5643 .remove
= __devexit_p(snd_hdsp_remove
),
5646 static int __init
alsa_card_hdsp_init(void)
5648 return pci_register_driver(&driver
);
5651 static void __exit
alsa_card_hdsp_exit(void)
5653 pci_unregister_driver(&driver
);
5656 module_init(alsa_card_hdsp_init
)
5657 module_exit(alsa_card_hdsp_exit
)