FRV: Use generic show_interrupts()
[cris-mirror.git] / drivers / gpu / drm / nouveau / nv50_instmem.c
bloba6f8aa651fc6e585c5af4104c7b0e9146a45c3b9
1 /*
2 * Copyright (C) 2007 Ben Skeggs.
4 * All Rights Reserved.
6 * Permission is hereby granted, free of charge, to any person obtaining
7 * a copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sublicense, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial
16 * portions of the Software.
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
19 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
21 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
22 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
23 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
24 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
28 #include "drmP.h"
29 #include "drm.h"
31 #include "nouveau_drv.h"
32 #include "nouveau_vm.h"
34 #define BAR1_VM_BASE 0x0020000000ULL
35 #define BAR1_VM_SIZE pci_resource_len(dev->pdev, 1)
36 #define BAR3_VM_BASE 0x0000000000ULL
37 #define BAR3_VM_SIZE pci_resource_len(dev->pdev, 3)
39 struct nv50_instmem_priv {
40 uint32_t save1700[5]; /* 0x1700->0x1710 */
42 struct nouveau_gpuobj *bar1_dmaobj;
43 struct nouveau_gpuobj *bar3_dmaobj;
46 static void
47 nv50_channel_del(struct nouveau_channel **pchan)
49 struct nouveau_channel *chan;
51 chan = *pchan;
52 *pchan = NULL;
53 if (!chan)
54 return;
56 nouveau_gpuobj_ref(NULL, &chan->ramfc);
57 nouveau_vm_ref(NULL, &chan->vm, chan->vm_pd);
58 nouveau_gpuobj_ref(NULL, &chan->vm_pd);
59 if (drm_mm_initialized(&chan->ramin_heap))
60 drm_mm_takedown(&chan->ramin_heap);
61 nouveau_gpuobj_ref(NULL, &chan->ramin);
62 kfree(chan);
65 static int
66 nv50_channel_new(struct drm_device *dev, u32 size, struct nouveau_vm *vm,
67 struct nouveau_channel **pchan)
69 struct drm_nouveau_private *dev_priv = dev->dev_private;
70 u32 pgd = (dev_priv->chipset == 0x50) ? 0x1400 : 0x0200;
71 u32 fc = (dev_priv->chipset == 0x50) ? 0x0000 : 0x4200;
72 struct nouveau_channel *chan;
73 int ret, i;
75 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
76 if (!chan)
77 return -ENOMEM;
78 chan->dev = dev;
80 ret = nouveau_gpuobj_new(dev, NULL, size, 0x1000, 0, &chan->ramin);
81 if (ret) {
82 nv50_channel_del(&chan);
83 return ret;
86 ret = drm_mm_init(&chan->ramin_heap, 0x6000, chan->ramin->size);
87 if (ret) {
88 nv50_channel_del(&chan);
89 return ret;
92 ret = nouveau_gpuobj_new_fake(dev, chan->ramin->pinst == ~0 ? ~0 :
93 chan->ramin->pinst + pgd,
94 chan->ramin->vinst + pgd,
95 0x4000, NVOBJ_FLAG_ZERO_ALLOC,
96 &chan->vm_pd);
97 if (ret) {
98 nv50_channel_del(&chan);
99 return ret;
102 for (i = 0; i < 0x4000; i += 8) {
103 nv_wo32(chan->vm_pd, i + 0, 0x00000000);
104 nv_wo32(chan->vm_pd, i + 4, 0xdeadcafe);
107 ret = nouveau_vm_ref(vm, &chan->vm, chan->vm_pd);
108 if (ret) {
109 nv50_channel_del(&chan);
110 return ret;
113 ret = nouveau_gpuobj_new_fake(dev, chan->ramin->pinst == ~0 ? ~0 :
114 chan->ramin->pinst + fc,
115 chan->ramin->vinst + fc, 0x100,
116 NVOBJ_FLAG_ZERO_ALLOC, &chan->ramfc);
117 if (ret) {
118 nv50_channel_del(&chan);
119 return ret;
122 *pchan = chan;
123 return 0;
127 nv50_instmem_init(struct drm_device *dev)
129 struct drm_nouveau_private *dev_priv = dev->dev_private;
130 struct nv50_instmem_priv *priv;
131 struct nouveau_channel *chan;
132 struct nouveau_vm *vm;
133 int ret, i;
134 u32 tmp;
136 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
137 if (!priv)
138 return -ENOMEM;
139 dev_priv->engine.instmem.priv = priv;
141 /* Save state, will restore at takedown. */
142 for (i = 0x1700; i <= 0x1710; i += 4)
143 priv->save1700[(i-0x1700)/4] = nv_rd32(dev, i);
145 /* Global PRAMIN heap */
146 ret = drm_mm_init(&dev_priv->ramin_heap, 0, dev_priv->ramin_size);
147 if (ret) {
148 NV_ERROR(dev, "Failed to init RAMIN heap\n");
149 goto error;
152 /* BAR3 */
153 ret = nouveau_vm_new(dev, BAR3_VM_BASE, BAR3_VM_SIZE, BAR3_VM_BASE,
154 &dev_priv->bar3_vm);
155 if (ret)
156 goto error;
158 ret = nouveau_gpuobj_new(dev, NULL, (BAR3_VM_SIZE >> 12) * 8,
159 0x1000, NVOBJ_FLAG_DONT_MAP |
160 NVOBJ_FLAG_ZERO_ALLOC,
161 &dev_priv->bar3_vm->pgt[0].obj[0]);
162 if (ret)
163 goto error;
164 dev_priv->bar3_vm->pgt[0].refcount[0] = 1;
166 nv50_instmem_map(dev_priv->bar3_vm->pgt[0].obj[0]);
168 ret = nv50_channel_new(dev, 128 * 1024, dev_priv->bar3_vm, &chan);
169 if (ret)
170 goto error;
171 dev_priv->channels.ptr[0] = dev_priv->channels.ptr[127] = chan;
173 ret = nv50_gpuobj_dma_new(chan, 0x0000, BAR3_VM_BASE, BAR3_VM_SIZE,
174 NV_MEM_TARGET_VM, NV_MEM_ACCESS_VM,
175 NV_MEM_TYPE_VM, NV_MEM_COMP_VM,
176 &priv->bar3_dmaobj);
177 if (ret)
178 goto error;
180 nv_wr32(dev, 0x001704, 0x00000000 | (chan->ramin->vinst >> 12));
181 nv_wr32(dev, 0x001704, 0x40000000 | (chan->ramin->vinst >> 12));
182 nv_wr32(dev, 0x00170c, 0x80000000 | (priv->bar3_dmaobj->cinst >> 4));
184 dev_priv->engine.instmem.flush(dev);
185 dev_priv->ramin_available = true;
187 tmp = nv_ro32(chan->ramin, 0);
188 nv_wo32(chan->ramin, 0, ~tmp);
189 if (nv_ro32(chan->ramin, 0) != ~tmp) {
190 NV_ERROR(dev, "PRAMIN readback failed\n");
191 ret = -EIO;
192 goto error;
194 nv_wo32(chan->ramin, 0, tmp);
196 /* BAR1 */
197 ret = nouveau_vm_new(dev, BAR1_VM_BASE, BAR1_VM_SIZE, BAR1_VM_BASE, &vm);
198 if (ret)
199 goto error;
201 ret = nouveau_vm_ref(vm, &dev_priv->bar1_vm, chan->vm_pd);
202 if (ret)
203 goto error;
204 nouveau_vm_ref(NULL, &vm, NULL);
206 ret = nv50_gpuobj_dma_new(chan, 0x0000, BAR1_VM_BASE, BAR1_VM_SIZE,
207 NV_MEM_TARGET_VM, NV_MEM_ACCESS_VM,
208 NV_MEM_TYPE_VM, NV_MEM_COMP_VM,
209 &priv->bar1_dmaobj);
210 if (ret)
211 goto error;
213 nv_wr32(dev, 0x001708, 0x80000000 | (priv->bar1_dmaobj->cinst >> 4));
214 for (i = 0; i < 8; i++)
215 nv_wr32(dev, 0x1900 + (i*4), 0);
217 /* Create shared channel VM, space is reserved at the beginning
218 * to catch "NULL pointer" references
220 ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
221 &dev_priv->chan_vm);
222 if (ret)
223 return ret;
225 return 0;
227 error:
228 nv50_instmem_takedown(dev);
229 return ret;
232 void
233 nv50_instmem_takedown(struct drm_device *dev)
235 struct drm_nouveau_private *dev_priv = dev->dev_private;
236 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
237 struct nouveau_channel *chan = dev_priv->channels.ptr[0];
238 int i;
240 NV_DEBUG(dev, "\n");
242 if (!priv)
243 return;
245 dev_priv->ramin_available = false;
247 nouveau_vm_ref(NULL, &dev_priv->chan_vm, NULL);
249 for (i = 0x1700; i <= 0x1710; i += 4)
250 nv_wr32(dev, i, priv->save1700[(i - 0x1700) / 4]);
252 nouveau_gpuobj_ref(NULL, &priv->bar3_dmaobj);
253 nouveau_gpuobj_ref(NULL, &priv->bar1_dmaobj);
255 nouveau_vm_ref(NULL, &dev_priv->bar1_vm, chan->vm_pd);
256 dev_priv->channels.ptr[127] = 0;
257 nv50_channel_del(&dev_priv->channels.ptr[0]);
259 nouveau_gpuobj_ref(NULL, &dev_priv->bar3_vm->pgt[0].obj[0]);
260 nouveau_vm_ref(NULL, &dev_priv->bar3_vm, NULL);
262 if (drm_mm_initialized(&dev_priv->ramin_heap))
263 drm_mm_takedown(&dev_priv->ramin_heap);
265 dev_priv->engine.instmem.priv = NULL;
266 kfree(priv);
270 nv50_instmem_suspend(struct drm_device *dev)
272 struct drm_nouveau_private *dev_priv = dev->dev_private;
274 dev_priv->ramin_available = false;
275 return 0;
278 void
279 nv50_instmem_resume(struct drm_device *dev)
281 struct drm_nouveau_private *dev_priv = dev->dev_private;
282 struct nv50_instmem_priv *priv = dev_priv->engine.instmem.priv;
283 struct nouveau_channel *chan = dev_priv->channels.ptr[0];
284 int i;
286 /* Poke the relevant regs, and pray it works :) */
287 nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12));
288 nv_wr32(dev, NV50_PUNK_UNK1710, 0);
289 nv_wr32(dev, NV50_PUNK_BAR_CFG_BASE, (chan->ramin->vinst >> 12) |
290 NV50_PUNK_BAR_CFG_BASE_VALID);
291 nv_wr32(dev, NV50_PUNK_BAR1_CTXDMA, (priv->bar1_dmaobj->cinst >> 4) |
292 NV50_PUNK_BAR1_CTXDMA_VALID);
293 nv_wr32(dev, NV50_PUNK_BAR3_CTXDMA, (priv->bar3_dmaobj->cinst >> 4) |
294 NV50_PUNK_BAR3_CTXDMA_VALID);
296 for (i = 0; i < 8; i++)
297 nv_wr32(dev, 0x1900 + (i*4), 0);
299 dev_priv->ramin_available = true;
302 struct nv50_gpuobj_node {
303 struct nouveau_mem *vram;
304 struct nouveau_vma chan_vma;
305 u32 align;
310 nv50_instmem_get(struct nouveau_gpuobj *gpuobj, u32 size, u32 align)
312 struct drm_device *dev = gpuobj->dev;
313 struct drm_nouveau_private *dev_priv = dev->dev_private;
314 struct nouveau_vram_engine *vram = &dev_priv->engine.vram;
315 struct nv50_gpuobj_node *node = NULL;
316 int ret;
318 node = kzalloc(sizeof(*node), GFP_KERNEL);
319 if (!node)
320 return -ENOMEM;
321 node->align = align;
323 size = (size + 4095) & ~4095;
324 align = max(align, (u32)4096);
326 ret = vram->get(dev, size, align, 0, 0, &node->vram);
327 if (ret) {
328 kfree(node);
329 return ret;
332 gpuobj->vinst = node->vram->offset;
334 if (gpuobj->flags & NVOBJ_FLAG_VM) {
335 u32 flags = NV_MEM_ACCESS_RW;
336 if (!(gpuobj->flags & NVOBJ_FLAG_VM_USER))
337 flags |= NV_MEM_ACCESS_SYS;
339 ret = nouveau_vm_get(dev_priv->chan_vm, size, 12, flags,
340 &node->chan_vma);
341 if (ret) {
342 vram->put(dev, &node->vram);
343 kfree(node);
344 return ret;
347 nouveau_vm_map(&node->chan_vma, node->vram);
348 gpuobj->vinst = node->chan_vma.offset;
351 gpuobj->size = size;
352 gpuobj->node = node;
353 return 0;
356 void
357 nv50_instmem_put(struct nouveau_gpuobj *gpuobj)
359 struct drm_device *dev = gpuobj->dev;
360 struct drm_nouveau_private *dev_priv = dev->dev_private;
361 struct nouveau_vram_engine *vram = &dev_priv->engine.vram;
362 struct nv50_gpuobj_node *node;
364 node = gpuobj->node;
365 gpuobj->node = NULL;
367 if (node->chan_vma.node) {
368 nouveau_vm_unmap(&node->chan_vma);
369 nouveau_vm_put(&node->chan_vma);
371 vram->put(dev, &node->vram);
372 kfree(node);
376 nv50_instmem_map(struct nouveau_gpuobj *gpuobj)
378 struct drm_nouveau_private *dev_priv = gpuobj->dev->dev_private;
379 struct nv50_gpuobj_node *node = gpuobj->node;
380 int ret;
382 ret = nouveau_vm_get(dev_priv->bar3_vm, gpuobj->size, 12,
383 NV_MEM_ACCESS_RW, &node->vram->bar_vma);
384 if (ret)
385 return ret;
387 nouveau_vm_map(&node->vram->bar_vma, node->vram);
388 gpuobj->pinst = node->vram->bar_vma.offset;
389 return 0;
392 void
393 nv50_instmem_unmap(struct nouveau_gpuobj *gpuobj)
395 struct nv50_gpuobj_node *node = gpuobj->node;
397 if (node->vram->bar_vma.node) {
398 nouveau_vm_unmap(&node->vram->bar_vma);
399 nouveau_vm_put(&node->vram->bar_vma);
403 void
404 nv50_instmem_flush(struct drm_device *dev)
406 struct drm_nouveau_private *dev_priv = dev->dev_private;
408 spin_lock(&dev_priv->ramin_lock);
409 nv_wr32(dev, 0x00330c, 0x00000001);
410 if (!nv_wait(dev, 0x00330c, 0x00000002, 0x00000000))
411 NV_ERROR(dev, "PRAMIN flush timeout\n");
412 spin_unlock(&dev_priv->ramin_lock);
415 void
416 nv84_instmem_flush(struct drm_device *dev)
418 struct drm_nouveau_private *dev_priv = dev->dev_private;
420 spin_lock(&dev_priv->ramin_lock);
421 nv_wr32(dev, 0x070000, 0x00000001);
422 if (!nv_wait(dev, 0x070000, 0x00000002, 0x00000000))
423 NV_ERROR(dev, "PRAMIN flush timeout\n");
424 spin_unlock(&dev_priv->ramin_lock);