2 * IDT CPS Gen.2 Serial RapidIO switch family support
4 * Copyright 2010 Integrated Device Technology, Inc.
5 * Alexandre Bounine <alexandre.bounine@idt.com>
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
13 #include <linux/rio.h>
14 #include <linux/rio_drv.h>
15 #include <linux/rio_ids.h>
16 #include <linux/delay.h>
19 #define LOCAL_RTE_CONF_DESTID_SEL 0x010070
20 #define LOCAL_RTE_CONF_DESTID_SEL_PSEL 0x0000001f
22 #define IDT_LT_ERR_REPORT_EN 0x03100c
24 #define IDT_PORT_ERR_REPORT_EN(n) (0x031044 + (n)*0x40)
25 #define IDT_PORT_ERR_REPORT_EN_BC 0x03ff04
27 #define IDT_PORT_ISERR_REPORT_EN(n) (0x03104C + (n)*0x40)
28 #define IDT_PORT_ISERR_REPORT_EN_BC 0x03ff0c
29 #define IDT_PORT_INIT_TX_ACQUIRED 0x00000020
31 #define IDT_LANE_ERR_REPORT_EN(n) (0x038010 + (n)*0x100)
32 #define IDT_LANE_ERR_REPORT_EN_BC 0x03ff10
34 #define IDT_DEV_CTRL_1 0xf2000c
35 #define IDT_DEV_CTRL_1_GENPW 0x02000000
36 #define IDT_DEV_CTRL_1_PRSTBEH 0x00000001
38 #define IDT_CFGBLK_ERR_CAPTURE_EN 0x020008
39 #define IDT_CFGBLK_ERR_REPORT 0xf20014
40 #define IDT_CFGBLK_ERR_REPORT_GENPW 0x00000002
42 #define IDT_AUX_PORT_ERR_CAP_EN 0x020000
43 #define IDT_AUX_ERR_REPORT_EN 0xf20018
44 #define IDT_AUX_PORT_ERR_LOG_I2C 0x00000002
45 #define IDT_AUX_PORT_ERR_LOG_JTAG 0x00000001
47 #define IDT_ISLTL_ADDRESS_CAP 0x021014
49 #define IDT_RIO_DOMAIN 0xf20020
50 #define IDT_RIO_DOMAIN_MASK 0x000000ff
52 #define IDT_PW_INFO_CSR 0xf20024
54 #define IDT_SOFT_RESET 0xf20040
55 #define IDT_SOFT_RESET_REQ 0x00030097
57 #define IDT_I2C_MCTRL 0xf20050
58 #define IDT_I2C_MCTRL_GENPW 0x04000000
60 #define IDT_JTAG_CTRL 0xf2005c
61 #define IDT_JTAG_CTRL_GENPW 0x00000002
63 #define IDT_LANE_CTRL(n) (0xff8000 + (n)*0x100)
64 #define IDT_LANE_CTRL_BC 0xffff00
65 #define IDT_LANE_CTRL_GENPW 0x00200000
66 #define IDT_LANE_DFE_1_BC 0xffff18
67 #define IDT_LANE_DFE_2_BC 0xffff1c
69 #define IDT_PORT_OPS(n) (0xf40004 + (n)*0x100)
70 #define IDT_PORT_OPS_GENPW 0x08000000
71 #define IDT_PORT_OPS_PL_ELOG 0x00000040
72 #define IDT_PORT_OPS_LL_ELOG 0x00000020
73 #define IDT_PORT_OPS_LT_ELOG 0x00000010
74 #define IDT_PORT_OPS_BC 0xf4ff04
76 #define IDT_PORT_ISERR_DET(n) (0xf40008 + (n)*0x100)
78 #define IDT_ERR_CAP 0xfd0000
79 #define IDT_ERR_CAP_LOG_OVERWR 0x00000004
81 #define IDT_ERR_RD 0xfd0004
83 #define IDT_DEFAULT_ROUTE 0xde
84 #define IDT_NO_ROUTE 0xdf
87 idtg2_route_add_entry(struct rio_mport
*mport
, u16 destid
, u8 hopcount
,
88 u16 table
, u16 route_destid
, u8 route_port
)
91 * Select routing table to update
93 if (table
== RIO_GLOBAL_TABLE
)
98 rio_mport_write_config_32(mport
, destid
, hopcount
,
99 LOCAL_RTE_CONF_DESTID_SEL
, table
);
102 * Program destination port for the specified destID
104 rio_mport_write_config_32(mport
, destid
, hopcount
,
105 RIO_STD_RTE_CONF_DESTID_SEL_CSR
,
108 rio_mport_write_config_32(mport
, destid
, hopcount
,
109 RIO_STD_RTE_CONF_PORT_SEL_CSR
,
117 idtg2_route_get_entry(struct rio_mport
*mport
, u16 destid
, u8 hopcount
,
118 u16 table
, u16 route_destid
, u8
*route_port
)
123 * Select routing table to read
125 if (table
== RIO_GLOBAL_TABLE
)
130 rio_mport_write_config_32(mport
, destid
, hopcount
,
131 LOCAL_RTE_CONF_DESTID_SEL
, table
);
133 rio_mport_write_config_32(mport
, destid
, hopcount
,
134 RIO_STD_RTE_CONF_DESTID_SEL_CSR
,
137 rio_mport_read_config_32(mport
, destid
, hopcount
,
138 RIO_STD_RTE_CONF_PORT_SEL_CSR
, &result
);
140 if (IDT_DEFAULT_ROUTE
== (u8
)result
|| IDT_NO_ROUTE
== (u8
)result
)
141 *route_port
= RIO_INVALID_ROUTE
;
143 *route_port
= (u8
)result
;
149 idtg2_route_clr_table(struct rio_mport
*mport
, u16 destid
, u8 hopcount
,
155 * Select routing table to read
157 if (table
== RIO_GLOBAL_TABLE
)
162 rio_mport_write_config_32(mport
, destid
, hopcount
,
163 LOCAL_RTE_CONF_DESTID_SEL
, table
);
165 for (i
= RIO_STD_RTE_CONF_EXTCFGEN
;
166 i
<= (RIO_STD_RTE_CONF_EXTCFGEN
| 0xff);) {
167 rio_mport_write_config_32(mport
, destid
, hopcount
,
168 RIO_STD_RTE_CONF_DESTID_SEL_CSR
, i
);
169 rio_mport_write_config_32(mport
, destid
, hopcount
,
170 RIO_STD_RTE_CONF_PORT_SEL_CSR
,
171 (IDT_DEFAULT_ROUTE
<< 24) | (IDT_DEFAULT_ROUTE
<< 16) |
172 (IDT_DEFAULT_ROUTE
<< 8) | IDT_DEFAULT_ROUTE
);
181 idtg2_set_domain(struct rio_mport
*mport
, u16 destid
, u8 hopcount
,
185 * Switch domain configuration operates only at global level
187 rio_mport_write_config_32(mport
, destid
, hopcount
,
188 IDT_RIO_DOMAIN
, (u32
)sw_domain
);
193 idtg2_get_domain(struct rio_mport
*mport
, u16 destid
, u8 hopcount
,
199 * Switch domain configuration operates only at global level
201 rio_mport_read_config_32(mport
, destid
, hopcount
,
202 IDT_RIO_DOMAIN
, ®val
);
204 *sw_domain
= (u8
)(regval
& 0xff);
210 idtg2_em_init(struct rio_dev
*rdev
)
216 * This routine performs device-specific initialization only.
217 * All standard EM configuration should be performed at upper level.
220 pr_debug("RIO: %s [%d:%d]\n", __func__
, rdev
->destid
, rdev
->hopcount
);
222 /* Set Port-Write info CSR: PRIO=3 and CRF=1 */
223 rio_write_config_32(rdev
, IDT_PW_INFO_CSR
, 0x0000e000);
226 * Configure LT LAYER error reporting.
229 /* Enable standard (RIO.p8) error reporting */
230 rio_write_config_32(rdev
, IDT_LT_ERR_REPORT_EN
,
231 REM_LTL_ERR_ILLTRAN
| REM_LTL_ERR_UNSOLR
|
232 REM_LTL_ERR_UNSUPTR
);
234 /* Use Port-Writes for LT layer error reporting.
235 * Enable per-port reset
237 rio_read_config_32(rdev
, IDT_DEV_CTRL_1
, ®val
);
238 rio_write_config_32(rdev
, IDT_DEV_CTRL_1
,
239 regval
| IDT_DEV_CTRL_1_GENPW
| IDT_DEV_CTRL_1_PRSTBEH
);
242 * Configure PORT error reporting.
245 /* Report all RIO.p8 errors supported by device */
246 rio_write_config_32(rdev
, IDT_PORT_ERR_REPORT_EN_BC
, 0x807e8037);
248 /* Configure reporting of implementation specific errors/events */
249 rio_write_config_32(rdev
, IDT_PORT_ISERR_REPORT_EN_BC
,
250 IDT_PORT_INIT_TX_ACQUIRED
);
252 /* Use Port-Writes for port error reporting and enable error logging */
253 tmp
= RIO_GET_TOTAL_PORTS(rdev
->swpinfo
);
254 for (i
= 0; i
< tmp
; i
++) {
255 rio_read_config_32(rdev
, IDT_PORT_OPS(i
), ®val
);
256 rio_write_config_32(rdev
,
257 IDT_PORT_OPS(i
), regval
| IDT_PORT_OPS_GENPW
|
258 IDT_PORT_OPS_PL_ELOG
|
259 IDT_PORT_OPS_LL_ELOG
|
260 IDT_PORT_OPS_LT_ELOG
);
262 /* Overwrite error log if full */
263 rio_write_config_32(rdev
, IDT_ERR_CAP
, IDT_ERR_CAP_LOG_OVERWR
);
266 * Configure LANE error reporting.
269 /* Disable line error reporting */
270 rio_write_config_32(rdev
, IDT_LANE_ERR_REPORT_EN_BC
, 0);
272 /* Use Port-Writes for lane error reporting (when enabled)
273 * (do per-lane update because lanes may have different configuration)
275 tmp
= (rdev
->did
== RIO_DID_IDTCPS1848
) ? 48 : 16;
276 for (i
= 0; i
< tmp
; i
++) {
277 rio_read_config_32(rdev
, IDT_LANE_CTRL(i
), ®val
);
278 rio_write_config_32(rdev
, IDT_LANE_CTRL(i
),
279 regval
| IDT_LANE_CTRL_GENPW
);
283 * Configure AUX error reporting.
286 /* Disable JTAG and I2C Error capture */
287 rio_write_config_32(rdev
, IDT_AUX_PORT_ERR_CAP_EN
, 0);
289 /* Disable JTAG and I2C Error reporting/logging */
290 rio_write_config_32(rdev
, IDT_AUX_ERR_REPORT_EN
, 0);
292 /* Disable Port-Write notification from JTAG */
293 rio_write_config_32(rdev
, IDT_JTAG_CTRL
, 0);
295 /* Disable Port-Write notification from I2C */
296 rio_read_config_32(rdev
, IDT_I2C_MCTRL
, ®val
);
297 rio_write_config_32(rdev
, IDT_I2C_MCTRL
, regval
& ~IDT_I2C_MCTRL_GENPW
);
300 * Configure CFG_BLK error reporting.
303 /* Disable Configuration Block error capture */
304 rio_write_config_32(rdev
, IDT_CFGBLK_ERR_CAPTURE_EN
, 0);
306 /* Disable Port-Writes for Configuration Block error reporting */
307 rio_read_config_32(rdev
, IDT_CFGBLK_ERR_REPORT
, ®val
);
308 rio_write_config_32(rdev
, IDT_CFGBLK_ERR_REPORT
,
309 regval
& ~IDT_CFGBLK_ERR_REPORT_GENPW
);
311 /* set TVAL = ~50us */
312 rio_write_config_32(rdev
,
313 rdev
->phys_efptr
+ RIO_PORT_LINKTO_CTL_CSR
, 0x8e << 8);
319 idtg2_em_handler(struct rio_dev
*rdev
, u8 portnum
)
321 u32 regval
, em_perrdet
, em_ltlerrdet
;
323 rio_read_config_32(rdev
,
324 rdev
->em_efptr
+ RIO_EM_LTL_ERR_DETECT
, &em_ltlerrdet
);
326 /* Service Logical/Transport Layer Error(s) */
327 if (em_ltlerrdet
& REM_LTL_ERR_IMPSPEC
) {
328 /* Implementation specific error reported */
329 rio_read_config_32(rdev
,
330 IDT_ISLTL_ADDRESS_CAP
, ®val
);
332 pr_debug("RIO: %s Implementation Specific LTL errors" \
334 rio_name(rdev
), em_ltlerrdet
, regval
);
336 /* Clear implementation specific address capture CSR */
337 rio_write_config_32(rdev
, IDT_ISLTL_ADDRESS_CAP
, 0);
342 rio_read_config_32(rdev
,
343 rdev
->em_efptr
+ RIO_EM_PN_ERR_DETECT(portnum
), &em_perrdet
);
345 /* Service Port-Level Error(s) */
346 if (em_perrdet
& REM_PED_IMPL_SPEC
) {
347 /* Implementation Specific port error reported */
349 /* Get IS errors reported */
350 rio_read_config_32(rdev
,
351 IDT_PORT_ISERR_DET(portnum
), ®val
);
353 pr_debug("RIO: %s Implementation Specific Port" \
354 " errors 0x%x\n", rio_name(rdev
), regval
);
356 /* Clear all implementation specific events */
357 rio_write_config_32(rdev
,
358 IDT_PORT_ISERR_DET(portnum
), 0);
366 idtg2_show_errlog(struct device
*dev
, struct device_attribute
*attr
, char *buf
)
368 struct rio_dev
*rdev
= to_rio_dev(dev
);
372 while (!rio_read_config_32(rdev
, IDT_ERR_RD
, ®val
)) {
373 if (!regval
) /* 0 = end of log */
375 len
+= snprintf(buf
+ len
, PAGE_SIZE
- len
,
377 if (len
>= (PAGE_SIZE
- 10))
384 static DEVICE_ATTR(errlog
, S_IRUGO
, idtg2_show_errlog
, NULL
);
386 static int idtg2_sysfs(struct rio_dev
*rdev
, int create
)
388 struct device
*dev
= &rdev
->dev
;
391 if (create
== RIO_SW_SYSFS_CREATE
) {
392 /* Initialize sysfs entries */
393 err
= device_create_file(dev
, &dev_attr_errlog
);
395 dev_err(dev
, "Unable create sysfs errlog file\n");
397 device_remove_file(dev
, &dev_attr_errlog
);
402 static int idtg2_switch_init(struct rio_dev
*rdev
, int do_enum
)
404 pr_debug("RIO: %s for %s\n", __func__
, rio_name(rdev
));
405 rdev
->rswitch
->add_entry
= idtg2_route_add_entry
;
406 rdev
->rswitch
->get_entry
= idtg2_route_get_entry
;
407 rdev
->rswitch
->clr_table
= idtg2_route_clr_table
;
408 rdev
->rswitch
->set_domain
= idtg2_set_domain
;
409 rdev
->rswitch
->get_domain
= idtg2_get_domain
;
410 rdev
->rswitch
->em_init
= idtg2_em_init
;
411 rdev
->rswitch
->em_handle
= idtg2_em_handler
;
412 rdev
->rswitch
->sw_sysfs
= idtg2_sysfs
;
417 DECLARE_RIO_SWITCH_INIT(RIO_VID_IDT
, RIO_DID_IDTCPS1848
, idtg2_switch_init
);
418 DECLARE_RIO_SWITCH_INIT(RIO_VID_IDT
, RIO_DID_IDTCPS1616
, idtg2_switch_init
);
419 DECLARE_RIO_SWITCH_INIT(RIO_VID_IDT
, RIO_DID_IDTVPS1616
, idtg2_switch_init
);
420 DECLARE_RIO_SWITCH_INIT(RIO_VID_IDT
, RIO_DID_IDTSPS1616
, idtg2_switch_init
);