2 * Copyright (C) 2007 Atmel Corporation.
3 * Copyright (C) 2011 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
8 #include <linux/module.h>
12 #include <linux/of_address.h>
13 #include <linux/pinctrl/machine.h>
15 #include <asm/system_misc.h>
16 #include <asm/mach/map.h>
18 #include <mach/hardware.h>
20 #include <mach/at91_dbgu.h>
21 #include <mach/at91_pmc.h>
23 #include "at91_shdwc.h"
27 struct at91_init_soc __initdata at91_boot_soc
;
29 struct at91_socinfo at91_soc_initdata
;
30 EXPORT_SYMBOL(at91_soc_initdata
);
32 void __init
at91rm9200_set_type(int type
)
34 if (type
== ARCH_REVISON_9200_PQFP
)
35 at91_soc_initdata
.subtype
= AT91_SOC_RM9200_PQFP
;
37 at91_soc_initdata
.subtype
= AT91_SOC_RM9200_BGA
;
39 pr_info("AT91: filled in soc subtype: %s\n",
40 at91_get_soc_subtype(&at91_soc_initdata
));
43 void __init
at91_init_irq_default(void)
45 at91_init_interrupts(at91_boot_soc
.default_irq_priority
);
48 void __init
at91_init_interrupts(unsigned int *priority
)
50 /* Initialize the AIC interrupt controller */
51 at91_aic_init(priority
, at91_boot_soc
.extern_irq
);
53 /* Enable GPIO interrupts */
54 at91_gpio_irq_setup();
57 void __iomem
*at91_ramc_base
[2];
58 EXPORT_SYMBOL_GPL(at91_ramc_base
);
60 void __init
at91_ioremap_ramc(int id
, u32 addr
, u32 size
)
62 if (id
< 0 || id
> 1) {
63 pr_emerg("Wrong RAM controller id (%d), cannot continue\n", id
);
66 at91_ramc_base
[id
] = ioremap(addr
, size
);
67 if (!at91_ramc_base
[id
])
68 panic("Impossible to ioremap ramc.%d 0x%x\n", id
, addr
);
71 static struct map_desc sram_desc
[2] __initdata
;
73 void __init
at91_init_sram(int bank
, unsigned long base
, unsigned int length
)
75 struct map_desc
*desc
= &sram_desc
[bank
];
77 desc
->virtual = (unsigned long)AT91_IO_VIRT_BASE
- length
;
79 desc
->virtual -= sram_desc
[bank
- 1].length
;
81 desc
->pfn
= __phys_to_pfn(base
);
82 desc
->length
= length
;
83 desc
->type
= MT_MEMORY_NONCACHED
;
85 pr_info("AT91: sram at 0x%lx of 0x%x mapped at 0x%lx\n",
86 base
, length
, desc
->virtual);
88 iotable_init(desc
, 1);
91 static struct map_desc at91_io_desc __initdata __maybe_unused
= {
92 .virtual = (unsigned long)AT91_VA_BASE_SYS
,
93 .pfn
= __phys_to_pfn(AT91_BASE_SYS
),
98 static void __init
soc_detect(u32 dbgu_base
)
102 cidr
= __raw_readl(AT91_IO_P2V(dbgu_base
) + AT91_DBGU_CIDR
);
103 socid
= cidr
& ~AT91_CIDR_VERSION
;
106 case ARCH_ID_AT91RM9200
:
107 at91_soc_initdata
.type
= AT91_SOC_RM9200
;
108 if (at91_soc_initdata
.subtype
== AT91_SOC_SUBTYPE_UNKNOWN
)
109 at91_soc_initdata
.subtype
= AT91_SOC_RM9200_BGA
;
110 at91_boot_soc
= at91rm9200_soc
;
113 case ARCH_ID_AT91SAM9260
:
114 at91_soc_initdata
.type
= AT91_SOC_SAM9260
;
115 at91_soc_initdata
.subtype
= AT91_SOC_SUBTYPE_NONE
;
116 at91_boot_soc
= at91sam9260_soc
;
119 case ARCH_ID_AT91SAM9261
:
120 at91_soc_initdata
.type
= AT91_SOC_SAM9261
;
121 at91_soc_initdata
.subtype
= AT91_SOC_SUBTYPE_NONE
;
122 at91_boot_soc
= at91sam9261_soc
;
125 case ARCH_ID_AT91SAM9263
:
126 at91_soc_initdata
.type
= AT91_SOC_SAM9263
;
127 at91_soc_initdata
.subtype
= AT91_SOC_SUBTYPE_NONE
;
128 at91_boot_soc
= at91sam9263_soc
;
131 case ARCH_ID_AT91SAM9G20
:
132 at91_soc_initdata
.type
= AT91_SOC_SAM9G20
;
133 at91_soc_initdata
.subtype
= AT91_SOC_SUBTYPE_NONE
;
134 at91_boot_soc
= at91sam9260_soc
;
137 case ARCH_ID_AT91SAM9G45
:
138 at91_soc_initdata
.type
= AT91_SOC_SAM9G45
;
139 if (cidr
== ARCH_ID_AT91SAM9G45ES
)
140 at91_soc_initdata
.subtype
= AT91_SOC_SAM9G45ES
;
141 at91_boot_soc
= at91sam9g45_soc
;
144 case ARCH_ID_AT91SAM9RL64
:
145 at91_soc_initdata
.type
= AT91_SOC_SAM9RL
;
146 at91_soc_initdata
.subtype
= AT91_SOC_SUBTYPE_NONE
;
147 at91_boot_soc
= at91sam9rl_soc
;
150 case ARCH_ID_AT91SAM9X5
:
151 at91_soc_initdata
.type
= AT91_SOC_SAM9X5
;
152 at91_boot_soc
= at91sam9x5_soc
;
155 case ARCH_ID_AT91SAM9N12
:
156 at91_soc_initdata
.type
= AT91_SOC_SAM9N12
;
157 at91_boot_soc
= at91sam9n12_soc
;
160 case ARCH_ID_SAMA5D3
:
161 at91_soc_initdata
.type
= AT91_SOC_SAMA5D3
;
162 at91_boot_soc
= sama5d3_soc
;
167 if ((socid
& ~AT91_CIDR_EXT
) == ARCH_ID_AT91SAM9G10
) {
168 at91_soc_initdata
.type
= AT91_SOC_SAM9G10
;
169 at91_soc_initdata
.subtype
= AT91_SOC_SUBTYPE_NONE
;
170 at91_boot_soc
= at91sam9261_soc
;
173 else if ((cidr
& AT91_CIDR_ARCH
) == ARCH_FAMILY_AT91SAM9XE
) {
174 at91_soc_initdata
.type
= AT91_SOC_SAM9260
;
175 at91_soc_initdata
.subtype
= AT91_SOC_SAM9XE
;
176 at91_boot_soc
= at91sam9260_soc
;
179 if (!at91_soc_is_detected())
182 at91_soc_initdata
.cidr
= cidr
;
184 /* sub version of soc */
185 at91_soc_initdata
.exid
= __raw_readl(AT91_IO_P2V(dbgu_base
) + AT91_DBGU_EXID
);
187 if (at91_soc_initdata
.type
== AT91_SOC_SAM9G45
) {
188 switch (at91_soc_initdata
.exid
) {
189 case ARCH_EXID_AT91SAM9M10
:
190 at91_soc_initdata
.subtype
= AT91_SOC_SAM9M10
;
192 case ARCH_EXID_AT91SAM9G46
:
193 at91_soc_initdata
.subtype
= AT91_SOC_SAM9G46
;
195 case ARCH_EXID_AT91SAM9M11
:
196 at91_soc_initdata
.subtype
= AT91_SOC_SAM9M11
;
201 if (at91_soc_initdata
.type
== AT91_SOC_SAM9X5
) {
202 switch (at91_soc_initdata
.exid
) {
203 case ARCH_EXID_AT91SAM9G15
:
204 at91_soc_initdata
.subtype
= AT91_SOC_SAM9G15
;
206 case ARCH_EXID_AT91SAM9G35
:
207 at91_soc_initdata
.subtype
= AT91_SOC_SAM9G35
;
209 case ARCH_EXID_AT91SAM9X35
:
210 at91_soc_initdata
.subtype
= AT91_SOC_SAM9X35
;
212 case ARCH_EXID_AT91SAM9G25
:
213 at91_soc_initdata
.subtype
= AT91_SOC_SAM9G25
;
215 case ARCH_EXID_AT91SAM9X25
:
216 at91_soc_initdata
.subtype
= AT91_SOC_SAM9X25
;
221 if (at91_soc_initdata
.type
== AT91_SOC_SAMA5D3
) {
222 switch (at91_soc_initdata
.exid
) {
223 case ARCH_EXID_SAMA5D31
:
224 at91_soc_initdata
.subtype
= AT91_SOC_SAMA5D31
;
226 case ARCH_EXID_SAMA5D33
:
227 at91_soc_initdata
.subtype
= AT91_SOC_SAMA5D33
;
229 case ARCH_EXID_SAMA5D34
:
230 at91_soc_initdata
.subtype
= AT91_SOC_SAMA5D34
;
232 case ARCH_EXID_SAMA5D35
:
233 at91_soc_initdata
.subtype
= AT91_SOC_SAMA5D35
;
239 static const char *soc_name
[] = {
240 [AT91_SOC_RM9200
] = "at91rm9200",
241 [AT91_SOC_SAM9260
] = "at91sam9260",
242 [AT91_SOC_SAM9261
] = "at91sam9261",
243 [AT91_SOC_SAM9263
] = "at91sam9263",
244 [AT91_SOC_SAM9G10
] = "at91sam9g10",
245 [AT91_SOC_SAM9G20
] = "at91sam9g20",
246 [AT91_SOC_SAM9G45
] = "at91sam9g45",
247 [AT91_SOC_SAM9RL
] = "at91sam9rl",
248 [AT91_SOC_SAM9X5
] = "at91sam9x5",
249 [AT91_SOC_SAM9N12
] = "at91sam9n12",
250 [AT91_SOC_SAMA5D3
] = "sama5d3",
251 [AT91_SOC_UNKNOWN
] = "Unknown",
254 const char *at91_get_soc_type(struct at91_socinfo
*c
)
256 return soc_name
[c
->type
];
258 EXPORT_SYMBOL(at91_get_soc_type
);
260 static const char *soc_subtype_name
[] = {
261 [AT91_SOC_RM9200_BGA
] = "at91rm9200 BGA",
262 [AT91_SOC_RM9200_PQFP
] = "at91rm9200 PQFP",
263 [AT91_SOC_SAM9XE
] = "at91sam9xe",
264 [AT91_SOC_SAM9G45ES
] = "at91sam9g45es",
265 [AT91_SOC_SAM9M10
] = "at91sam9m10",
266 [AT91_SOC_SAM9G46
] = "at91sam9g46",
267 [AT91_SOC_SAM9M11
] = "at91sam9m11",
268 [AT91_SOC_SAM9G15
] = "at91sam9g15",
269 [AT91_SOC_SAM9G35
] = "at91sam9g35",
270 [AT91_SOC_SAM9X35
] = "at91sam9x35",
271 [AT91_SOC_SAM9G25
] = "at91sam9g25",
272 [AT91_SOC_SAM9X25
] = "at91sam9x25",
273 [AT91_SOC_SAMA5D31
] = "sama5d31",
274 [AT91_SOC_SAMA5D33
] = "sama5d33",
275 [AT91_SOC_SAMA5D34
] = "sama5d34",
276 [AT91_SOC_SAMA5D35
] = "sama5d35",
277 [AT91_SOC_SUBTYPE_NONE
] = "None",
278 [AT91_SOC_SUBTYPE_UNKNOWN
] = "Unknown",
281 const char *at91_get_soc_subtype(struct at91_socinfo
*c
)
283 return soc_subtype_name
[c
->subtype
];
285 EXPORT_SYMBOL(at91_get_soc_subtype
);
287 void __init
at91_map_io(void)
289 /* Map peripherals */
290 iotable_init(&at91_io_desc
, 1);
292 at91_soc_initdata
.type
= AT91_SOC_UNKNOWN
;
293 at91_soc_initdata
.subtype
= AT91_SOC_SUBTYPE_UNKNOWN
;
295 soc_detect(AT91_BASE_DBGU0
);
296 if (!at91_soc_is_detected())
297 soc_detect(AT91_BASE_DBGU1
);
299 if (!at91_soc_is_detected())
300 panic("AT91: Impossible to detect the SOC type");
302 pr_info("AT91: Detected soc type: %s\n",
303 at91_get_soc_type(&at91_soc_initdata
));
304 if (at91_soc_initdata
.subtype
!= AT91_SOC_SUBTYPE_NONE
)
305 pr_info("AT91: Detected soc subtype: %s\n",
306 at91_get_soc_subtype(&at91_soc_initdata
));
308 if (!at91_soc_is_enabled())
309 panic("AT91: Soc not enabled");
311 if (at91_boot_soc
.map_io
)
312 at91_boot_soc
.map_io();
315 void __iomem
*at91_shdwc_base
= NULL
;
317 static void at91sam9_poweroff(void)
319 at91_shdwc_write(AT91_SHDW_CR
, AT91_SHDW_KEY
| AT91_SHDW_SHDW
);
322 void __init
at91_ioremap_shdwc(u32 base_addr
)
324 at91_shdwc_base
= ioremap(base_addr
, 16);
325 if (!at91_shdwc_base
)
326 panic("Impossible to ioremap at91_shdwc_base\n");
327 pm_power_off
= at91sam9_poweroff
;
330 void __iomem
*at91_rstc_base
;
332 void __init
at91_ioremap_rstc(u32 base_addr
)
334 at91_rstc_base
= ioremap(base_addr
, 16);
336 panic("Impossible to ioremap at91_rstc_base\n");
339 void __iomem
*at91_matrix_base
;
340 EXPORT_SYMBOL_GPL(at91_matrix_base
);
342 void __init
at91_ioremap_matrix(u32 base_addr
)
344 at91_matrix_base
= ioremap(base_addr
, 512);
345 if (!at91_matrix_base
)
346 panic("Impossible to ioremap at91_matrix_base\n");
349 #if defined(CONFIG_OF)
350 static struct of_device_id rstc_ids
[] = {
351 { .compatible
= "atmel,at91sam9260-rstc", .data
= at91sam9_alt_restart
},
352 { .compatible
= "atmel,at91sam9g45-rstc", .data
= at91sam9g45_restart
},
356 static void at91_dt_rstc(void)
358 struct device_node
*np
;
359 const struct of_device_id
*of_id
;
361 np
= of_find_matching_node(NULL
, rstc_ids
);
363 panic("unable to find compatible rstc node in dtb\n");
365 at91_rstc_base
= of_iomap(np
, 0);
367 panic("unable to map rstc cpu registers\n");
369 of_id
= of_match_node(rstc_ids
, np
);
371 panic("AT91: rtsc no restart function available\n");
373 arm_pm_restart
= of_id
->data
;
378 static struct of_device_id ramc_ids
[] = {
379 { .compatible
= "atmel,at91rm9200-sdramc" },
380 { .compatible
= "atmel,at91sam9260-sdramc" },
381 { .compatible
= "atmel,at91sam9g45-ddramc" },
385 static void at91_dt_ramc(void)
387 struct device_node
*np
;
389 np
= of_find_matching_node(NULL
, ramc_ids
);
391 panic("unable to find compatible ram controller node in dtb\n");
393 at91_ramc_base
[0] = of_iomap(np
, 0);
394 if (!at91_ramc_base
[0])
395 panic("unable to map ramc[0] cpu registers\n");
396 /* the controller may have 2 banks */
397 at91_ramc_base
[1] = of_iomap(np
, 1);
402 static struct of_device_id shdwc_ids
[] = {
403 { .compatible
= "atmel,at91sam9260-shdwc", },
404 { .compatible
= "atmel,at91sam9rl-shdwc", },
405 { .compatible
= "atmel,at91sam9x5-shdwc", },
409 static const char *shdwc_wakeup_modes
[] = {
410 [AT91_SHDW_WKMODE0_NONE
] = "none",
411 [AT91_SHDW_WKMODE0_HIGH
] = "high",
412 [AT91_SHDW_WKMODE0_LOW
] = "low",
413 [AT91_SHDW_WKMODE0_ANYLEVEL
] = "any",
416 const int at91_dtget_shdwc_wakeup_mode(struct device_node
*np
)
421 err
= of_property_read_string(np
, "atmel,wakeup-mode", &pm
);
423 return AT91_SHDW_WKMODE0_ANYLEVEL
;
425 for (i
= 0; i
< ARRAY_SIZE(shdwc_wakeup_modes
); i
++)
426 if (!strcasecmp(pm
, shdwc_wakeup_modes
[i
]))
432 static void at91_dt_shdwc(void)
434 struct device_node
*np
;
439 np
= of_find_matching_node(NULL
, shdwc_ids
);
441 pr_debug("AT91: unable to find compatible shutdown (shdwc) controller node in dtb\n");
445 at91_shdwc_base
= of_iomap(np
, 0);
446 if (!at91_shdwc_base
)
447 panic("AT91: unable to map shdwc cpu registers\n");
449 wakeup_mode
= at91_dtget_shdwc_wakeup_mode(np
);
450 if (wakeup_mode
< 0) {
451 pr_warn("AT91: shdwc unknown wakeup mode\n");
455 if (!of_property_read_u32(np
, "atmel,wakeup-counter", ®
)) {
456 if (reg
> AT91_SHDW_CPTWK0_MAX
) {
457 pr_warn("AT91: shdwc wakeup counter 0x%x > 0x%x reduce it to 0x%x\n",
458 reg
, AT91_SHDW_CPTWK0_MAX
, AT91_SHDW_CPTWK0_MAX
);
459 reg
= AT91_SHDW_CPTWK0_MAX
;
461 mode
|= AT91_SHDW_CPTWK0_(reg
);
464 if (of_property_read_bool(np
, "atmel,wakeup-rtc-timer"))
465 mode
|= AT91_SHDW_RTCWKEN
;
467 if (of_property_read_bool(np
, "atmel,wakeup-rtt-timer"))
468 mode
|= AT91_SHDW_RTTWKEN
;
470 at91_shdwc_write(AT91_SHDW_MR
, wakeup_mode
| mode
);
473 pm_power_off
= at91sam9_poweroff
;
478 void __init
at91rm9200_dt_initialize(void)
482 /* Init clock subsystem */
483 at91_dt_clock_init();
485 /* Register the processor-specific clocks */
486 at91_boot_soc
.register_clocks();
488 at91_boot_soc
.init();
491 void __init
at91_dt_initialize(void)
497 /* Init clock subsystem */
498 at91_dt_clock_init();
500 /* Register the processor-specific clocks */
501 at91_boot_soc
.register_clocks();
503 if (at91_boot_soc
.init
)
504 at91_boot_soc
.init();
508 void __init
at91_initialize(unsigned long main_clock
)
510 at91_boot_soc
.ioremap_registers();
512 /* Init clock subsystem */
513 at91_clock_init(main_clock
);
515 /* Register the processor-specific clocks */
516 at91_boot_soc
.register_clocks();
518 at91_boot_soc
.init();
520 pinctrl_provide_dummies();