1 #ifndef _ASM_X86_BITOPS_H
2 #define _ASM_X86_BITOPS_H
5 * Copyright 1992, Linus Torvalds.
7 * Note: inlines with more than a single statement should be marked
8 * __always_inline to avoid problems with older gcc's inlining heuristics.
11 #ifndef _LINUX_BITOPS_H
12 #error only <linux/bitops.h> can be included directly
15 #include <linux/compiler.h>
16 #include <asm/alternative.h>
18 #define BIT_64(n) (U64_C(1) << (n))
21 * These have to be done with inline assembly: that way the bit-setting
22 * is guaranteed to be atomic. All bit operations return 0 if the bit
23 * was cleared before the operation and != 0 if it was not.
25 * bit 0 is the LSB of addr; bit 32 is the LSB of (addr+1).
28 #if __GNUC__ < 4 || (__GNUC__ == 4 && __GNUC_MINOR__ < 1)
29 /* Technically wrong, but this avoids compilation errors on some gcc
31 #define BITOP_ADDR(x) "=m" (*(volatile long *) (x))
33 #define BITOP_ADDR(x) "+m" (*(volatile long *) (x))
36 #define ADDR BITOP_ADDR(addr)
39 * We do the locked ops that don't return the old value as
40 * a mask operation on a byte.
42 #define IS_IMMEDIATE(nr) (__builtin_constant_p(nr))
43 #define CONST_MASK_ADDR(nr, addr) BITOP_ADDR((void *)(addr) + ((nr)>>3))
44 #define CONST_MASK(nr) (1 << ((nr) & 7))
47 * set_bit - Atomically set a bit in memory
49 * @addr: the address to start counting from
51 * This function is atomic and may not be reordered. See __set_bit()
52 * if you do not require the atomic guarantees.
54 * Note: there are no guarantees that this function will not be reordered
55 * on non x86 architectures, so if you are writing portable code,
56 * make sure not to rely on its reordering guarantees.
58 * Note that @nr may be almost arbitrarily large; this function is not
59 * restricted to acting on a single-word quantity.
61 static __always_inline
void
62 set_bit(unsigned int nr
, volatile unsigned long *addr
)
64 if (IS_IMMEDIATE(nr
)) {
65 asm volatile(LOCK_PREFIX
"orb %1,%0"
66 : CONST_MASK_ADDR(nr
, addr
)
67 : "iq" ((u8
)CONST_MASK(nr
))
70 asm volatile(LOCK_PREFIX
"bts %1,%0"
71 : BITOP_ADDR(addr
) : "Ir" (nr
) : "memory");
76 * __set_bit - Set a bit in memory
78 * @addr: the address to start counting from
80 * Unlike set_bit(), this function is non-atomic and may be reordered.
81 * If it's called on the same region of memory simultaneously, the effect
82 * may be that only one operation succeeds.
84 static inline void __set_bit(int nr
, volatile unsigned long *addr
)
86 asm volatile("bts %1,%0" : ADDR
: "Ir" (nr
) : "memory");
90 * clear_bit - Clears a bit in memory
92 * @addr: Address to start counting from
94 * clear_bit() is atomic and may not be reordered. However, it does
95 * not contain a memory barrier, so if it is used for locking purposes,
96 * you should call smp_mb__before_clear_bit() and/or smp_mb__after_clear_bit()
97 * in order to ensure changes are visible on other processors.
99 static __always_inline
void
100 clear_bit(int nr
, volatile unsigned long *addr
)
102 if (IS_IMMEDIATE(nr
)) {
103 asm volatile(LOCK_PREFIX
"andb %1,%0"
104 : CONST_MASK_ADDR(nr
, addr
)
105 : "iq" ((u8
)~CONST_MASK(nr
)));
107 asm volatile(LOCK_PREFIX
"btr %1,%0"
114 * clear_bit_unlock - Clears a bit in memory
116 * @addr: Address to start counting from
118 * clear_bit() is atomic and implies release semantics before the memory
119 * operation. It can be used for an unlock.
121 static inline void clear_bit_unlock(unsigned nr
, volatile unsigned long *addr
)
127 static inline void __clear_bit(int nr
, volatile unsigned long *addr
)
129 asm volatile("btr %1,%0" : ADDR
: "Ir" (nr
));
133 * __clear_bit_unlock - Clears a bit in memory
135 * @addr: Address to start counting from
137 * __clear_bit() is non-atomic and implies release semantics before the memory
138 * operation. It can be used for an unlock if no other CPUs can concurrently
139 * modify other bits in the word.
141 * No memory barrier is required here, because x86 cannot reorder stores past
142 * older loads. Same principle as spin_unlock.
144 static inline void __clear_bit_unlock(unsigned nr
, volatile unsigned long *addr
)
147 __clear_bit(nr
, addr
);
150 #define smp_mb__before_clear_bit() barrier()
151 #define smp_mb__after_clear_bit() barrier()
154 * __change_bit - Toggle a bit in memory
155 * @nr: the bit to change
156 * @addr: the address to start counting from
158 * Unlike change_bit(), this function is non-atomic and may be reordered.
159 * If it's called on the same region of memory simultaneously, the effect
160 * may be that only one operation succeeds.
162 static inline void __change_bit(int nr
, volatile unsigned long *addr
)
164 asm volatile("btc %1,%0" : ADDR
: "Ir" (nr
));
168 * change_bit - Toggle a bit in memory
170 * @addr: Address to start counting from
172 * change_bit() is atomic and may not be reordered.
173 * Note that @nr may be almost arbitrarily large; this function is not
174 * restricted to acting on a single-word quantity.
176 static inline void change_bit(int nr
, volatile unsigned long *addr
)
178 if (IS_IMMEDIATE(nr
)) {
179 asm volatile(LOCK_PREFIX
"xorb %1,%0"
180 : CONST_MASK_ADDR(nr
, addr
)
181 : "iq" ((u8
)CONST_MASK(nr
)));
183 asm volatile(LOCK_PREFIX
"btc %1,%0"
190 * test_and_set_bit - Set a bit and return its old value
192 * @addr: Address to count from
194 * This operation is atomic and cannot be reordered.
195 * It also implies a memory barrier.
197 static inline int test_and_set_bit(int nr
, volatile unsigned long *addr
)
201 asm volatile(LOCK_PREFIX
"bts %2,%1\n\t"
202 "sbb %0,%0" : "=r" (oldbit
), ADDR
: "Ir" (nr
) : "memory");
208 * test_and_set_bit_lock - Set a bit and return its old value for lock
210 * @addr: Address to count from
212 * This is the same as test_and_set_bit on x86.
214 static __always_inline
int
215 test_and_set_bit_lock(int nr
, volatile unsigned long *addr
)
217 return test_and_set_bit(nr
, addr
);
221 * __test_and_set_bit - Set a bit and return its old value
223 * @addr: Address to count from
225 * This operation is non-atomic and can be reordered.
226 * If two examples of this operation race, one can appear to succeed
227 * but actually fail. You must protect multiple accesses with a lock.
229 static inline int __test_and_set_bit(int nr
, volatile unsigned long *addr
)
235 : "=r" (oldbit
), ADDR
241 * test_and_clear_bit - Clear a bit and return its old value
243 * @addr: Address to count from
245 * This operation is atomic and cannot be reordered.
246 * It also implies a memory barrier.
248 static inline int test_and_clear_bit(int nr
, volatile unsigned long *addr
)
252 asm volatile(LOCK_PREFIX
"btr %2,%1\n\t"
254 : "=r" (oldbit
), ADDR
: "Ir" (nr
) : "memory");
260 * __test_and_clear_bit - Clear a bit and return its old value
262 * @addr: Address to count from
264 * This operation is non-atomic and can be reordered.
265 * If two examples of this operation race, one can appear to succeed
266 * but actually fail. You must protect multiple accesses with a lock.
268 * Note: the operation is performed atomically with respect to
269 * the local CPU, but not other CPUs. Portable code should not
270 * rely on this behaviour.
271 * KVM relies on this behaviour on x86 for modifying memory that is also
272 * accessed from a hypervisor on the same CPU if running in a VM: don't change
273 * this without also updating arch/x86/kernel/kvm.c
275 static inline int __test_and_clear_bit(int nr
, volatile unsigned long *addr
)
279 asm volatile("btr %2,%1\n\t"
281 : "=r" (oldbit
), ADDR
286 /* WARNING: non atomic and it can be reordered! */
287 static inline int __test_and_change_bit(int nr
, volatile unsigned long *addr
)
291 asm volatile("btc %2,%1\n\t"
293 : "=r" (oldbit
), ADDR
294 : "Ir" (nr
) : "memory");
300 * test_and_change_bit - Change a bit and return its old value
302 * @addr: Address to count from
304 * This operation is atomic and cannot be reordered.
305 * It also implies a memory barrier.
307 static inline int test_and_change_bit(int nr
, volatile unsigned long *addr
)
311 asm volatile(LOCK_PREFIX
"btc %2,%1\n\t"
313 : "=r" (oldbit
), ADDR
: "Ir" (nr
) : "memory");
318 static __always_inline
int constant_test_bit(unsigned int nr
, const volatile unsigned long *addr
)
320 return ((1UL << (nr
% BITS_PER_LONG
)) &
321 (addr
[nr
/ BITS_PER_LONG
])) != 0;
324 static inline int variable_test_bit(int nr
, volatile const unsigned long *addr
)
328 asm volatile("bt %2,%1\n\t"
331 : "m" (*(unsigned long *)addr
), "Ir" (nr
));
336 #if 0 /* Fool kernel-doc since it doesn't do macros yet */
338 * test_bit - Determine whether a bit is set
339 * @nr: bit number to test
340 * @addr: Address to start counting from
342 static int test_bit(int nr
, const volatile unsigned long *addr
);
345 #define test_bit(nr, addr) \
346 (__builtin_constant_p((nr)) \
347 ? constant_test_bit((nr), (addr)) \
348 : variable_test_bit((nr), (addr)))
351 * __ffs - find first set bit in word
352 * @word: The word to search
354 * Undefined if no bit exists, so code should check against 0 first.
356 static inline unsigned long __ffs(unsigned long word
)
365 * ffz - find first zero bit in word
366 * @word: The word to search
368 * Undefined if no zero exists, so code should check against ~0UL first.
370 static inline unsigned long ffz(unsigned long word
)
379 * __fls: find last set bit in word
380 * @word: The word to search
382 * Undefined if no set bit exists, so code should check against 0 first.
384 static inline unsigned long __fls(unsigned long word
)
396 * ffs - find first set bit in word
397 * @x: the word to search
399 * This is defined the same way as the libc and compiler builtin ffs
400 * routines, therefore differs in spirit from the other bitops.
402 * ffs(value) returns 0 if value is 0 or the position of the first
403 * set bit if value is nonzero. The first (least significant) bit
406 static inline int ffs(int x
)
412 * AMD64 says BSFL won't clobber the dest reg if x==0; Intel64 says the
413 * dest reg is undefined if x==0, but their CPU architect says its
414 * value is written to set it to the same as before, except that the
415 * top 32 bits will be cleared.
417 * We cannot do this on 32 bits because at the very least some
418 * 486 CPUs did not behave this way.
422 : "rm" (x
), "0" (-1));
423 #elif defined(CONFIG_X86_CMOV)
426 : "=&r" (r
) : "rm" (x
), "r" (-1));
431 "1:" : "=r" (r
) : "rm" (x
));
437 * fls - find last set bit in word
438 * @x: the word to search
440 * This is defined in a similar way as the libc and compiler builtin
441 * ffs, but returns the position of the most significant set bit.
443 * fls(value) returns 0 if value is 0 or the position of the last
444 * set bit if value is nonzero. The last (most significant) bit is
447 static inline int fls(int x
)
453 * AMD64 says BSRL won't clobber the dest reg if x==0; Intel64 says the
454 * dest reg is undefined if x==0, but their CPU architect says its
455 * value is written to set it to the same as before, except that the
456 * top 32 bits will be cleared.
458 * We cannot do this on 32 bits because at the very least some
459 * 486 CPUs did not behave this way.
463 : "rm" (x
), "0" (-1));
464 #elif defined(CONFIG_X86_CMOV)
467 : "=&r" (r
) : "rm" (x
), "rm" (-1));
472 "1:" : "=r" (r
) : "rm" (x
));
478 * fls64 - find last set bit in a 64-bit word
479 * @x: the word to search
481 * This is defined in a similar way as the libc and compiler builtin
482 * ffsll, but returns the position of the most significant set bit.
484 * fls64(value) returns 0 if value is 0 or the position of the last
485 * set bit if value is nonzero. The last (most significant) bit is
489 static __always_inline
int fls64(__u64 x
)
493 * AMD64 says BSRQ won't clobber the dest reg if x==0; Intel64 says the
494 * dest reg is undefined if x==0, but their CPU architect says its
495 * value is written to set it to the same as before.
503 #include <asm-generic/bitops/fls64.h>
506 #include <asm-generic/bitops/find.h>
508 #include <asm-generic/bitops/sched.h>
510 #define ARCH_HAS_FAST_MULTIPLIER 1
512 #include <asm/arch_hweight.h>
514 #include <asm-generic/bitops/const_hweight.h>
516 #include <asm-generic/bitops/le.h>
518 #include <asm-generic/bitops/ext2-atomic-setbit.h>
520 #endif /* __KERNEL__ */
521 #endif /* _ASM_X86_BITOPS_H */