2 * Copyright (C) ST-Ericsson SA 2010
4 * License Terms: GNU General Public License, version 2
5 * Author: Rabin Vincent <rabin.vincent@stericsson.com> for ST-Ericsson
8 #include <linux/module.h>
9 #include <linux/init.h>
10 #include <linux/platform_device.h>
11 #include <linux/slab.h>
12 #include <linux/gpio.h>
13 #include <linux/irq.h>
14 #include <linux/irqdomain.h>
15 #include <linux/interrupt.h>
17 #include <linux/mfd/stmpe.h>
20 * These registers are modified under the irq bus lock and cached to avoid
21 * unnecessary writes in bus_sync_unlock.
23 enum { REG_RE
, REG_FE
, REG_IE
};
25 #define CACHE_NR_REGS 3
26 #define CACHE_NR_BANKS (STMPE_NR_GPIOS / 8)
29 struct gpio_chip chip
;
32 struct mutex irq_lock
;
33 struct irq_domain
*domain
;
36 unsigned norequest_mask
;
38 /* Caches of interrupt control registers for bus_lock */
39 u8 regs
[CACHE_NR_REGS
][CACHE_NR_BANKS
];
40 u8 oldregs
[CACHE_NR_REGS
][CACHE_NR_BANKS
];
43 static inline struct stmpe_gpio
*to_stmpe_gpio(struct gpio_chip
*chip
)
45 return container_of(chip
, struct stmpe_gpio
, chip
);
48 static int stmpe_gpio_get(struct gpio_chip
*chip
, unsigned offset
)
50 struct stmpe_gpio
*stmpe_gpio
= to_stmpe_gpio(chip
);
51 struct stmpe
*stmpe
= stmpe_gpio
->stmpe
;
52 u8 reg
= stmpe
->regs
[STMPE_IDX_GPMR_LSB
] - (offset
/ 8);
53 u8 mask
= 1 << (offset
% 8);
56 ret
= stmpe_reg_read(stmpe
, reg
);
60 return !!(ret
& mask
);
63 static void stmpe_gpio_set(struct gpio_chip
*chip
, unsigned offset
, int val
)
65 struct stmpe_gpio
*stmpe_gpio
= to_stmpe_gpio(chip
);
66 struct stmpe
*stmpe
= stmpe_gpio
->stmpe
;
67 int which
= val
? STMPE_IDX_GPSR_LSB
: STMPE_IDX_GPCR_LSB
;
68 u8 reg
= stmpe
->regs
[which
] - (offset
/ 8);
69 u8 mask
= 1 << (offset
% 8);
72 * Some variants have single register for gpio set/clear functionality.
73 * For them we need to write 0 to clear and 1 to set.
75 if (stmpe
->regs
[STMPE_IDX_GPSR_LSB
] == stmpe
->regs
[STMPE_IDX_GPCR_LSB
])
76 stmpe_set_bits(stmpe
, reg
, mask
, val
? mask
: 0);
78 stmpe_reg_write(stmpe
, reg
, mask
);
81 static int stmpe_gpio_direction_output(struct gpio_chip
*chip
,
82 unsigned offset
, int val
)
84 struct stmpe_gpio
*stmpe_gpio
= to_stmpe_gpio(chip
);
85 struct stmpe
*stmpe
= stmpe_gpio
->stmpe
;
86 u8 reg
= stmpe
->regs
[STMPE_IDX_GPDR_LSB
] - (offset
/ 8);
87 u8 mask
= 1 << (offset
% 8);
89 stmpe_gpio_set(chip
, offset
, val
);
91 return stmpe_set_bits(stmpe
, reg
, mask
, mask
);
94 static int stmpe_gpio_direction_input(struct gpio_chip
*chip
,
97 struct stmpe_gpio
*stmpe_gpio
= to_stmpe_gpio(chip
);
98 struct stmpe
*stmpe
= stmpe_gpio
->stmpe
;
99 u8 reg
= stmpe
->regs
[STMPE_IDX_GPDR_LSB
] - (offset
/ 8);
100 u8 mask
= 1 << (offset
% 8);
102 return stmpe_set_bits(stmpe
, reg
, mask
, 0);
105 static int stmpe_gpio_to_irq(struct gpio_chip
*chip
, unsigned offset
)
107 struct stmpe_gpio
*stmpe_gpio
= to_stmpe_gpio(chip
);
109 return irq_create_mapping(stmpe_gpio
->domain
, offset
);
112 static int stmpe_gpio_request(struct gpio_chip
*chip
, unsigned offset
)
114 struct stmpe_gpio
*stmpe_gpio
= to_stmpe_gpio(chip
);
115 struct stmpe
*stmpe
= stmpe_gpio
->stmpe
;
117 if (stmpe_gpio
->norequest_mask
& (1 << offset
))
120 return stmpe_set_altfunc(stmpe
, 1 << offset
, STMPE_BLOCK_GPIO
);
123 static struct gpio_chip template_chip
= {
125 .owner
= THIS_MODULE
,
126 .direction_input
= stmpe_gpio_direction_input
,
127 .get
= stmpe_gpio_get
,
128 .direction_output
= stmpe_gpio_direction_output
,
129 .set
= stmpe_gpio_set
,
130 .to_irq
= stmpe_gpio_to_irq
,
131 .request
= stmpe_gpio_request
,
135 static int stmpe_gpio_irq_set_type(struct irq_data
*d
, unsigned int type
)
137 struct stmpe_gpio
*stmpe_gpio
= irq_data_get_irq_chip_data(d
);
138 int offset
= d
->hwirq
;
139 int regoffset
= offset
/ 8;
140 int mask
= 1 << (offset
% 8);
142 if (type
== IRQ_TYPE_LEVEL_LOW
|| type
== IRQ_TYPE_LEVEL_HIGH
)
145 /* STMPE801 doesn't have RE and FE registers */
146 if (stmpe_gpio
->stmpe
->partnum
== STMPE801
)
149 if (type
== IRQ_TYPE_EDGE_RISING
)
150 stmpe_gpio
->regs
[REG_RE
][regoffset
] |= mask
;
152 stmpe_gpio
->regs
[REG_RE
][regoffset
] &= ~mask
;
154 if (type
== IRQ_TYPE_EDGE_FALLING
)
155 stmpe_gpio
->regs
[REG_FE
][regoffset
] |= mask
;
157 stmpe_gpio
->regs
[REG_FE
][regoffset
] &= ~mask
;
162 static void stmpe_gpio_irq_lock(struct irq_data
*d
)
164 struct stmpe_gpio
*stmpe_gpio
= irq_data_get_irq_chip_data(d
);
166 mutex_lock(&stmpe_gpio
->irq_lock
);
169 static void stmpe_gpio_irq_sync_unlock(struct irq_data
*d
)
171 struct stmpe_gpio
*stmpe_gpio
= irq_data_get_irq_chip_data(d
);
172 struct stmpe
*stmpe
= stmpe_gpio
->stmpe
;
173 int num_banks
= DIV_ROUND_UP(stmpe
->num_gpios
, 8);
174 static const u8 regmap
[] = {
175 [REG_RE
] = STMPE_IDX_GPRER_LSB
,
176 [REG_FE
] = STMPE_IDX_GPFER_LSB
,
177 [REG_IE
] = STMPE_IDX_IEGPIOR_LSB
,
181 for (i
= 0; i
< CACHE_NR_REGS
; i
++) {
182 /* STMPE801 doesn't have RE and FE registers */
183 if ((stmpe
->partnum
== STMPE801
) &&
187 for (j
= 0; j
< num_banks
; j
++) {
188 u8 old
= stmpe_gpio
->oldregs
[i
][j
];
189 u8
new = stmpe_gpio
->regs
[i
][j
];
194 stmpe_gpio
->oldregs
[i
][j
] = new;
195 stmpe_reg_write(stmpe
, stmpe
->regs
[regmap
[i
]] - j
, new);
199 mutex_unlock(&stmpe_gpio
->irq_lock
);
202 static void stmpe_gpio_irq_mask(struct irq_data
*d
)
204 struct stmpe_gpio
*stmpe_gpio
= irq_data_get_irq_chip_data(d
);
205 int offset
= d
->hwirq
;
206 int regoffset
= offset
/ 8;
207 int mask
= 1 << (offset
% 8);
209 stmpe_gpio
->regs
[REG_IE
][regoffset
] &= ~mask
;
212 static void stmpe_gpio_irq_unmask(struct irq_data
*d
)
214 struct stmpe_gpio
*stmpe_gpio
= irq_data_get_irq_chip_data(d
);
215 int offset
= d
->hwirq
;
216 int regoffset
= offset
/ 8;
217 int mask
= 1 << (offset
% 8);
219 stmpe_gpio
->regs
[REG_IE
][regoffset
] |= mask
;
222 static struct irq_chip stmpe_gpio_irq_chip
= {
223 .name
= "stmpe-gpio",
224 .irq_bus_lock
= stmpe_gpio_irq_lock
,
225 .irq_bus_sync_unlock
= stmpe_gpio_irq_sync_unlock
,
226 .irq_mask
= stmpe_gpio_irq_mask
,
227 .irq_unmask
= stmpe_gpio_irq_unmask
,
228 .irq_set_type
= stmpe_gpio_irq_set_type
,
231 static irqreturn_t
stmpe_gpio_irq(int irq
, void *dev
)
233 struct stmpe_gpio
*stmpe_gpio
= dev
;
234 struct stmpe
*stmpe
= stmpe_gpio
->stmpe
;
235 u8 statmsbreg
= stmpe
->regs
[STMPE_IDX_ISGPIOR_MSB
];
236 int num_banks
= DIV_ROUND_UP(stmpe
->num_gpios
, 8);
237 u8 status
[num_banks
];
241 ret
= stmpe_block_read(stmpe
, statmsbreg
, num_banks
, status
);
245 for (i
= 0; i
< num_banks
; i
++) {
246 int bank
= num_banks
- i
- 1;
247 unsigned int enabled
= stmpe_gpio
->regs
[REG_IE
][bank
];
248 unsigned int stat
= status
[i
];
255 int bit
= __ffs(stat
);
256 int line
= bank
* 8 + bit
;
257 int virq
= irq_find_mapping(stmpe_gpio
->domain
, line
);
259 handle_nested_irq(virq
);
263 stmpe_reg_write(stmpe
, statmsbreg
+ i
, status
[i
]);
265 /* Edge detect register is not present on 801 */
266 if (stmpe
->partnum
!= STMPE801
)
267 stmpe_reg_write(stmpe
, stmpe
->regs
[STMPE_IDX_GPEDR_MSB
]
274 static int stmpe_gpio_irq_map(struct irq_domain
*d
, unsigned int virq
,
275 irq_hw_number_t hwirq
)
277 struct stmpe_gpio
*stmpe_gpio
= d
->host_data
;
282 irq_set_chip_data(hwirq
, stmpe_gpio
);
283 irq_set_chip_and_handler(hwirq
, &stmpe_gpio_irq_chip
,
285 irq_set_nested_thread(hwirq
, 1);
287 set_irq_flags(hwirq
, IRQF_VALID
);
289 irq_set_noprobe(hwirq
);
295 static void stmpe_gpio_irq_unmap(struct irq_domain
*d
, unsigned int virq
)
298 set_irq_flags(virq
, 0);
300 irq_set_chip_and_handler(virq
, NULL
, NULL
);
301 irq_set_chip_data(virq
, NULL
);
304 static const struct irq_domain_ops stmpe_gpio_irq_simple_ops
= {
305 .unmap
= stmpe_gpio_irq_unmap
,
306 .map
= stmpe_gpio_irq_map
,
307 .xlate
= irq_domain_xlate_twocell
,
310 static int stmpe_gpio_irq_init(struct stmpe_gpio
*stmpe_gpio
,
311 struct device_node
*np
)
316 base
= stmpe_gpio
->irq_base
;
318 stmpe_gpio
->domain
= irq_domain_add_simple(np
,
319 stmpe_gpio
->chip
.ngpio
, base
,
320 &stmpe_gpio_irq_simple_ops
, stmpe_gpio
);
321 if (!stmpe_gpio
->domain
) {
322 dev_err(stmpe_gpio
->dev
, "failed to create irqdomain\n");
329 static int stmpe_gpio_probe(struct platform_device
*pdev
)
331 struct stmpe
*stmpe
= dev_get_drvdata(pdev
->dev
.parent
);
332 struct device_node
*np
= pdev
->dev
.of_node
;
333 struct stmpe_gpio_platform_data
*pdata
;
334 struct stmpe_gpio
*stmpe_gpio
;
338 pdata
= stmpe
->pdata
->gpio
;
340 irq
= platform_get_irq(pdev
, 0);
342 stmpe_gpio
= kzalloc(sizeof(struct stmpe_gpio
), GFP_KERNEL
);
346 mutex_init(&stmpe_gpio
->irq_lock
);
348 stmpe_gpio
->dev
= &pdev
->dev
;
349 stmpe_gpio
->stmpe
= stmpe
;
350 stmpe_gpio
->chip
= template_chip
;
351 stmpe_gpio
->chip
.ngpio
= stmpe
->num_gpios
;
352 stmpe_gpio
->chip
.dev
= &pdev
->dev
;
354 stmpe_gpio
->chip
.of_node
= np
;
356 stmpe_gpio
->chip
.base
= pdata
? pdata
->gpio_base
: -1;
359 stmpe_gpio
->norequest_mask
= pdata
->norequest_mask
;
361 of_property_read_u32(np
, "st,norequest-mask",
362 &stmpe_gpio
->norequest_mask
);
365 stmpe_gpio
->irq_base
= stmpe
->irq_base
+ STMPE_INT_GPIO(0);
368 "device configured in no-irq mode; "
369 "irqs are not available\n");
371 ret
= stmpe_enable(stmpe
, STMPE_BLOCK_GPIO
);
376 ret
= stmpe_gpio_irq_init(stmpe_gpio
, np
);
380 ret
= request_threaded_irq(irq
, NULL
, stmpe_gpio_irq
,
381 IRQF_ONESHOT
, "stmpe-gpio", stmpe_gpio
);
383 dev_err(&pdev
->dev
, "unable to get irq: %d\n", ret
);
388 ret
= gpiochip_add(&stmpe_gpio
->chip
);
390 dev_err(&pdev
->dev
, "unable to add gpiochip: %d\n", ret
);
394 if (pdata
&& pdata
->setup
)
395 pdata
->setup(stmpe
, stmpe_gpio
->chip
.base
);
397 platform_set_drvdata(pdev
, stmpe_gpio
);
403 free_irq(irq
, stmpe_gpio
);
405 stmpe_disable(stmpe
, STMPE_BLOCK_GPIO
);
411 static int stmpe_gpio_remove(struct platform_device
*pdev
)
413 struct stmpe_gpio
*stmpe_gpio
= platform_get_drvdata(pdev
);
414 struct stmpe
*stmpe
= stmpe_gpio
->stmpe
;
415 struct stmpe_gpio_platform_data
*pdata
= stmpe
->pdata
->gpio
;
416 int irq
= platform_get_irq(pdev
, 0);
419 if (pdata
&& pdata
->remove
)
420 pdata
->remove(stmpe
, stmpe_gpio
->chip
.base
);
422 ret
= gpiochip_remove(&stmpe_gpio
->chip
);
424 dev_err(stmpe_gpio
->dev
,
425 "unable to remove gpiochip: %d\n", ret
);
429 stmpe_disable(stmpe
, STMPE_BLOCK_GPIO
);
432 free_irq(irq
, stmpe_gpio
);
439 static struct platform_driver stmpe_gpio_driver
= {
440 .driver
.name
= "stmpe-gpio",
441 .driver
.owner
= THIS_MODULE
,
442 .probe
= stmpe_gpio_probe
,
443 .remove
= stmpe_gpio_remove
,
446 static int __init
stmpe_gpio_init(void)
448 return platform_driver_register(&stmpe_gpio_driver
);
450 subsys_initcall(stmpe_gpio_init
);
452 static void __exit
stmpe_gpio_exit(void)
454 platform_driver_unregister(&stmpe_gpio_driver
);
456 module_exit(stmpe_gpio_exit
);
458 MODULE_LICENSE("GPL v2");
459 MODULE_DESCRIPTION("STMPExxxx GPIO driver");
460 MODULE_AUTHOR("Rabin Vincent <rabin.vincent@stericsson.com>");