2 * Copyright (c) 2012, 2013 Intel Corporation. All rights reserved.
3 * Copyright (c) 2006 - 2012 QLogic Corporation. All rights reserved.
4 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
35 #include <linux/pci.h>
36 #include <linux/netdevice.h>
37 #include <linux/vmalloc.h>
38 #include <linux/delay.h>
39 #include <linux/idr.h>
40 #include <linux/module.h>
41 #include <linux/printk.h>
42 #ifdef CONFIG_INFINIBAND_QIB_DCA
43 #include <linux/dca.h>
47 #include "qib_common.h"
49 #ifdef CONFIG_DEBUG_FS
50 #include "qib_debugfs.h"
51 #include "qib_verbs.h"
55 #define pr_fmt(fmt) QIB_DRV_NAME ": " fmt
58 * min buffers we want to have per context, after driver
60 #define QIB_MIN_USER_CTXT_BUFCNT 7
62 #define QLOGIC_IB_R_SOFTWARE_MASK 0xFF
63 #define QLOGIC_IB_R_SOFTWARE_SHIFT 24
64 #define QLOGIC_IB_R_EMULATOR_MASK (1ULL<<62)
67 * Number of ctxts we are configured to use (to allow for more pio
68 * buffers per ctxt, etc.) Zero means use chip value.
71 module_param_named(cfgctxts
, qib_cfgctxts
, ushort
, S_IRUGO
);
72 MODULE_PARM_DESC(cfgctxts
, "Set max number of contexts to use");
74 unsigned qib_numa_aware
;
75 module_param_named(numa_aware
, qib_numa_aware
, uint
, S_IRUGO
);
76 MODULE_PARM_DESC(numa_aware
,
77 "0 -> PSM allocation close to HCA, 1 -> PSM allocation local to process");
80 * If set, do not write to any regs if avoidable, hack to allow
81 * check for deranged default register values.
84 module_param_named(mini_init
, qib_mini_init
, ushort
, S_IRUGO
);
85 MODULE_PARM_DESC(mini_init
, "If set, do minimal diag init");
87 unsigned qib_n_krcv_queues
;
88 module_param_named(krcvqs
, qib_n_krcv_queues
, uint
, S_IRUGO
);
89 MODULE_PARM_DESC(krcvqs
, "number of kernel receive queues per IB port");
91 unsigned qib_cc_table_size
;
92 module_param_named(cc_table_size
, qib_cc_table_size
, uint
, S_IRUGO
);
93 MODULE_PARM_DESC(cc_table_size
, "Congestion control table entries 0 (CCA disabled - default), min = 128, max = 1984");
95 * qib_wc_pat parameter:
98 * If PAT initialization fails, code reverts back to MTRR
100 unsigned qib_wc_pat
= 1; /* default (1) is to use PAT, not MTRR */
101 module_param_named(wc_pat
, qib_wc_pat
, uint
, S_IRUGO
);
102 MODULE_PARM_DESC(wc_pat
, "enable write-combining via PAT mechanism");
104 static void verify_interrupt(unsigned long);
106 static struct idr qib_unit_table
;
107 u32 qib_cpulist_count
;
108 unsigned long *qib_cpulist
;
110 /* set number of contexts we'll actually use */
111 void qib_set_ctxtcnt(struct qib_devdata
*dd
)
114 dd
->cfgctxts
= dd
->first_user_ctxt
+ num_online_cpus();
115 if (dd
->cfgctxts
> dd
->ctxtcnt
)
116 dd
->cfgctxts
= dd
->ctxtcnt
;
117 } else if (qib_cfgctxts
< dd
->num_pports
)
118 dd
->cfgctxts
= dd
->ctxtcnt
;
119 else if (qib_cfgctxts
<= dd
->ctxtcnt
)
120 dd
->cfgctxts
= qib_cfgctxts
;
122 dd
->cfgctxts
= dd
->ctxtcnt
;
123 dd
->freectxts
= (dd
->first_user_ctxt
> dd
->cfgctxts
) ? 0 :
124 dd
->cfgctxts
- dd
->first_user_ctxt
;
128 * Common code for creating the receive context array.
130 int qib_create_ctxts(struct qib_devdata
*dd
)
134 int local_node_id
= pcibus_to_node(dd
->pcidev
->bus
);
136 if (local_node_id
< 0)
137 local_node_id
= numa_node_id();
138 dd
->assigned_node_id
= local_node_id
;
141 * Allocate full ctxtcnt array, rather than just cfgctxts, because
142 * cleanup iterates across all possible ctxts.
144 dd
->rcd
= kzalloc(sizeof(*dd
->rcd
) * dd
->ctxtcnt
, GFP_KERNEL
);
147 "Unable to allocate ctxtdata array, failing\n");
152 /* create (one or more) kctxt */
153 for (i
= 0; i
< dd
->first_user_ctxt
; ++i
) {
154 struct qib_pportdata
*ppd
;
155 struct qib_ctxtdata
*rcd
;
157 if (dd
->skip_kctxt_mask
& (1 << i
))
160 ppd
= dd
->pport
+ (i
% dd
->num_pports
);
162 rcd
= qib_create_ctxtdata(ppd
, i
, dd
->assigned_node_id
);
165 "Unable to allocate ctxtdata for Kernel ctxt, failing\n");
169 rcd
->pkeys
[0] = QIB_DEFAULT_P_KEY
;
178 * Common code for user and kernel context setup.
180 struct qib_ctxtdata
*qib_create_ctxtdata(struct qib_pportdata
*ppd
, u32 ctxt
,
183 struct qib_devdata
*dd
= ppd
->dd
;
184 struct qib_ctxtdata
*rcd
;
186 rcd
= kzalloc_node(sizeof(*rcd
), GFP_KERNEL
, node_id
);
188 INIT_LIST_HEAD(&rcd
->qp_wait_list
);
189 rcd
->node_id
= node_id
;
195 #ifdef CONFIG_DEBUG_FS
196 if (ctxt
< dd
->first_user_ctxt
) { /* N/A for PSM contexts */
197 rcd
->opstats
= kzalloc_node(sizeof(*rcd
->opstats
),
198 GFP_KERNEL
, node_id
);
202 "Unable to allocate per ctxt stats buffer\n");
207 dd
->f_init_ctxt(rcd
);
210 * To avoid wasting a lot of memory, we allocate 32KB chunks
211 * of physically contiguous memory, advance through it until
212 * used up and then allocate more. Of course, we need
213 * memory to store those extra pointers, now. 32KB seems to
214 * be the most that is "safe" under memory pressure
215 * (creating large files and then copying them over
216 * NFS while doing lots of MPI jobs). The OOM killer can
217 * get invoked, even though we say we can sleep and this can
218 * cause significant system problems....
220 rcd
->rcvegrbuf_size
= 0x8000;
221 rcd
->rcvegrbufs_perchunk
=
222 rcd
->rcvegrbuf_size
/ dd
->rcvegrbufsize
;
223 rcd
->rcvegrbuf_chunks
= (rcd
->rcvegrcnt
+
224 rcd
->rcvegrbufs_perchunk
- 1) /
225 rcd
->rcvegrbufs_perchunk
;
226 BUG_ON(!is_power_of_2(rcd
->rcvegrbufs_perchunk
));
227 rcd
->rcvegrbufs_perchunk_shift
=
228 ilog2(rcd
->rcvegrbufs_perchunk
);
234 * Common code for initializing the physical port structure.
236 void qib_init_pportdata(struct qib_pportdata
*ppd
, struct qib_devdata
*dd
,
241 ppd
->hw_pidx
= hw_pidx
;
242 ppd
->port
= port
; /* IB port number, not index */
244 spin_lock_init(&ppd
->sdma_lock
);
245 spin_lock_init(&ppd
->lflags_lock
);
246 init_waitqueue_head(&ppd
->state_wait
);
248 init_timer(&ppd
->symerr_clear_timer
);
249 ppd
->symerr_clear_timer
.function
= qib_clear_symerror_on_linkup
;
250 ppd
->symerr_clear_timer
.data
= (unsigned long)ppd
;
254 spin_lock_init(&ppd
->cc_shadow_lock
);
256 if (qib_cc_table_size
< IB_CCT_MIN_ENTRIES
)
259 ppd
->cc_supported_table_entries
= min(max_t(int, qib_cc_table_size
,
260 IB_CCT_MIN_ENTRIES
), IB_CCT_ENTRIES
*IB_CC_TABLE_CAP_DEFAULT
);
262 ppd
->cc_max_table_entries
=
263 ppd
->cc_supported_table_entries
/IB_CCT_ENTRIES
;
265 size
= IB_CC_TABLE_CAP_DEFAULT
* sizeof(struct ib_cc_table_entry
)
267 ppd
->ccti_entries
= kzalloc(size
, GFP_KERNEL
);
268 if (!ppd
->ccti_entries
) {
270 "failed to allocate congestion control table for port %d!\n",
275 size
= IB_CC_CCS_ENTRIES
* sizeof(struct ib_cc_congestion_entry
);
276 ppd
->congestion_entries
= kzalloc(size
, GFP_KERNEL
);
277 if (!ppd
->congestion_entries
) {
279 "failed to allocate congestion setting list for port %d!\n",
284 size
= sizeof(struct cc_table_shadow
);
285 ppd
->ccti_entries_shadow
= kzalloc(size
, GFP_KERNEL
);
286 if (!ppd
->ccti_entries_shadow
) {
288 "failed to allocate shadow ccti list for port %d!\n",
293 size
= sizeof(struct ib_cc_congestion_setting_attr
);
294 ppd
->congestion_entries_shadow
= kzalloc(size
, GFP_KERNEL
);
295 if (!ppd
->congestion_entries_shadow
) {
297 "failed to allocate shadow congestion setting list for port %d!\n",
305 kfree(ppd
->ccti_entries_shadow
);
306 ppd
->ccti_entries_shadow
= NULL
;
308 kfree(ppd
->congestion_entries
);
309 ppd
->congestion_entries
= NULL
;
311 kfree(ppd
->ccti_entries
);
312 ppd
->ccti_entries
= NULL
;
314 /* User is intentionally disabling the congestion control agent */
315 if (!qib_cc_table_size
)
318 if (qib_cc_table_size
< IB_CCT_MIN_ENTRIES
) {
319 qib_cc_table_size
= 0;
321 "Congestion Control table size %d less than minimum %d for port %d\n",
322 qib_cc_table_size
, IB_CCT_MIN_ENTRIES
, port
);
325 qib_dev_err(dd
, "Congestion Control Agent disabled for port %d\n",
330 static int init_pioavailregs(struct qib_devdata
*dd
)
335 dd
->pioavailregs_dma
= dma_alloc_coherent(
336 &dd
->pcidev
->dev
, PAGE_SIZE
, &dd
->pioavailregs_phys
,
338 if (!dd
->pioavailregs_dma
) {
340 "failed to allocate PIOavail reg area in memory\n");
346 * We really want L2 cache aligned, but for current CPUs of
347 * interest, they are the same.
349 status_page
= (u64
*)
350 ((char *) dd
->pioavailregs_dma
+
351 ((2 * L1_CACHE_BYTES
+
352 dd
->pioavregs
* sizeof(u64
)) & ~L1_CACHE_BYTES
));
353 /* device status comes first, for backwards compatibility */
354 dd
->devstatusp
= status_page
;
356 for (pidx
= 0; pidx
< dd
->num_pports
; ++pidx
) {
357 dd
->pport
[pidx
].statusp
= status_page
;
362 * Setup buffer to hold freeze and other messages, accessible to
363 * apps, following statusp. This is per-unit, not per port.
365 dd
->freezemsg
= (char *) status_page
;
367 /* length of msg buffer is "whatever is left" */
368 ret
= (char *) status_page
- (char *) dd
->pioavailregs_dma
;
369 dd
->freezelen
= PAGE_SIZE
- ret
;
378 * init_shadow_tids - allocate the shadow TID array
379 * @dd: the qlogic_ib device
381 * allocate the shadow TID array, so we can qib_munlock previous
382 * entries. It may make more sense to move the pageshadow to the
383 * ctxt data structure, so we only allocate memory for ctxts actually
384 * in use, since we at 8k per ctxt, now.
385 * We don't want failures here to prevent use of the driver/chip,
386 * so no return value.
388 static void init_shadow_tids(struct qib_devdata
*dd
)
393 pages
= vzalloc(dd
->cfgctxts
* dd
->rcvtidcnt
* sizeof(struct page
*));
396 "failed to allocate shadow page * array, no expected sends!\n");
400 addrs
= vzalloc(dd
->cfgctxts
* dd
->rcvtidcnt
* sizeof(dma_addr_t
));
403 "failed to allocate shadow dma handle array, no expected sends!\n");
407 dd
->pageshadow
= pages
;
408 dd
->physshadow
= addrs
;
414 dd
->pageshadow
= NULL
;
418 * Do initialization for device that is only needed on
419 * first detect, not on resets.
421 static int loadtime_init(struct qib_devdata
*dd
)
425 if (((dd
->revision
>> QLOGIC_IB_R_SOFTWARE_SHIFT
) &
426 QLOGIC_IB_R_SOFTWARE_MASK
) != QIB_CHIP_SWVERSION
) {
428 "Driver only handles version %d, chip swversion is %d (%llx), failng\n",
430 (int)(dd
->revision
>>
431 QLOGIC_IB_R_SOFTWARE_SHIFT
) &
432 QLOGIC_IB_R_SOFTWARE_MASK
,
433 (unsigned long long) dd
->revision
);
438 if (dd
->revision
& QLOGIC_IB_R_EMULATOR_MASK
)
439 qib_devinfo(dd
->pcidev
, "%s", dd
->boardversion
);
441 spin_lock_init(&dd
->pioavail_lock
);
442 spin_lock_init(&dd
->sendctrl_lock
);
443 spin_lock_init(&dd
->uctxt_lock
);
444 spin_lock_init(&dd
->qib_diag_trans_lock
);
445 spin_lock_init(&dd
->eep_st_lock
);
446 mutex_init(&dd
->eep_lock
);
451 ret
= init_pioavailregs(dd
);
452 init_shadow_tids(dd
);
454 qib_get_eeprom_info(dd
);
456 /* setup time (don't start yet) to verify we got interrupt */
457 init_timer(&dd
->intrchk_timer
);
458 dd
->intrchk_timer
.function
= verify_interrupt
;
459 dd
->intrchk_timer
.data
= (unsigned long) dd
;
461 ret
= qib_cq_init(dd
);
467 * init_after_reset - re-initialize after a reset
468 * @dd: the qlogic_ib device
470 * sanity check at least some of the values after reset, and
471 * ensure no receive or transmit (explicitly, in case reset
474 static int init_after_reset(struct qib_devdata
*dd
)
479 * Ensure chip does no sends or receives, tail updates, or
480 * pioavail updates while we re-initialize. This is mostly
481 * for the driver data structures, not chip registers.
483 for (i
= 0; i
< dd
->num_pports
; ++i
) {
485 * ctxt == -1 means "all contexts". Only really safe for
486 * _dis_abling things, as here.
488 dd
->f_rcvctrl(dd
->pport
+ i
, QIB_RCVCTRL_CTXT_DIS
|
489 QIB_RCVCTRL_INTRAVAIL_DIS
|
490 QIB_RCVCTRL_TAILUPD_DIS
, -1);
491 /* Redundant across ports for some, but no big deal. */
492 dd
->f_sendctrl(dd
->pport
+ i
, QIB_SENDCTRL_SEND_DIS
|
493 QIB_SENDCTRL_AVAIL_DIS
);
499 static void enable_chip(struct qib_devdata
*dd
)
505 * Enable PIO send, and update of PIOavail regs to memory.
507 for (i
= 0; i
< dd
->num_pports
; ++i
)
508 dd
->f_sendctrl(dd
->pport
+ i
, QIB_SENDCTRL_SEND_ENB
|
509 QIB_SENDCTRL_AVAIL_ENB
);
511 * Enable kernel ctxts' receive and receive interrupt.
512 * Other ctxts done as user opens and inits them.
514 rcvmask
= QIB_RCVCTRL_CTXT_ENB
| QIB_RCVCTRL_INTRAVAIL_ENB
;
515 rcvmask
|= (dd
->flags
& QIB_NODMA_RTAIL
) ?
516 QIB_RCVCTRL_TAILUPD_DIS
: QIB_RCVCTRL_TAILUPD_ENB
;
517 for (i
= 0; dd
->rcd
&& i
< dd
->first_user_ctxt
; ++i
) {
518 struct qib_ctxtdata
*rcd
= dd
->rcd
[i
];
521 dd
->f_rcvctrl(rcd
->ppd
, rcvmask
, i
);
525 static void verify_interrupt(unsigned long opaque
)
527 struct qib_devdata
*dd
= (struct qib_devdata
*) opaque
;
530 return; /* being torn down */
533 * If we don't have a lid or any interrupts, let the user know and
534 * don't bother checking again.
536 if (dd
->int_counter
== 0) {
537 if (!dd
->f_intr_fallback(dd
))
538 dev_err(&dd
->pcidev
->dev
,
539 "No interrupts detected, not usable.\n");
540 else /* re-arm the timer to see if fallback works */
541 mod_timer(&dd
->intrchk_timer
, jiffies
+ HZ
/2);
545 static void init_piobuf_state(struct qib_devdata
*dd
)
551 * Ensure all buffers are free, and fifos empty. Buffers
552 * are common, so only do once for port 0.
554 * After enable and qib_chg_pioavailkernel so we can safely
555 * enable pioavail updates and PIOENABLE. After this, packets
556 * are ready and able to go out.
558 dd
->f_sendctrl(dd
->pport
, QIB_SENDCTRL_DISARM_ALL
);
559 for (pidx
= 0; pidx
< dd
->num_pports
; ++pidx
)
560 dd
->f_sendctrl(dd
->pport
+ pidx
, QIB_SENDCTRL_FLUSH
);
563 * If not all sendbufs are used, add the one to each of the lower
564 * numbered contexts. pbufsctxt and lastctxt_piobuf are
565 * calculated in chip-specific code because it may cause some
566 * chip-specific adjustments to be made.
568 uctxts
= dd
->cfgctxts
- dd
->first_user_ctxt
;
569 dd
->ctxts_extrabuf
= dd
->pbufsctxt
?
570 dd
->lastctxt_piobuf
- (dd
->pbufsctxt
* uctxts
) : 0;
573 * Set up the shadow copies of the piobufavail registers,
574 * which we compare against the chip registers for now, and
575 * the in memory DMA'ed copies of the registers.
576 * By now pioavail updates to memory should have occurred, so
577 * copy them into our working/shadow registers; this is in
578 * case something went wrong with abort, but mostly to get the
579 * initial values of the generation bit correct.
581 for (i
= 0; i
< dd
->pioavregs
; i
++) {
584 tmp
= dd
->pioavailregs_dma
[i
];
586 * Don't need to worry about pioavailkernel here
587 * because we will call qib_chg_pioavailkernel() later
588 * in initialization, to busy out buffers as needed.
590 dd
->pioavailshadow
[i
] = le64_to_cpu(tmp
);
592 while (i
< ARRAY_SIZE(dd
->pioavailshadow
))
593 dd
->pioavailshadow
[i
++] = 0; /* for debugging sanity */
595 /* after pioavailshadow is setup */
596 qib_chg_pioavailkernel(dd
, 0, dd
->piobcnt2k
+ dd
->piobcnt4k
,
597 TXCHK_CHG_TYPE_KERN
, NULL
);
598 dd
->f_initvl15_bufs(dd
);
602 * qib_create_workqueues - create per port workqueues
603 * @dd: the qlogic_ib device
605 static int qib_create_workqueues(struct qib_devdata
*dd
)
608 struct qib_pportdata
*ppd
;
610 for (pidx
= 0; pidx
< dd
->num_pports
; ++pidx
) {
611 ppd
= dd
->pport
+ pidx
;
613 char wq_name
[8]; /* 3 + 2 + 1 + 1 + 1 */
614 snprintf(wq_name
, sizeof(wq_name
), "qib%d_%d",
617 create_singlethread_workqueue(wq_name
);
624 pr_err("create_singlethread_workqueue failed for port %d\n",
626 for (pidx
= 0; pidx
< dd
->num_pports
; ++pidx
) {
627 ppd
= dd
->pport
+ pidx
;
629 destroy_workqueue(ppd
->qib_wq
);
637 * qib_init - do the actual initialization sequence on the chip
638 * @dd: the qlogic_ib device
639 * @reinit: reinitializing, so don't allocate new memory
641 * Do the actual initialization sequence on the chip. This is done
642 * both from the init routine called from the PCI infrastructure, and
643 * when we reset the chip, or detect that it was reset internally,
644 * or it's administratively re-enabled.
646 * Memory allocation here and in called routines is only done in
647 * the first case (reinit == 0). We have to be careful, because even
648 * without memory allocation, we need to re-write all the chip registers
649 * TIDs, etc. after the reset or enable has completed.
651 int qib_init(struct qib_devdata
*dd
, int reinit
)
653 int ret
= 0, pidx
, lastfail
= 0;
656 struct qib_ctxtdata
*rcd
;
657 struct qib_pportdata
*ppd
;
660 /* Set linkstate to unknown, so we can watch for a transition. */
661 for (pidx
= 0; pidx
< dd
->num_pports
; ++pidx
) {
662 ppd
= dd
->pport
+ pidx
;
663 spin_lock_irqsave(&ppd
->lflags_lock
, flags
);
664 ppd
->lflags
&= ~(QIBL_LINKACTIVE
| QIBL_LINKARMED
|
665 QIBL_LINKDOWN
| QIBL_LINKINIT
|
667 spin_unlock_irqrestore(&ppd
->lflags_lock
, flags
);
671 ret
= init_after_reset(dd
);
673 ret
= loadtime_init(dd
);
677 /* Bypass most chip-init, to get to device creation */
681 ret
= dd
->f_late_initreg(dd
);
685 /* dd->rcd can be NULL if early init failed */
686 for (i
= 0; dd
->rcd
&& i
< dd
->first_user_ctxt
; ++i
) {
688 * Set up the (kernel) rcvhdr queue and egr TIDs. If doing
689 * re-init, the simplest way to handle this is to free
690 * existing, and re-allocate.
691 * Need to re-create rest of ctxt 0 ctxtdata as well.
697 lastfail
= qib_create_rcvhdrq(dd
, rcd
);
699 lastfail
= qib_setup_eagerbufs(rcd
);
702 "failed to allocate kernel ctxt's rcvhdrq and/or egr bufs\n");
707 for (pidx
= 0; pidx
< dd
->num_pports
; ++pidx
) {
711 ppd
= dd
->pport
+ pidx
;
712 mtu
= ib_mtu_enum_to_int(qib_ibmtu
);
714 mtu
= QIB_DEFAULT_MTU
;
715 qib_ibmtu
= 0; /* don't leave invalid value */
717 /* set max we can ever have for this driver load */
718 ppd
->init_ibmaxlen
= min(mtu
> 2048 ?
719 dd
->piosize4k
: dd
->piosize2k
,
721 (dd
->rcvhdrentsize
<< 2));
723 * Have to initialize ibmaxlen, but this will normally
724 * change immediately in qib_set_mtu().
726 ppd
->ibmaxlen
= ppd
->init_ibmaxlen
;
727 qib_set_mtu(ppd
, mtu
);
729 spin_lock_irqsave(&ppd
->lflags_lock
, flags
);
730 ppd
->lflags
|= QIBL_IB_LINK_DISABLED
;
731 spin_unlock_irqrestore(&ppd
->lflags_lock
, flags
);
733 lastfail
= dd
->f_bringup_serdes(ppd
);
735 qib_devinfo(dd
->pcidev
,
736 "Failed to bringup IB port %u\n", ppd
->port
);
737 lastfail
= -ENETDOWN
;
745 /* none of the ports initialized */
746 if (!ret
&& lastfail
)
750 /* but continue on, so we can debug cause */
755 init_piobuf_state(dd
);
759 /* chip is OK for user apps; mark it as initialized */
760 for (pidx
= 0; pidx
< dd
->num_pports
; ++pidx
) {
761 ppd
= dd
->pport
+ pidx
;
763 * Set status even if port serdes is not initialized
764 * so that diags will work.
766 *ppd
->statusp
|= QIB_STATUS_CHIP_PRESENT
|
768 if (!ppd
->link_speed_enabled
)
770 if (dd
->flags
& QIB_HAS_SEND_DMA
)
771 ret
= qib_setup_sdma(ppd
);
772 init_timer(&ppd
->hol_timer
);
773 ppd
->hol_timer
.function
= qib_hol_event
;
774 ppd
->hol_timer
.data
= (unsigned long)ppd
;
775 ppd
->hol_state
= QIB_HOL_UP
;
778 /* now we can enable all interrupts from the chip */
779 dd
->f_set_intr_state(dd
, 1);
782 * Setup to verify we get an interrupt, and fallback
783 * to an alternate if necessary and possible.
785 mod_timer(&dd
->intrchk_timer
, jiffies
+ HZ
/2);
786 /* start stats retrieval timer */
787 mod_timer(&dd
->stats_timer
, jiffies
+ HZ
* ACTIVITY_TIMER
);
790 /* if ret is non-zero, we probably should do some cleanup here... */
795 * These next two routines are placeholders in case we don't have per-arch
796 * code for controlling write combining. If explicit control of write
797 * combining is not available, performance will probably be awful.
800 int __attribute__((weak
)) qib_enable_wc(struct qib_devdata
*dd
)
805 void __attribute__((weak
)) qib_disable_wc(struct qib_devdata
*dd
)
809 static inline struct qib_devdata
*__qib_lookup(int unit
)
811 return idr_find(&qib_unit_table
, unit
);
814 struct qib_devdata
*qib_lookup(int unit
)
816 struct qib_devdata
*dd
;
819 spin_lock_irqsave(&qib_devs_lock
, flags
);
820 dd
= __qib_lookup(unit
);
821 spin_unlock_irqrestore(&qib_devs_lock
, flags
);
827 * Stop the timers during unit shutdown, or after an error late
830 static void qib_stop_timers(struct qib_devdata
*dd
)
832 struct qib_pportdata
*ppd
;
835 if (dd
->stats_timer
.data
) {
836 del_timer_sync(&dd
->stats_timer
);
837 dd
->stats_timer
.data
= 0;
839 if (dd
->intrchk_timer
.data
) {
840 del_timer_sync(&dd
->intrchk_timer
);
841 dd
->intrchk_timer
.data
= 0;
843 for (pidx
= 0; pidx
< dd
->num_pports
; ++pidx
) {
844 ppd
= dd
->pport
+ pidx
;
845 if (ppd
->hol_timer
.data
)
846 del_timer_sync(&ppd
->hol_timer
);
847 if (ppd
->led_override_timer
.data
) {
848 del_timer_sync(&ppd
->led_override_timer
);
849 atomic_set(&ppd
->led_override_timer_active
, 0);
851 if (ppd
->symerr_clear_timer
.data
)
852 del_timer_sync(&ppd
->symerr_clear_timer
);
857 * qib_shutdown_device - shut down a device
858 * @dd: the qlogic_ib device
860 * This is called to make the device quiet when we are about to
861 * unload the driver, and also when the device is administratively
862 * disabled. It does not free any data structures.
863 * Everything it does has to be setup again by qib_init(dd, 1)
865 static void qib_shutdown_device(struct qib_devdata
*dd
)
867 struct qib_pportdata
*ppd
;
870 for (pidx
= 0; pidx
< dd
->num_pports
; ++pidx
) {
871 ppd
= dd
->pport
+ pidx
;
873 spin_lock_irq(&ppd
->lflags_lock
);
874 ppd
->lflags
&= ~(QIBL_LINKDOWN
| QIBL_LINKINIT
|
875 QIBL_LINKARMED
| QIBL_LINKACTIVE
|
877 spin_unlock_irq(&ppd
->lflags_lock
);
878 *ppd
->statusp
&= ~(QIB_STATUS_IB_CONF
| QIB_STATUS_IB_READY
);
880 dd
->flags
&= ~QIB_INITTED
;
882 /* mask interrupts, but not errors */
883 dd
->f_set_intr_state(dd
, 0);
885 for (pidx
= 0; pidx
< dd
->num_pports
; ++pidx
) {
886 ppd
= dd
->pport
+ pidx
;
887 dd
->f_rcvctrl(ppd
, QIB_RCVCTRL_TAILUPD_DIS
|
888 QIB_RCVCTRL_CTXT_DIS
|
889 QIB_RCVCTRL_INTRAVAIL_DIS
|
890 QIB_RCVCTRL_PKEY_ENB
, -1);
892 * Gracefully stop all sends allowing any in progress to
895 dd
->f_sendctrl(ppd
, QIB_SENDCTRL_CLEAR
);
899 * Enough for anything that's going to trickle out to have actually
904 for (pidx
= 0; pidx
< dd
->num_pports
; ++pidx
) {
905 ppd
= dd
->pport
+ pidx
;
906 dd
->f_setextled(ppd
, 0); /* make sure LEDs are off */
908 if (dd
->flags
& QIB_HAS_SEND_DMA
)
909 qib_teardown_sdma(ppd
);
911 dd
->f_sendctrl(ppd
, QIB_SENDCTRL_AVAIL_DIS
|
912 QIB_SENDCTRL_SEND_DIS
);
914 * Clear SerdesEnable.
915 * We can't count on interrupts since we are stopping.
917 dd
->f_quiet_serdes(ppd
);
920 destroy_workqueue(ppd
->qib_wq
);
925 qib_update_eeprom_log(dd
);
929 * qib_free_ctxtdata - free a context's allocated data
930 * @dd: the qlogic_ib device
931 * @rcd: the ctxtdata structure
933 * free up any allocated data for a context
934 * This should not touch anything that would affect a simultaneous
935 * re-allocation of context data, because it is called after qib_mutex
936 * is released (and can be called from reinit as well).
937 * It should never change any chip state, or global driver state.
939 void qib_free_ctxtdata(struct qib_devdata
*dd
, struct qib_ctxtdata
*rcd
)
945 dma_free_coherent(&dd
->pcidev
->dev
, rcd
->rcvhdrq_size
,
946 rcd
->rcvhdrq
, rcd
->rcvhdrq_phys
);
948 if (rcd
->rcvhdrtail_kvaddr
) {
949 dma_free_coherent(&dd
->pcidev
->dev
, PAGE_SIZE
,
950 rcd
->rcvhdrtail_kvaddr
,
951 rcd
->rcvhdrqtailaddr_phys
);
952 rcd
->rcvhdrtail_kvaddr
= NULL
;
955 if (rcd
->rcvegrbuf
) {
958 for (e
= 0; e
< rcd
->rcvegrbuf_chunks
; e
++) {
959 void *base
= rcd
->rcvegrbuf
[e
];
960 size_t size
= rcd
->rcvegrbuf_size
;
962 dma_free_coherent(&dd
->pcidev
->dev
, size
,
963 base
, rcd
->rcvegrbuf_phys
[e
]);
965 kfree(rcd
->rcvegrbuf
);
966 rcd
->rcvegrbuf
= NULL
;
967 kfree(rcd
->rcvegrbuf_phys
);
968 rcd
->rcvegrbuf_phys
= NULL
;
969 rcd
->rcvegrbuf_chunks
= 0;
972 kfree(rcd
->tid_pg_list
);
973 vfree(rcd
->user_event_mask
);
974 vfree(rcd
->subctxt_uregbase
);
975 vfree(rcd
->subctxt_rcvegrbuf
);
976 vfree(rcd
->subctxt_rcvhdr_base
);
977 #ifdef CONFIG_DEBUG_FS
985 * Perform a PIO buffer bandwidth write test, to verify proper system
986 * configuration. Even when all the setup calls work, occasionally
987 * BIOS or other issues can prevent write combining from working, or
988 * can cause other bandwidth problems to the chip.
990 * This test simply writes the same buffer over and over again, and
991 * measures close to the peak bandwidth to the chip (not testing
992 * data bandwidth to the wire). On chips that use an address-based
993 * trigger to send packets to the wire, this is easy. On chips that
994 * use a count to trigger, we want to make sure that the packet doesn't
995 * go out on the wire, or trigger flow control checks.
997 static void qib_verify_pioperf(struct qib_devdata
*dd
)
999 u32 pbnum
, cnt
, lcnt
;
1000 u32 __iomem
*piobuf
;
1004 piobuf
= dd
->f_getsendbuf(dd
->pport
, 0ULL, &pbnum
);
1006 qib_devinfo(dd
->pcidev
,
1007 "No PIObufs for checking perf, skipping\n");
1012 * Enough to give us a reasonable test, less than piobuf size, and
1013 * likely multiple of store buffer length.
1017 addr
= vmalloc(cnt
);
1019 qib_devinfo(dd
->pcidev
,
1020 "Couldn't get memory for checking PIO perf,"
1025 preempt_disable(); /* we want reasonably accurate elapsed time */
1026 msecs
= 1 + jiffies_to_msecs(jiffies
);
1027 for (lcnt
= 0; lcnt
< 10000U; lcnt
++) {
1028 /* wait until we cross msec boundary */
1029 if (jiffies_to_msecs(jiffies
) >= msecs
)
1034 dd
->f_set_armlaunch(dd
, 0);
1037 * length 0, no dwords actually sent
1043 * This is only roughly accurate, since even with preempt we
1044 * still take interrupts that could take a while. Running for
1045 * >= 5 msec seems to get us "close enough" to accurate values.
1047 msecs
= jiffies_to_msecs(jiffies
);
1048 for (emsecs
= lcnt
= 0; emsecs
<= 5UL; lcnt
++) {
1049 qib_pio_copy(piobuf
+ 64, addr
, cnt
>> 2);
1050 emsecs
= jiffies_to_msecs(jiffies
) - msecs
;
1053 /* 1 GiB/sec, slightly over IB SDR line rate */
1054 if (lcnt
< (emsecs
* 1024U))
1056 "Performance problem: bandwidth to PIO buffers is only %u MiB/sec\n",
1057 lcnt
/ (u32
) emsecs
);
1064 /* disarm piobuf, so it's available again */
1065 dd
->f_sendctrl(dd
->pport
, QIB_SENDCTRL_DISARM_BUF(pbnum
));
1066 qib_sendbuf_done(dd
, pbnum
);
1067 dd
->f_set_armlaunch(dd
, 1);
1070 void qib_free_devdata(struct qib_devdata
*dd
)
1072 unsigned long flags
;
1074 spin_lock_irqsave(&qib_devs_lock
, flags
);
1075 idr_remove(&qib_unit_table
, dd
->unit
);
1076 list_del(&dd
->list
);
1077 spin_unlock_irqrestore(&qib_devs_lock
, flags
);
1079 #ifdef CONFIG_DEBUG_FS
1080 qib_dbg_ibdev_exit(&dd
->verbs_dev
);
1082 ib_dealloc_device(&dd
->verbs_dev
.ibdev
);
1086 * Allocate our primary per-unit data structure. Must be done via verbs
1087 * allocator, because the verbs cleanup process both does cleanup and
1088 * free of the data structure.
1089 * "extra" is for chip-specific data.
1091 * Use the idr mechanism to get a unit number for this unit.
1093 struct qib_devdata
*qib_alloc_devdata(struct pci_dev
*pdev
, size_t extra
)
1095 unsigned long flags
;
1096 struct qib_devdata
*dd
;
1099 dd
= (struct qib_devdata
*) ib_alloc_device(sizeof(*dd
) + extra
);
1101 dd
= ERR_PTR(-ENOMEM
);
1105 #ifdef CONFIG_DEBUG_FS
1106 qib_dbg_ibdev_init(&dd
->verbs_dev
);
1109 idr_preload(GFP_KERNEL
);
1110 spin_lock_irqsave(&qib_devs_lock
, flags
);
1112 ret
= idr_alloc(&qib_unit_table
, dd
, 0, 0, GFP_NOWAIT
);
1115 list_add(&dd
->list
, &qib_dev_list
);
1118 spin_unlock_irqrestore(&qib_devs_lock
, flags
);
1122 qib_early_err(&pdev
->dev
,
1123 "Could not allocate unit ID: error %d\n", -ret
);
1124 #ifdef CONFIG_DEBUG_FS
1125 qib_dbg_ibdev_exit(&dd
->verbs_dev
);
1127 ib_dealloc_device(&dd
->verbs_dev
.ibdev
);
1132 if (!qib_cpulist_count
) {
1133 u32 count
= num_online_cpus();
1134 qib_cpulist
= kzalloc(BITS_TO_LONGS(count
) *
1135 sizeof(long), GFP_KERNEL
);
1137 qib_cpulist_count
= count
;
1139 qib_early_err(&pdev
->dev
,
1140 "Could not alloc cpulist info, cpu affinity might be wrong\n");
1148 * Called from freeze mode handlers, and from PCI error
1149 * reporting code. Should be paranoid about state of
1150 * system and data structures.
1152 void qib_disable_after_error(struct qib_devdata
*dd
)
1154 if (dd
->flags
& QIB_INITTED
) {
1157 dd
->flags
&= ~QIB_INITTED
;
1159 for (pidx
= 0; pidx
< dd
->num_pports
; ++pidx
) {
1160 struct qib_pportdata
*ppd
;
1162 ppd
= dd
->pport
+ pidx
;
1163 if (dd
->flags
& QIB_PRESENT
) {
1164 qib_set_linkstate(ppd
,
1165 QIB_IB_LINKDOWN_DISABLE
);
1166 dd
->f_setextled(ppd
, 0);
1168 *ppd
->statusp
&= ~QIB_STATUS_IB_READY
;
1173 * Mark as having had an error for driver, and also
1174 * for /sys and status word mapped to user programs.
1175 * This marks unit as not usable, until reset.
1178 *dd
->devstatusp
|= QIB_STATUS_HWERROR
;
1181 static void qib_remove_one(struct pci_dev
*);
1182 static int qib_init_one(struct pci_dev
*, const struct pci_device_id
*);
1184 #define DRIVER_LOAD_MSG "Intel " QIB_DRV_NAME " loaded: "
1185 #define PFX QIB_DRV_NAME ": "
1187 static DEFINE_PCI_DEVICE_TABLE(qib_pci_tbl
) = {
1188 { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE
, PCI_DEVICE_ID_QLOGIC_IB_6120
) },
1189 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_IB_7220
) },
1190 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC
, PCI_DEVICE_ID_QLOGIC_IB_7322
) },
1194 MODULE_DEVICE_TABLE(pci
, qib_pci_tbl
);
1196 struct pci_driver qib_driver
= {
1197 .name
= QIB_DRV_NAME
,
1198 .probe
= qib_init_one
,
1199 .remove
= qib_remove_one
,
1200 .id_table
= qib_pci_tbl
,
1201 .err_handler
= &qib_pci_err_handler
,
1204 #ifdef CONFIG_INFINIBAND_QIB_DCA
1206 static int qib_notify_dca(struct notifier_block
*, unsigned long, void *);
1207 static struct notifier_block dca_notifier
= {
1208 .notifier_call
= qib_notify_dca
,
1213 static int qib_notify_dca_device(struct device
*device
, void *data
)
1215 struct qib_devdata
*dd
= dev_get_drvdata(device
);
1216 unsigned long event
= *(unsigned long *)data
;
1218 return dd
->f_notify_dca(dd
, event
);
1221 static int qib_notify_dca(struct notifier_block
*nb
, unsigned long event
,
1226 rval
= driver_for_each_device(&qib_driver
.driver
, NULL
,
1227 &event
, qib_notify_dca_device
);
1228 return rval
? NOTIFY_BAD
: NOTIFY_DONE
;
1234 * Do all the generic driver unit- and chip-independent memory
1235 * allocation and initialization.
1237 static int __init
qlogic_ib_init(void)
1241 ret
= qib_dev_init();
1246 * These must be called before the driver is registered with
1247 * the PCI subsystem.
1249 idr_init(&qib_unit_table
);
1251 #ifdef CONFIG_INFINIBAND_QIB_DCA
1252 dca_register_notify(&dca_notifier
);
1254 #ifdef CONFIG_DEBUG_FS
1257 ret
= pci_register_driver(&qib_driver
);
1259 pr_err("Unable to register driver: error %d\n", -ret
);
1263 /* not fatal if it doesn't work */
1264 if (qib_init_qibfs())
1265 pr_err("Unable to register ipathfs\n");
1266 goto bail
; /* all OK */
1269 #ifdef CONFIG_INFINIBAND_QIB_DCA
1270 dca_unregister_notify(&dca_notifier
);
1272 #ifdef CONFIG_DEBUG_FS
1275 idr_destroy(&qib_unit_table
);
1281 module_init(qlogic_ib_init
);
1284 * Do the non-unit driver cleanup, memory free, etc. at unload.
1286 static void __exit
qlogic_ib_cleanup(void)
1290 ret
= qib_exit_qibfs();
1293 "Unable to cleanup counter filesystem: error %d\n",
1296 #ifdef CONFIG_INFINIBAND_QIB_DCA
1297 dca_unregister_notify(&dca_notifier
);
1299 pci_unregister_driver(&qib_driver
);
1300 #ifdef CONFIG_DEBUG_FS
1304 qib_cpulist_count
= 0;
1307 idr_destroy(&qib_unit_table
);
1311 module_exit(qlogic_ib_cleanup
);
1313 /* this can only be called after a successful initialization */
1314 static void cleanup_device_data(struct qib_devdata
*dd
)
1318 struct qib_ctxtdata
**tmp
;
1319 unsigned long flags
;
1321 /* users can't do anything more with chip */
1322 for (pidx
= 0; pidx
< dd
->num_pports
; ++pidx
) {
1323 if (dd
->pport
[pidx
].statusp
)
1324 *dd
->pport
[pidx
].statusp
&= ~QIB_STATUS_CHIP_PRESENT
;
1326 spin_lock(&dd
->pport
[pidx
].cc_shadow_lock
);
1328 kfree(dd
->pport
[pidx
].congestion_entries
);
1329 dd
->pport
[pidx
].congestion_entries
= NULL
;
1330 kfree(dd
->pport
[pidx
].ccti_entries
);
1331 dd
->pport
[pidx
].ccti_entries
= NULL
;
1332 kfree(dd
->pport
[pidx
].ccti_entries_shadow
);
1333 dd
->pport
[pidx
].ccti_entries_shadow
= NULL
;
1334 kfree(dd
->pport
[pidx
].congestion_entries_shadow
);
1335 dd
->pport
[pidx
].congestion_entries_shadow
= NULL
;
1337 spin_unlock(&dd
->pport
[pidx
].cc_shadow_lock
);
1343 if (dd
->pioavailregs_dma
) {
1344 dma_free_coherent(&dd
->pcidev
->dev
, PAGE_SIZE
,
1345 (void *) dd
->pioavailregs_dma
,
1346 dd
->pioavailregs_phys
);
1347 dd
->pioavailregs_dma
= NULL
;
1350 if (dd
->pageshadow
) {
1351 struct page
**tmpp
= dd
->pageshadow
;
1352 dma_addr_t
*tmpd
= dd
->physshadow
;
1355 for (ctxt
= 0; ctxt
< dd
->cfgctxts
; ctxt
++) {
1356 int ctxt_tidbase
= ctxt
* dd
->rcvtidcnt
;
1357 int maxtid
= ctxt_tidbase
+ dd
->rcvtidcnt
;
1359 for (i
= ctxt_tidbase
; i
< maxtid
; i
++) {
1362 pci_unmap_page(dd
->pcidev
, tmpd
[i
],
1363 PAGE_SIZE
, PCI_DMA_FROMDEVICE
);
1364 qib_release_user_pages(&tmpp
[i
], 1);
1369 dd
->pageshadow
= NULL
;
1371 dd
->physshadow
= NULL
;
1376 * Free any resources still in use (usually just kernel contexts)
1377 * at unload; we do for ctxtcnt, because that's what we allocate.
1378 * We acquire lock to be really paranoid that rcd isn't being
1379 * accessed from some interrupt-related code (that should not happen,
1380 * but best to be sure).
1382 spin_lock_irqsave(&dd
->uctxt_lock
, flags
);
1385 spin_unlock_irqrestore(&dd
->uctxt_lock
, flags
);
1386 for (ctxt
= 0; tmp
&& ctxt
< dd
->ctxtcnt
; ctxt
++) {
1387 struct qib_ctxtdata
*rcd
= tmp
[ctxt
];
1389 tmp
[ctxt
] = NULL
; /* debugging paranoia */
1390 qib_free_ctxtdata(dd
, rcd
);
1393 kfree(dd
->boardname
);
1398 * Clean up on unit shutdown, or error during unit load after
1399 * successful initialization.
1401 static void qib_postinit_cleanup(struct qib_devdata
*dd
)
1404 * Clean up chip-specific stuff.
1405 * We check for NULL here, because it's outside
1406 * the kregbase check, and we need to call it
1407 * after the free_irq. Thus it's possible that
1408 * the function pointers were never initialized.
1413 qib_pcie_ddcleanup(dd
);
1415 cleanup_device_data(dd
);
1417 qib_free_devdata(dd
);
1420 static int qib_init_one(struct pci_dev
*pdev
, const struct pci_device_id
*ent
)
1422 int ret
, j
, pidx
, initfail
;
1423 struct qib_devdata
*dd
= NULL
;
1425 ret
= qib_pcie_init(pdev
, ent
);
1430 * Do device-specific initialiation, function table setup, dd
1433 switch (ent
->device
) {
1434 case PCI_DEVICE_ID_QLOGIC_IB_6120
:
1435 #ifdef CONFIG_PCI_MSI
1436 dd
= qib_init_iba6120_funcs(pdev
, ent
);
1438 qib_early_err(&pdev
->dev
,
1439 "Intel PCIE device 0x%x cannot work if CONFIG_PCI_MSI is not enabled\n",
1441 dd
= ERR_PTR(-ENODEV
);
1445 case PCI_DEVICE_ID_QLOGIC_IB_7220
:
1446 dd
= qib_init_iba7220_funcs(pdev
, ent
);
1449 case PCI_DEVICE_ID_QLOGIC_IB_7322
:
1450 dd
= qib_init_iba7322_funcs(pdev
, ent
);
1454 qib_early_err(&pdev
->dev
,
1455 "Failing on unknown Intel deviceid 0x%x\n",
1463 goto bail
; /* error already printed */
1465 ret
= qib_create_workqueues(dd
);
1469 /* do the generic initialization */
1470 initfail
= qib_init(dd
, 0);
1472 ret
= qib_register_ib_device(dd
);
1475 * Now ready for use. this should be cleared whenever we
1476 * detect a reset, or initiate one. If earlier failure,
1477 * we still create devices, so diags, etc. can be used
1478 * to determine cause of problem.
1480 if (!qib_mini_init
&& !initfail
&& !ret
)
1481 dd
->flags
|= QIB_INITTED
;
1483 j
= qib_device_create(dd
);
1485 qib_dev_err(dd
, "Failed to create /dev devices: %d\n", -j
);
1488 qib_dev_err(dd
, "Failed filesystem setup for counters: %d\n",
1491 if (qib_mini_init
|| initfail
|| ret
) {
1492 qib_stop_timers(dd
);
1493 flush_workqueue(ib_wq
);
1494 for (pidx
= 0; pidx
< dd
->num_pports
; ++pidx
)
1495 dd
->f_quiet_serdes(dd
->pport
+ pidx
);
1499 (void) qibfs_remove(dd
);
1500 qib_device_remove(dd
);
1503 qib_unregister_ib_device(dd
);
1504 qib_postinit_cleanup(dd
);
1511 ret
= qib_enable_wc(dd
);
1514 "Write combining not enabled (err %d): performance may be poor\n",
1520 qib_verify_pioperf(dd
);
1525 static void qib_remove_one(struct pci_dev
*pdev
)
1527 struct qib_devdata
*dd
= pci_get_drvdata(pdev
);
1530 /* unregister from IB core */
1531 qib_unregister_ib_device(dd
);
1534 * Disable the IB link, disable interrupts on the device,
1535 * clear dma engines, etc.
1538 qib_shutdown_device(dd
);
1540 qib_stop_timers(dd
);
1542 /* wait until all of our (qsfp) queue_work() calls complete */
1543 flush_workqueue(ib_wq
);
1545 ret
= qibfs_remove(dd
);
1547 qib_dev_err(dd
, "Failed counters filesystem cleanup: %d\n",
1550 qib_device_remove(dd
);
1552 qib_postinit_cleanup(dd
);
1556 * qib_create_rcvhdrq - create a receive header queue
1557 * @dd: the qlogic_ib device
1558 * @rcd: the context data
1560 * This must be contiguous memory (from an i/o perspective), and must be
1561 * DMA'able (which means for some systems, it will go through an IOMMU,
1562 * or be forced into a low address range).
1564 int qib_create_rcvhdrq(struct qib_devdata
*dd
, struct qib_ctxtdata
*rcd
)
1569 if (!rcd
->rcvhdrq
) {
1570 dma_addr_t phys_hdrqtail
;
1573 amt
= ALIGN(dd
->rcvhdrcnt
* dd
->rcvhdrentsize
*
1574 sizeof(u32
), PAGE_SIZE
);
1575 gfp_flags
= (rcd
->ctxt
>= dd
->first_user_ctxt
) ?
1576 GFP_USER
: GFP_KERNEL
;
1578 old_node_id
= dev_to_node(&dd
->pcidev
->dev
);
1579 set_dev_node(&dd
->pcidev
->dev
, rcd
->node_id
);
1580 rcd
->rcvhdrq
= dma_alloc_coherent(
1581 &dd
->pcidev
->dev
, amt
, &rcd
->rcvhdrq_phys
,
1582 gfp_flags
| __GFP_COMP
);
1583 set_dev_node(&dd
->pcidev
->dev
, old_node_id
);
1585 if (!rcd
->rcvhdrq
) {
1587 "attempt to allocate %d bytes for ctxt %u rcvhdrq failed\n",
1592 if (rcd
->ctxt
>= dd
->first_user_ctxt
) {
1593 rcd
->user_event_mask
= vmalloc_user(PAGE_SIZE
);
1594 if (!rcd
->user_event_mask
)
1595 goto bail_free_hdrq
;
1598 if (!(dd
->flags
& QIB_NODMA_RTAIL
)) {
1599 set_dev_node(&dd
->pcidev
->dev
, rcd
->node_id
);
1600 rcd
->rcvhdrtail_kvaddr
= dma_alloc_coherent(
1601 &dd
->pcidev
->dev
, PAGE_SIZE
, &phys_hdrqtail
,
1603 set_dev_node(&dd
->pcidev
->dev
, old_node_id
);
1604 if (!rcd
->rcvhdrtail_kvaddr
)
1606 rcd
->rcvhdrqtailaddr_phys
= phys_hdrqtail
;
1609 rcd
->rcvhdrq_size
= amt
;
1612 /* clear for security and sanity on each use */
1613 memset(rcd
->rcvhdrq
, 0, rcd
->rcvhdrq_size
);
1614 if (rcd
->rcvhdrtail_kvaddr
)
1615 memset(rcd
->rcvhdrtail_kvaddr
, 0, PAGE_SIZE
);
1620 "attempt to allocate 1 page for ctxt %u rcvhdrqtailaddr failed\n",
1622 vfree(rcd
->user_event_mask
);
1623 rcd
->user_event_mask
= NULL
;
1625 dma_free_coherent(&dd
->pcidev
->dev
, amt
, rcd
->rcvhdrq
,
1627 rcd
->rcvhdrq
= NULL
;
1633 * allocate eager buffers, both kernel and user contexts.
1634 * @rcd: the context we are setting up.
1636 * Allocate the eager TID buffers and program them into hip.
1637 * They are no longer completely contiguous, we do multiple allocation
1638 * calls. Otherwise we get the OOM code involved, by asking for too
1639 * much per call, with disastrous results on some kernels.
1641 int qib_setup_eagerbufs(struct qib_ctxtdata
*rcd
)
1643 struct qib_devdata
*dd
= rcd
->dd
;
1644 unsigned e
, egrcnt
, egrperchunk
, chunk
, egrsize
, egroff
;
1650 * GFP_USER, but without GFP_FS, so buffer cache can be
1651 * coalesced (we hope); otherwise, even at order 4,
1652 * heavy filesystem activity makes these fail, and we can
1653 * use compound pages.
1655 gfp_flags
= __GFP_WAIT
| __GFP_IO
| __GFP_COMP
;
1657 egrcnt
= rcd
->rcvegrcnt
;
1658 egroff
= rcd
->rcvegr_tid_base
;
1659 egrsize
= dd
->rcvegrbufsize
;
1661 chunk
= rcd
->rcvegrbuf_chunks
;
1662 egrperchunk
= rcd
->rcvegrbufs_perchunk
;
1663 size
= rcd
->rcvegrbuf_size
;
1664 if (!rcd
->rcvegrbuf
) {
1666 kzalloc_node(chunk
* sizeof(rcd
->rcvegrbuf
[0]),
1667 GFP_KERNEL
, rcd
->node_id
);
1668 if (!rcd
->rcvegrbuf
)
1671 if (!rcd
->rcvegrbuf_phys
) {
1672 rcd
->rcvegrbuf_phys
=
1673 kmalloc_node(chunk
* sizeof(rcd
->rcvegrbuf_phys
[0]),
1674 GFP_KERNEL
, rcd
->node_id
);
1675 if (!rcd
->rcvegrbuf_phys
)
1676 goto bail_rcvegrbuf
;
1678 for (e
= 0; e
< rcd
->rcvegrbuf_chunks
; e
++) {
1679 if (rcd
->rcvegrbuf
[e
])
1682 old_node_id
= dev_to_node(&dd
->pcidev
->dev
);
1683 set_dev_node(&dd
->pcidev
->dev
, rcd
->node_id
);
1685 dma_alloc_coherent(&dd
->pcidev
->dev
, size
,
1686 &rcd
->rcvegrbuf_phys
[e
],
1688 set_dev_node(&dd
->pcidev
->dev
, old_node_id
);
1689 if (!rcd
->rcvegrbuf
[e
])
1690 goto bail_rcvegrbuf_phys
;
1693 rcd
->rcvegr_phys
= rcd
->rcvegrbuf_phys
[0];
1695 for (e
= chunk
= 0; chunk
< rcd
->rcvegrbuf_chunks
; chunk
++) {
1696 dma_addr_t pa
= rcd
->rcvegrbuf_phys
[chunk
];
1699 /* clear for security and sanity on each use */
1700 memset(rcd
->rcvegrbuf
[chunk
], 0, size
);
1702 for (i
= 0; e
< egrcnt
&& i
< egrperchunk
; e
++, i
++) {
1703 dd
->f_put_tid(dd
, e
+ egroff
+
1708 RCVHQ_RCV_TYPE_EAGER
, pa
);
1711 cond_resched(); /* don't hog the cpu */
1716 bail_rcvegrbuf_phys
:
1717 for (e
= 0; e
< rcd
->rcvegrbuf_chunks
&& rcd
->rcvegrbuf
[e
]; e
++)
1718 dma_free_coherent(&dd
->pcidev
->dev
, size
,
1719 rcd
->rcvegrbuf
[e
], rcd
->rcvegrbuf_phys
[e
]);
1720 kfree(rcd
->rcvegrbuf_phys
);
1721 rcd
->rcvegrbuf_phys
= NULL
;
1723 kfree(rcd
->rcvegrbuf
);
1724 rcd
->rcvegrbuf
= NULL
;
1730 * Note: Changes to this routine should be mirrored
1731 * for the diagnostics routine qib_remap_ioaddr32().
1732 * There is also related code for VL15 buffers in qib_init_7322_variables().
1733 * The teardown code that unmaps is in qib_pcie_ddcleanup()
1735 int init_chip_wc_pat(struct qib_devdata
*dd
, u32 vl15buflen
)
1737 u64 __iomem
*qib_kregbase
= NULL
;
1738 void __iomem
*qib_piobase
= NULL
;
1739 u64 __iomem
*qib_userbase
= NULL
;
1741 u64 qib_pio2koffset
= dd
->piobufbase
& 0xffffffff;
1742 u64 qib_pio4koffset
= dd
->piobufbase
>> 32;
1743 u64 qib_pio2klen
= dd
->piobcnt2k
* dd
->palign
;
1744 u64 qib_pio4klen
= dd
->piobcnt4k
* dd
->align4k
;
1745 u64 qib_physaddr
= dd
->physaddr
;
1747 u64 qib_userlen
= 0;
1750 * Free the old mapping because the kernel will try to reuse the
1751 * old mapping and not create a new mapping with the
1752 * write combining attribute.
1754 iounmap(dd
->kregbase
);
1755 dd
->kregbase
= NULL
;
1758 * Assumes chip address space looks like:
1759 * - kregs + sregs + cregs + uregs (in any order)
1760 * - piobufs (2K and 4K bufs in either order)
1762 * - kregs + sregs + cregs (in any order)
1763 * - piobufs (2K and 4K bufs in either order)
1766 if (dd
->piobcnt4k
== 0) {
1767 qib_kreglen
= qib_pio2koffset
;
1768 qib_piolen
= qib_pio2klen
;
1769 } else if (qib_pio2koffset
< qib_pio4koffset
) {
1770 qib_kreglen
= qib_pio2koffset
;
1771 qib_piolen
= qib_pio4koffset
+ qib_pio4klen
- qib_kreglen
;
1773 qib_kreglen
= qib_pio4koffset
;
1774 qib_piolen
= qib_pio2koffset
+ qib_pio2klen
- qib_kreglen
;
1776 qib_piolen
+= vl15buflen
;
1777 /* Map just the configured ports (not all hw ports) */
1778 if (dd
->uregbase
> qib_kreglen
)
1779 qib_userlen
= dd
->ureg_align
* dd
->cfgctxts
;
1781 /* Sanity checks passed, now create the new mappings */
1782 qib_kregbase
= ioremap_nocache(qib_physaddr
, qib_kreglen
);
1786 qib_piobase
= ioremap_wc(qib_physaddr
+ qib_kreglen
, qib_piolen
);
1791 qib_userbase
= ioremap_nocache(qib_physaddr
+ dd
->uregbase
,
1797 dd
->kregbase
= qib_kregbase
;
1798 dd
->kregend
= (u64 __iomem
*)
1799 ((char __iomem
*) qib_kregbase
+ qib_kreglen
);
1800 dd
->piobase
= qib_piobase
;
1801 dd
->pio2kbase
= (void __iomem
*)
1802 (((char __iomem
*) dd
->piobase
) +
1803 qib_pio2koffset
- qib_kreglen
);
1805 dd
->pio4kbase
= (void __iomem
*)
1806 (((char __iomem
*) dd
->piobase
) +
1807 qib_pio4koffset
- qib_kreglen
);
1809 /* ureg will now be accessed relative to dd->userbase */
1810 dd
->userbase
= qib_userbase
;
1814 iounmap(qib_piobase
);
1816 iounmap(qib_kregbase
);