2 * Copyright (C) Freescale Semicondutor, Inc. 2006. All rights reserved.
5 * MPC832xE MDS board specific routines.
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
13 #include <linux/stddef.h>
14 #include <linux/kernel.h>
15 #include <linux/init.h>
16 #include <linux/errno.h>
17 #include <linux/reboot.h>
18 #include <linux/pci.h>
19 #include <linux/kdev_t.h>
20 #include <linux/major.h>
21 #include <linux/console.h>
22 #include <linux/delay.h>
23 #include <linux/seq_file.h>
24 #include <linux/root_dev.h>
25 #include <linux/initrd.h>
26 #include <linux/of_platform.h>
27 #include <linux/of_device.h>
29 #include <asm/system.h>
30 #include <asm/atomic.h>
33 #include <asm/machdep.h>
38 #include <sysdev/fsl_soc.h>
39 #include <sysdev/fsl_pci.h>
41 #include <asm/qe_ic.h>
47 #define DBG(fmt...) udbg_printf(fmt)
52 static u8
*bcsr_regs
= NULL
;
54 /* ************************************************************************
56 * Setup the architecture
59 static void __init
mpc832x_sys_setup_arch(void)
61 struct device_node
*np
;
64 ppc_md
.progress("mpc832x_sys_setup_arch()", 0);
67 np
= of_find_node_by_name(NULL
, "bcsr");
71 of_address_to_resource(np
, 0, &res
);
72 bcsr_regs
= ioremap(res
.start
, res
.end
- res
.start
+1);
77 for_each_compatible_node(np
, "pci", "fsl,mpc8349-pci")
78 mpc83xx_add_bridge(np
);
81 #ifdef CONFIG_QUICC_ENGINE
84 if ((np
= of_find_node_by_name(NULL
, "par_io")) != NULL
) {
88 for (np
= NULL
; (np
= of_find_node_by_name(np
, "ucc")) != NULL
;)
92 if ((np
= of_find_compatible_node(NULL
, "network", "ucc_geth"))
94 /* Reset the Ethernet PHYs */
95 #define BCSR8_FETH_RST 0x50
96 bcsr_regs
[8] &= ~BCSR8_FETH_RST
;
98 bcsr_regs
[8] |= BCSR8_FETH_RST
;
102 #endif /* CONFIG_QUICC_ENGINE */
105 static struct of_device_id mpc832x_ids
[] = {
107 { .compatible
= "soc", },
108 { .compatible
= "simple-bus", },
110 { .compatible
= "fsl,qe", },
114 static int __init
mpc832x_declare_of_platform_devices(void)
116 /* Publish the QE devices */
117 of_platform_bus_probe(NULL
, mpc832x_ids
, NULL
);
121 machine_device_initcall(mpc832x_mds
, mpc832x_declare_of_platform_devices
);
123 static void __init
mpc832x_sys_init_IRQ(void)
125 struct device_node
*np
;
127 np
= of_find_node_by_type(NULL
, "ipic");
133 /* Initialize the default interrupt mapping priorities,
134 * in case the boot rom changed something on us.
136 ipic_set_default_priority();
139 #ifdef CONFIG_QUICC_ENGINE
140 np
= of_find_compatible_node(NULL
, NULL
, "fsl,qe-ic");
142 np
= of_find_node_by_type(NULL
, "qeic");
146 qe_ic_init(np
, 0, qe_ic_cascade_low_ipic
, qe_ic_cascade_high_ipic
);
148 #endif /* CONFIG_QUICC_ENGINE */
152 * Called very early, MMU is off, device-tree isn't unflattened
154 static int __init
mpc832x_sys_probe(void)
156 unsigned long root
= of_get_flat_dt_root();
158 return of_flat_dt_is_compatible(root
, "MPC832xMDS");
161 define_machine(mpc832x_mds
) {
162 .name
= "MPC832x MDS",
163 .probe
= mpc832x_sys_probe
,
164 .setup_arch
= mpc832x_sys_setup_arch
,
165 .init_IRQ
= mpc832x_sys_init_IRQ
,
166 .get_irq
= ipic_get_irq
,
167 .restart
= mpc83xx_restart
,
168 .time_init
= mpc83xx_time_init
,
169 .calibrate_decr
= generic_calibrate_decr
,
170 .progress
= udbg_progress
,