2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
7 * Copyright (C) 1997, 1998, 1999, 2000 Ralf Baechle ralf@gnu.org
8 * Carsten Langgaard, carstenl@mips.com
9 * Copyright (C) 2002 MIPS Technologies, Inc. All rights reserved.
11 #include <linux/cpu_pm.h>
12 #include <linux/init.h>
13 #include <linux/sched.h>
14 #include <linux/smp.h>
16 #include <linux/hugetlb.h>
17 #include <linux/export.h>
20 #include <asm/cpu-type.h>
21 #include <asm/bootinfo.h>
22 #include <asm/hazards.h>
23 #include <asm/mmu_context.h>
24 #include <asm/pgtable.h>
26 #include <asm/tlbmisc.h>
28 extern void build_tlb_refill_handler(void);
31 * LOONGSON-2 has a 4 entry itlb which is a subset of jtlb, LOONGSON-3 has
32 * a 4 entry itlb and a 4 entry dtlb which are subsets of jtlb. Unfortunately,
33 * itlb/dtlb are not totally transparent to software.
35 static inline void flush_micro_tlb(void)
37 switch (current_cpu_type()) {
39 write_c0_diag(LOONGSON_DIAG_ITLB
);
42 write_c0_diag(LOONGSON_DIAG_ITLB
| LOONGSON_DIAG_DTLB
);
49 static inline void flush_micro_tlb_vm(struct vm_area_struct
*vma
)
51 if (vma
->vm_flags
& VM_EXEC
)
55 void local_flush_tlb_all(void)
58 unsigned long old_ctx
;
59 int entry
, ftlbhighset
;
61 local_irq_save(flags
);
62 /* Save old context and create impossible VPN2 value */
63 old_ctx
= read_c0_entryhi();
68 entry
= num_wired_entries();
72 * If there are any wired entries, fall back to iterating
74 if (cpu_has_tlbinv
&& !entry
) {
75 if (current_cpu_data
.tlbsizevtlb
) {
78 tlbinvf(); /* invalidate VTLB */
80 ftlbhighset
= current_cpu_data
.tlbsizevtlb
+
81 current_cpu_data
.tlbsizeftlbsets
;
82 for (entry
= current_cpu_data
.tlbsizevtlb
;
85 write_c0_index(entry
);
87 tlbinvf(); /* invalidate one FTLB set */
90 while (entry
< current_cpu_data
.tlbsize
) {
91 /* Make sure all entries differ. */
92 write_c0_entryhi(UNIQUE_ENTRYHI(entry
));
93 write_c0_index(entry
);
100 write_c0_entryhi(old_ctx
);
103 local_irq_restore(flags
);
105 EXPORT_SYMBOL(local_flush_tlb_all
);
107 /* All entries common to a mm share an asid. To effectively flush
108 these entries, we just bump the asid. */
109 void local_flush_tlb_mm(struct mm_struct
*mm
)
115 cpu
= smp_processor_id();
117 if (cpu_context(cpu
, mm
) != 0) {
118 drop_mmu_context(mm
, cpu
);
124 void local_flush_tlb_range(struct vm_area_struct
*vma
, unsigned long start
,
127 struct mm_struct
*mm
= vma
->vm_mm
;
128 int cpu
= smp_processor_id();
130 if (cpu_context(cpu
, mm
) != 0) {
131 unsigned long size
, flags
;
133 local_irq_save(flags
);
134 start
= round_down(start
, PAGE_SIZE
<< 1);
135 end
= round_up(end
, PAGE_SIZE
<< 1);
136 size
= (end
- start
) >> (PAGE_SHIFT
+ 1);
137 if (size
<= (current_cpu_data
.tlbsizeftlbsets
?
138 current_cpu_data
.tlbsize
/ 8 :
139 current_cpu_data
.tlbsize
/ 2)) {
140 int oldpid
= read_c0_entryhi();
141 int newpid
= cpu_asid(cpu
, mm
);
144 while (start
< end
) {
147 write_c0_entryhi(start
| newpid
);
148 start
+= (PAGE_SIZE
<< 1);
152 idx
= read_c0_index();
153 write_c0_entrylo0(0);
154 write_c0_entrylo1(0);
157 /* Make sure all entries differ. */
158 write_c0_entryhi(UNIQUE_ENTRYHI(idx
));
163 write_c0_entryhi(oldpid
);
166 drop_mmu_context(mm
, cpu
);
169 local_irq_restore(flags
);
173 void local_flush_tlb_kernel_range(unsigned long start
, unsigned long end
)
175 unsigned long size
, flags
;
177 local_irq_save(flags
);
178 size
= (end
- start
+ (PAGE_SIZE
- 1)) >> PAGE_SHIFT
;
179 size
= (size
+ 1) >> 1;
180 if (size
<= (current_cpu_data
.tlbsizeftlbsets
?
181 current_cpu_data
.tlbsize
/ 8 :
182 current_cpu_data
.tlbsize
/ 2)) {
183 int pid
= read_c0_entryhi();
185 start
&= (PAGE_MASK
<< 1);
186 end
+= ((PAGE_SIZE
<< 1) - 1);
187 end
&= (PAGE_MASK
<< 1);
190 while (start
< end
) {
193 write_c0_entryhi(start
);
194 start
+= (PAGE_SIZE
<< 1);
198 idx
= read_c0_index();
199 write_c0_entrylo0(0);
200 write_c0_entrylo1(0);
203 /* Make sure all entries differ. */
204 write_c0_entryhi(UNIQUE_ENTRYHI(idx
));
209 write_c0_entryhi(pid
);
212 local_flush_tlb_all();
215 local_irq_restore(flags
);
218 void local_flush_tlb_page(struct vm_area_struct
*vma
, unsigned long page
)
220 int cpu
= smp_processor_id();
222 if (cpu_context(cpu
, vma
->vm_mm
) != 0) {
224 int oldpid
, newpid
, idx
;
226 newpid
= cpu_asid(cpu
, vma
->vm_mm
);
227 page
&= (PAGE_MASK
<< 1);
228 local_irq_save(flags
);
229 oldpid
= read_c0_entryhi();
231 write_c0_entryhi(page
| newpid
);
235 idx
= read_c0_index();
236 write_c0_entrylo0(0);
237 write_c0_entrylo1(0);
240 /* Make sure all entries differ. */
241 write_c0_entryhi(UNIQUE_ENTRYHI(idx
));
247 write_c0_entryhi(oldpid
);
249 flush_micro_tlb_vm(vma
);
250 local_irq_restore(flags
);
255 * This one is only used for pages with the global bit set so we don't care
256 * much about the ASID.
258 void local_flush_tlb_one(unsigned long page
)
263 local_irq_save(flags
);
264 oldpid
= read_c0_entryhi();
266 page
&= (PAGE_MASK
<< 1);
267 write_c0_entryhi(page
);
271 idx
= read_c0_index();
272 write_c0_entrylo0(0);
273 write_c0_entrylo1(0);
275 /* Make sure all entries differ. */
276 write_c0_entryhi(UNIQUE_ENTRYHI(idx
));
281 write_c0_entryhi(oldpid
);
284 local_irq_restore(flags
);
288 * We will need multiple versions of update_mmu_cache(), one that just
289 * updates the TLB with the new pte(s), and another which also checks
290 * for the R4k "end of page" hardware bug and does the needy.
292 void __update_tlb(struct vm_area_struct
* vma
, unsigned long address
, pte_t pte
)
302 * Handle debugger faulting in for debugee.
304 if (current
->active_mm
!= vma
->vm_mm
)
307 local_irq_save(flags
);
310 pid
= read_c0_entryhi() & cpu_asid_mask(¤t_cpu_data
);
311 address
&= (PAGE_MASK
<< 1);
312 write_c0_entryhi(address
| pid
);
313 pgdp
= pgd_offset(vma
->vm_mm
, address
);
317 pudp
= pud_offset(pgdp
, address
);
318 pmdp
= pmd_offset(pudp
, address
);
319 idx
= read_c0_index();
320 #ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
321 /* this could be a huge page */
322 if (pmd_huge(*pmdp
)) {
324 write_c0_pagemask(PM_HUGE_MASK
);
325 ptep
= (pte_t
*)pmdp
;
326 lo
= pte_to_entrylo(pte_val(*ptep
));
327 write_c0_entrylo0(lo
);
328 write_c0_entrylo1(lo
+ (HPAGE_SIZE
>> 7));
336 write_c0_pagemask(PM_DEFAULT_MASK
);
340 ptep
= pte_offset_map(pmdp
, address
);
342 #if defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32)
344 write_c0_entrylo0(pte_to_entrylo(ptep
->pte_high
));
346 writex_c0_entrylo0(ptep
->pte_low
& _PFNX_MASK
);
348 write_c0_entrylo1(pte_to_entrylo(ptep
->pte_high
));
350 writex_c0_entrylo1(ptep
->pte_low
& _PFNX_MASK
);
352 write_c0_entrylo0(ptep
->pte_high
);
354 write_c0_entrylo1(ptep
->pte_high
);
357 write_c0_entrylo0(pte_to_entrylo(pte_val(*ptep
++)));
358 write_c0_entrylo1(pte_to_entrylo(pte_val(*ptep
)));
368 flush_micro_tlb_vm(vma
);
369 local_irq_restore(flags
);
372 void add_wired_entry(unsigned long entrylo0
, unsigned long entrylo1
,
373 unsigned long entryhi
, unsigned long pagemask
)
376 panic("Broken for XPA kernels");
380 unsigned long old_pagemask
;
381 unsigned long old_ctx
;
383 local_irq_save(flags
);
384 /* Save old context and create impossible VPN2 value */
385 old_ctx
= read_c0_entryhi();
387 old_pagemask
= read_c0_pagemask();
388 wired
= num_wired_entries();
389 write_c0_wired(wired
+ 1);
390 write_c0_index(wired
);
391 tlbw_use_hazard(); /* What is the hazard here? */
392 write_c0_pagemask(pagemask
);
393 write_c0_entryhi(entryhi
);
394 write_c0_entrylo0(entrylo0
);
395 write_c0_entrylo1(entrylo1
);
400 write_c0_entryhi(old_ctx
);
401 tlbw_use_hazard(); /* What is the hazard here? */
403 write_c0_pagemask(old_pagemask
);
404 local_flush_tlb_all();
405 local_irq_restore(flags
);
409 #ifdef CONFIG_TRANSPARENT_HUGEPAGE
411 int has_transparent_hugepage(void)
413 static unsigned int mask
= -1;
415 if (mask
== -1) { /* first call comes during __init */
418 local_irq_save(flags
);
419 write_c0_pagemask(PM_HUGE_MASK
);
420 back_to_back_c0_hazard();
421 mask
= read_c0_pagemask();
422 write_c0_pagemask(PM_DEFAULT_MASK
);
423 local_irq_restore(flags
);
425 return mask
== PM_HUGE_MASK
;
428 #endif /* CONFIG_TRANSPARENT_HUGEPAGE */
431 * Used for loading TLB entries before trap_init() has started, when we
432 * don't actually want to add a wired entry which remains throughout the
433 * lifetime of the system
438 __init
int add_temporary_entry(unsigned long entrylo0
, unsigned long entrylo1
,
439 unsigned long entryhi
, unsigned long pagemask
)
444 unsigned long old_pagemask
;
445 unsigned long old_ctx
;
447 local_irq_save(flags
);
448 /* Save old context and create impossible VPN2 value */
450 old_ctx
= read_c0_entryhi();
451 old_pagemask
= read_c0_pagemask();
452 wired
= num_wired_entries();
453 if (--temp_tlb_entry
< wired
) {
455 "No TLB space left for add_temporary_entry\n");
460 write_c0_index(temp_tlb_entry
);
461 write_c0_pagemask(pagemask
);
462 write_c0_entryhi(entryhi
);
463 write_c0_entrylo0(entrylo0
);
464 write_c0_entrylo1(entrylo1
);
469 write_c0_entryhi(old_ctx
);
470 write_c0_pagemask(old_pagemask
);
473 local_irq_restore(flags
);
478 static int __init
set_ntlb(char *str
)
480 get_option(&str
, &ntlb
);
484 __setup("ntlb=", set_ntlb
);
487 * Configure TLB (for init or after a CPU has been powered off).
489 static void r4k_tlb_configure(void)
492 * You should never change this register:
493 * - On R4600 1.7 the tlbp never hits for pages smaller than
494 * the value in the c0_pagemask register.
495 * - The entire mm handling assumes the c0_pagemask register to
496 * be set to fixed-size pages.
498 write_c0_pagemask(PM_DEFAULT_MASK
);
499 back_to_back_c0_hazard();
500 if (read_c0_pagemask() != PM_DEFAULT_MASK
)
501 panic("MMU doesn't support PAGE_SIZE=0x%lx", PAGE_SIZE
);
504 if (current_cpu_type() == CPU_R10000
||
505 current_cpu_type() == CPU_R12000
||
506 current_cpu_type() == CPU_R14000
||
507 current_cpu_type() == CPU_R16000
)
508 write_c0_framemask(0);
512 * Enable the no read, no exec bits, and enable large physical
516 set_c0_pagegrain(PG_RIE
| PG_XIE
| PG_ELPA
);
518 set_c0_pagegrain(PG_RIE
| PG_XIE
);
522 temp_tlb_entry
= current_cpu_data
.tlbsize
- 1;
524 /* From this point on the ARC firmware is dead. */
525 local_flush_tlb_all();
527 /* Did I tell you that ARC SUCKS? */
535 if (ntlb
> 1 && ntlb
<= current_cpu_data
.tlbsize
) {
536 int wired
= current_cpu_data
.tlbsize
- ntlb
;
537 write_c0_wired(wired
);
538 write_c0_index(wired
-1);
539 printk("Restricting TLB to %d entries\n", ntlb
);
541 printk("Ignoring invalid argument ntlb=%d\n", ntlb
);
544 build_tlb_refill_handler();
547 static int r4k_tlb_pm_notifier(struct notifier_block
*self
, unsigned long cmd
,
551 case CPU_PM_ENTER_FAILED
:
560 static struct notifier_block r4k_tlb_pm_notifier_block
= {
561 .notifier_call
= r4k_tlb_pm_notifier
,
564 static int __init
r4k_tlb_init_pm(void)
566 return cpu_pm_register_notifier(&r4k_tlb_pm_notifier_block
);
568 arch_initcall(r4k_tlb_init_pm
);