1 /* via_dmablit.c -- PCI DMA BitBlt support for the VIA Unichrome/Pro
3 * Copyright (C) 2005 Thomas Hellstrom, All Rights Reserved.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sub license,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
20 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22 * USE OR OTHER DEALINGS IN THE SOFTWARE.
26 * Partially based on code obtained from Digeo Inc.
31 * Unmaps the DMA mappings.
32 * FIXME: Is this a NoOp on x86? Also
33 * FIXME: What happens if this one is called and a pending blit has previously done
34 * the same DMA mappings?
38 #include <drm/via_drm.h>
40 #include "via_dmablit.h"
42 #include <linux/pagemap.h>
43 #include <linux/slab.h>
45 #define VIA_PGDN(x) (((unsigned long)(x)) & PAGE_MASK)
46 #define VIA_PGOFF(x) (((unsigned long)(x)) & ~PAGE_MASK)
47 #define VIA_PFN(x) ((unsigned long)(x) >> PAGE_SHIFT)
49 typedef struct _drm_via_descriptor
{
54 } drm_via_descriptor_t
;
58 * Unmap a DMA mapping.
64 via_unmap_blit_from_device(struct pci_dev
*pdev
, drm_via_sg_info_t
*vsg
)
66 int num_desc
= vsg
->num_desc
;
67 unsigned cur_descriptor_page
= num_desc
/ vsg
->descriptors_per_page
;
68 unsigned descriptor_this_page
= num_desc
% vsg
->descriptors_per_page
;
69 drm_via_descriptor_t
*desc_ptr
= vsg
->desc_pages
[cur_descriptor_page
] +
71 dma_addr_t next
= vsg
->chain_start
;
74 if (descriptor_this_page
-- == 0) {
75 cur_descriptor_page
--;
76 descriptor_this_page
= vsg
->descriptors_per_page
- 1;
77 desc_ptr
= vsg
->desc_pages
[cur_descriptor_page
] +
80 dma_unmap_single(&pdev
->dev
, next
, sizeof(*desc_ptr
), DMA_TO_DEVICE
);
81 dma_unmap_page(&pdev
->dev
, desc_ptr
->mem_addr
, desc_ptr
->size
, vsg
->direction
);
82 next
= (dma_addr_t
) desc_ptr
->next
;
88 * If mode = 0, count how many descriptors are needed.
89 * If mode = 1, Map the DMA pages for the device, put together and map also the descriptors.
90 * Descriptors are run in reverse order by the hardware because we are not allowed to update the
91 * 'next' field without syncing calls when the descriptor is already mapped.
95 via_map_blit_for_device(struct pci_dev
*pdev
,
96 const drm_via_dmablit_t
*xfer
,
97 drm_via_sg_info_t
*vsg
,
100 unsigned cur_descriptor_page
= 0;
101 unsigned num_descriptors_this_page
= 0;
102 unsigned char *mem_addr
= xfer
->mem_addr
;
103 unsigned char *cur_mem
;
104 unsigned char *first_addr
= (unsigned char *)VIA_PGDN(mem_addr
);
105 uint32_t fb_addr
= xfer
->fb_addr
;
107 unsigned long line_len
;
108 unsigned remaining_len
;
111 dma_addr_t next
= 0 | VIA_DMA_DPR_EC
;
112 drm_via_descriptor_t
*desc_ptr
= NULL
;
115 desc_ptr
= vsg
->desc_pages
[cur_descriptor_page
];
117 for (cur_line
= 0; cur_line
< xfer
->num_lines
; ++cur_line
) {
119 line_len
= xfer
->line_length
;
123 while (line_len
> 0) {
125 remaining_len
= min(PAGE_SIZE
-VIA_PGOFF(cur_mem
), line_len
);
126 line_len
-= remaining_len
;
130 dma_map_page(&pdev
->dev
,
131 vsg
->pages
[VIA_PFN(cur_mem
) -
132 VIA_PFN(first_addr
)],
133 VIA_PGOFF(cur_mem
), remaining_len
,
135 desc_ptr
->dev_addr
= cur_fb
;
137 desc_ptr
->size
= remaining_len
;
138 desc_ptr
->next
= (uint32_t) next
;
139 next
= dma_map_single(&pdev
->dev
, desc_ptr
, sizeof(*desc_ptr
),
142 if (++num_descriptors_this_page
>= vsg
->descriptors_per_page
) {
143 num_descriptors_this_page
= 0;
144 desc_ptr
= vsg
->desc_pages
[++cur_descriptor_page
];
149 cur_mem
+= remaining_len
;
150 cur_fb
+= remaining_len
;
153 mem_addr
+= xfer
->mem_stride
;
154 fb_addr
+= xfer
->fb_stride
;
158 vsg
->chain_start
= next
;
159 vsg
->state
= dr_via_device_mapped
;
161 vsg
->num_desc
= num_desc
;
165 * Function that frees up all resources for a blit. It is usable even if the
166 * blit info has only been partially built as long as the status enum is consistent
167 * with the actual status of the used resources.
172 via_free_sg_info(struct pci_dev
*pdev
, drm_via_sg_info_t
*vsg
)
177 switch (vsg
->state
) {
178 case dr_via_device_mapped
:
179 via_unmap_blit_from_device(pdev
, vsg
);
180 case dr_via_desc_pages_alloc
:
181 for (i
= 0; i
< vsg
->num_desc_pages
; ++i
) {
182 if (vsg
->desc_pages
[i
] != NULL
)
183 free_page((unsigned long)vsg
->desc_pages
[i
]);
185 kfree(vsg
->desc_pages
);
186 case dr_via_pages_locked
:
187 for (i
= 0; i
< vsg
->num_pages
; ++i
) {
188 if (NULL
!= (page
= vsg
->pages
[i
])) {
189 if (!PageReserved(page
) && (DMA_FROM_DEVICE
== vsg
->direction
))
194 case dr_via_pages_alloc
:
197 vsg
->state
= dr_via_sg_init
;
199 vfree(vsg
->bounce_buffer
);
200 vsg
->bounce_buffer
= NULL
;
201 vsg
->free_on_sequence
= 0;
205 * Fire a blit engine.
209 via_fire_dmablit(struct drm_device
*dev
, drm_via_sg_info_t
*vsg
, int engine
)
211 drm_via_private_t
*dev_priv
= (drm_via_private_t
*)dev
->dev_private
;
213 VIA_WRITE(VIA_PCI_DMA_MAR0
+ engine
*0x10, 0);
214 VIA_WRITE(VIA_PCI_DMA_DAR0
+ engine
*0x10, 0);
215 VIA_WRITE(VIA_PCI_DMA_CSR0
+ engine
*0x04, VIA_DMA_CSR_DD
| VIA_DMA_CSR_TD
|
217 VIA_WRITE(VIA_PCI_DMA_MR0
+ engine
*0x04, VIA_DMA_MR_CM
| VIA_DMA_MR_TDIE
);
218 VIA_WRITE(VIA_PCI_DMA_BCR0
+ engine
*0x10, 0);
219 VIA_WRITE(VIA_PCI_DMA_DPR0
+ engine
*0x10, vsg
->chain_start
);
221 VIA_WRITE(VIA_PCI_DMA_CSR0
+ engine
*0x04, VIA_DMA_CSR_DE
| VIA_DMA_CSR_TS
);
222 VIA_READ(VIA_PCI_DMA_CSR0
+ engine
*0x04);
226 * Obtain a page pointer array and lock all pages into system memory. A segmentation violation will
227 * occur here if the calling user does not have access to the submitted address.
231 via_lock_all_dma_pages(drm_via_sg_info_t
*vsg
, drm_via_dmablit_t
*xfer
)
234 unsigned long first_pfn
= VIA_PFN(xfer
->mem_addr
);
235 vsg
->num_pages
= VIA_PFN(xfer
->mem_addr
+ (xfer
->num_lines
* xfer
->mem_stride
- 1)) -
238 vsg
->pages
= vzalloc(sizeof(struct page
*) * vsg
->num_pages
);
239 if (NULL
== vsg
->pages
)
241 ret
= get_user_pages_fast((unsigned long)xfer
->mem_addr
,
242 vsg
->num_pages
, vsg
->direction
== DMA_FROM_DEVICE
,
244 if (ret
!= vsg
->num_pages
) {
247 vsg
->state
= dr_via_pages_locked
;
250 vsg
->state
= dr_via_pages_locked
;
251 DRM_DEBUG("DMA pages locked\n");
256 * Allocate DMA capable memory for the blit descriptor chain, and an array that keeps track of the
257 * pages we allocate. We don't want to use kmalloc for the descriptor chain because it may be
258 * quite large for some blits, and pages don't need to be contiguous.
262 via_alloc_desc_pages(drm_via_sg_info_t
*vsg
)
266 vsg
->descriptors_per_page
= PAGE_SIZE
/ sizeof(drm_via_descriptor_t
);
267 vsg
->num_desc_pages
= (vsg
->num_desc
+ vsg
->descriptors_per_page
- 1) /
268 vsg
->descriptors_per_page
;
270 if (NULL
== (vsg
->desc_pages
= kcalloc(vsg
->num_desc_pages
, sizeof(void *), GFP_KERNEL
)))
273 vsg
->state
= dr_via_desc_pages_alloc
;
274 for (i
= 0; i
< vsg
->num_desc_pages
; ++i
) {
275 if (NULL
== (vsg
->desc_pages
[i
] =
276 (drm_via_descriptor_t
*) __get_free_page(GFP_KERNEL
)))
279 DRM_DEBUG("Allocated %d pages for %d descriptors.\n", vsg
->num_desc_pages
,
285 via_abort_dmablit(struct drm_device
*dev
, int engine
)
287 drm_via_private_t
*dev_priv
= (drm_via_private_t
*)dev
->dev_private
;
289 VIA_WRITE(VIA_PCI_DMA_CSR0
+ engine
*0x04, VIA_DMA_CSR_TA
);
293 via_dmablit_engine_off(struct drm_device
*dev
, int engine
)
295 drm_via_private_t
*dev_priv
= (drm_via_private_t
*)dev
->dev_private
;
297 VIA_WRITE(VIA_PCI_DMA_CSR0
+ engine
*0x04, VIA_DMA_CSR_TD
| VIA_DMA_CSR_DD
);
303 * The dmablit part of the IRQ handler. Trying to do only reasonably fast things here.
304 * The rest, like unmapping and freeing memory for done blits is done in a separate workqueue
305 * task. Basically the task of the interrupt handler is to submit a new blit to the engine, while
306 * the workqueue task takes care of processing associated with the old blit.
310 via_dmablit_handler(struct drm_device
*dev
, int engine
, int from_irq
)
312 drm_via_private_t
*dev_priv
= (drm_via_private_t
*)dev
->dev_private
;
313 drm_via_blitq_t
*blitq
= dev_priv
->blit_queues
+ engine
;
316 unsigned long irqsave
= 0;
319 DRM_DEBUG("DMA blit handler called. engine = %d, from_irq = %d, blitq = 0x%lx\n",
320 engine
, from_irq
, (unsigned long) blitq
);
323 spin_lock(&blitq
->blit_lock
);
325 spin_lock_irqsave(&blitq
->blit_lock
, irqsave
);
327 done_transfer
= blitq
->is_active
&&
328 ((status
= VIA_READ(VIA_PCI_DMA_CSR0
+ engine
*0x04)) & VIA_DMA_CSR_TD
);
329 done_transfer
= done_transfer
|| (blitq
->aborting
&& !(status
& VIA_DMA_CSR_DE
));
334 blitq
->blits
[cur
]->aborted
= blitq
->aborting
;
335 blitq
->done_blit_handle
++;
336 wake_up(blitq
->blit_queue
+ cur
);
339 if (cur
>= VIA_NUM_BLIT_SLOTS
)
344 * Clear transfer done flag.
347 VIA_WRITE(VIA_PCI_DMA_CSR0
+ engine
*0x04, VIA_DMA_CSR_TD
);
349 blitq
->is_active
= 0;
351 schedule_work(&blitq
->wq
);
353 } else if (blitq
->is_active
&& time_after_eq(jiffies
, blitq
->end
)) {
356 * Abort transfer after one second.
359 via_abort_dmablit(dev
, engine
);
361 blitq
->end
= jiffies
+ HZ
;
364 if (!blitq
->is_active
) {
365 if (blitq
->num_outstanding
) {
366 via_fire_dmablit(dev
, blitq
->blits
[cur
], engine
);
367 blitq
->is_active
= 1;
369 blitq
->num_outstanding
--;
370 blitq
->end
= jiffies
+ HZ
;
371 if (!timer_pending(&blitq
->poll_timer
))
372 mod_timer(&blitq
->poll_timer
, jiffies
+ 1);
374 if (timer_pending(&blitq
->poll_timer
))
375 del_timer(&blitq
->poll_timer
);
376 via_dmablit_engine_off(dev
, engine
);
381 spin_unlock(&blitq
->blit_lock
);
383 spin_unlock_irqrestore(&blitq
->blit_lock
, irqsave
);
389 * Check whether this blit is still active, performing necessary locking.
393 via_dmablit_active(drm_via_blitq_t
*blitq
, int engine
, uint32_t handle
, wait_queue_head_t
**queue
)
395 unsigned long irqsave
;
399 spin_lock_irqsave(&blitq
->blit_lock
, irqsave
);
402 * Allow for handle wraparounds.
405 active
= ((blitq
->done_blit_handle
- handle
) > (1 << 23)) &&
406 ((blitq
->cur_blit_handle
- handle
) <= (1 << 23));
408 if (queue
&& active
) {
409 slot
= handle
- blitq
->done_blit_handle
+ blitq
->cur
- 1;
410 if (slot
>= VIA_NUM_BLIT_SLOTS
)
411 slot
-= VIA_NUM_BLIT_SLOTS
;
412 *queue
= blitq
->blit_queue
+ slot
;
415 spin_unlock_irqrestore(&blitq
->blit_lock
, irqsave
);
421 * Sync. Wait for at least three seconds for the blit to be performed.
425 via_dmablit_sync(struct drm_device
*dev
, uint32_t handle
, int engine
)
428 drm_via_private_t
*dev_priv
= (drm_via_private_t
*)dev
->dev_private
;
429 drm_via_blitq_t
*blitq
= dev_priv
->blit_queues
+ engine
;
430 wait_queue_head_t
*queue
;
433 if (via_dmablit_active(blitq
, engine
, handle
, &queue
)) {
434 DRM_WAIT_ON(ret
, *queue
, 3 * HZ
,
435 !via_dmablit_active(blitq
, engine
, handle
, NULL
));
437 DRM_DEBUG("DMA blit sync handle 0x%x engine %d returned %d\n",
438 handle
, engine
, ret
);
445 * A timer that regularly polls the blit engine in cases where we don't have interrupts:
446 * a) Broken hardware (typically those that don't have any video capture facility).
447 * b) Blit abort. The hardware doesn't send an interrupt when a blit is aborted.
448 * The timer and hardware IRQ's can and do work in parallel. If the hardware has
449 * irqs, it will shorten the latency somewhat.
455 via_dmablit_timer(struct timer_list
*t
)
457 drm_via_blitq_t
*blitq
= from_timer(blitq
, t
, poll_timer
);
458 struct drm_device
*dev
= blitq
->dev
;
460 (blitq
- ((drm_via_private_t
*)dev
->dev_private
)->blit_queues
);
462 DRM_DEBUG("Polling timer called for engine %d, jiffies %lu\n", engine
,
463 (unsigned long) jiffies
);
465 via_dmablit_handler(dev
, engine
, 0);
467 if (!timer_pending(&blitq
->poll_timer
)) {
468 mod_timer(&blitq
->poll_timer
, jiffies
+ 1);
471 * Rerun handler to delete timer if engines are off, and
472 * to shorten abort latency. This is a little nasty.
475 via_dmablit_handler(dev
, engine
, 0);
484 * Workqueue task that frees data and mappings associated with a blit.
485 * Also wakes up waiting processes. Each of these tasks handles one
486 * blit engine only and may not be called on each interrupt.
491 via_dmablit_workqueue(struct work_struct
*work
)
493 drm_via_blitq_t
*blitq
= container_of(work
, drm_via_blitq_t
, wq
);
494 struct drm_device
*dev
= blitq
->dev
;
495 unsigned long irqsave
;
496 drm_via_sg_info_t
*cur_sg
;
500 DRM_DEBUG("Workqueue task called for blit engine %ld\n", (unsigned long)
501 (blitq
- ((drm_via_private_t
*)dev
->dev_private
)->blit_queues
));
503 spin_lock_irqsave(&blitq
->blit_lock
, irqsave
);
505 while (blitq
->serviced
!= blitq
->cur
) {
507 cur_released
= blitq
->serviced
++;
509 DRM_DEBUG("Releasing blit slot %d\n", cur_released
);
511 if (blitq
->serviced
>= VIA_NUM_BLIT_SLOTS
)
514 cur_sg
= blitq
->blits
[cur_released
];
517 spin_unlock_irqrestore(&blitq
->blit_lock
, irqsave
);
519 wake_up(&blitq
->busy_queue
);
521 via_free_sg_info(dev
->pdev
, cur_sg
);
524 spin_lock_irqsave(&blitq
->blit_lock
, irqsave
);
527 spin_unlock_irqrestore(&blitq
->blit_lock
, irqsave
);
532 * Init all blit engines. Currently we use two, but some hardware have 4.
537 via_init_dmablit(struct drm_device
*dev
)
540 drm_via_private_t
*dev_priv
= (drm_via_private_t
*)dev
->dev_private
;
541 drm_via_blitq_t
*blitq
;
543 pci_set_master(dev
->pdev
);
545 for (i
= 0; i
< VIA_NUM_BLIT_ENGINES
; ++i
) {
546 blitq
= dev_priv
->blit_queues
+ i
;
548 blitq
->cur_blit_handle
= 0;
549 blitq
->done_blit_handle
= 0;
553 blitq
->num_free
= VIA_NUM_BLIT_SLOTS
- 1;
554 blitq
->num_outstanding
= 0;
555 blitq
->is_active
= 0;
557 spin_lock_init(&blitq
->blit_lock
);
558 for (j
= 0; j
< VIA_NUM_BLIT_SLOTS
; ++j
)
559 init_waitqueue_head(blitq
->blit_queue
+ j
);
560 init_waitqueue_head(&blitq
->busy_queue
);
561 INIT_WORK(&blitq
->wq
, via_dmablit_workqueue
);
562 timer_setup(&blitq
->poll_timer
, via_dmablit_timer
, 0);
567 * Build all info and do all mappings required for a blit.
572 via_build_sg_info(struct drm_device
*dev
, drm_via_sg_info_t
*vsg
, drm_via_dmablit_t
*xfer
)
574 int draw
= xfer
->to_fb
;
577 vsg
->direction
= (draw
) ? DMA_TO_DEVICE
: DMA_FROM_DEVICE
;
578 vsg
->bounce_buffer
= NULL
;
580 vsg
->state
= dr_via_sg_init
;
582 if (xfer
->num_lines
<= 0 || xfer
->line_length
<= 0) {
583 DRM_ERROR("Zero size bitblt.\n");
588 * Below check is a driver limitation, not a hardware one. We
589 * don't want to lock unused pages, and don't want to incoporate the
590 * extra logic of avoiding them. Make sure there are no.
591 * (Not a big limitation anyway.)
594 if ((xfer
->mem_stride
- xfer
->line_length
) > 2*PAGE_SIZE
) {
595 DRM_ERROR("Too large system memory stride. Stride: %d, "
596 "Length: %d\n", xfer
->mem_stride
, xfer
->line_length
);
600 if ((xfer
->mem_stride
== xfer
->line_length
) &&
601 (xfer
->fb_stride
== xfer
->line_length
)) {
602 xfer
->mem_stride
*= xfer
->num_lines
;
603 xfer
->line_length
= xfer
->mem_stride
;
604 xfer
->fb_stride
= xfer
->mem_stride
;
609 * Don't lock an arbitrary large number of pages, since that causes a
613 if (xfer
->num_lines
> 2048 || (xfer
->num_lines
*xfer
->mem_stride
> (2048*2048*4))) {
614 DRM_ERROR("Too large PCI DMA bitblt.\n");
619 * we allow a negative fb stride to allow flipping of images in
623 if (xfer
->mem_stride
< xfer
->line_length
||
624 abs(xfer
->fb_stride
) < xfer
->line_length
) {
625 DRM_ERROR("Invalid frame-buffer / memory stride.\n");
630 * A hardware bug seems to be worked around if system memory addresses start on
631 * 16 byte boundaries. This seems a bit restrictive however. VIA is contacted
632 * about this. Meanwhile, impose the following restrictions:
636 if ((((unsigned long)xfer
->mem_addr
& 3) != ((unsigned long)xfer
->fb_addr
& 3)) ||
637 ((xfer
->num_lines
> 1) && ((xfer
->mem_stride
& 3) != (xfer
->fb_stride
& 3)))) {
638 DRM_ERROR("Invalid DRM bitblt alignment.\n");
642 if ((((unsigned long)xfer
->mem_addr
& 15) ||
643 ((unsigned long)xfer
->fb_addr
& 3)) ||
644 ((xfer
->num_lines
> 1) &&
645 ((xfer
->mem_stride
& 15) || (xfer
->fb_stride
& 3)))) {
646 DRM_ERROR("Invalid DRM bitblt alignment.\n");
651 if (0 != (ret
= via_lock_all_dma_pages(vsg
, xfer
))) {
652 DRM_ERROR("Could not lock DMA pages.\n");
653 via_free_sg_info(dev
->pdev
, vsg
);
657 via_map_blit_for_device(dev
->pdev
, xfer
, vsg
, 0);
658 if (0 != (ret
= via_alloc_desc_pages(vsg
))) {
659 DRM_ERROR("Could not allocate DMA descriptor pages.\n");
660 via_free_sg_info(dev
->pdev
, vsg
);
663 via_map_blit_for_device(dev
->pdev
, xfer
, vsg
, 1);
670 * Reserve one free slot in the blit queue. Will wait for one second for one
671 * to become available. Otherwise -EBUSY is returned.
675 via_dmablit_grab_slot(drm_via_blitq_t
*blitq
, int engine
)
678 unsigned long irqsave
;
680 DRM_DEBUG("Num free is %d\n", blitq
->num_free
);
681 spin_lock_irqsave(&blitq
->blit_lock
, irqsave
);
682 while (blitq
->num_free
== 0) {
683 spin_unlock_irqrestore(&blitq
->blit_lock
, irqsave
);
685 DRM_WAIT_ON(ret
, blitq
->busy_queue
, HZ
, blitq
->num_free
> 0);
687 return (-EINTR
== ret
) ? -EAGAIN
: ret
;
689 spin_lock_irqsave(&blitq
->blit_lock
, irqsave
);
693 spin_unlock_irqrestore(&blitq
->blit_lock
, irqsave
);
699 * Hand back a free slot if we changed our mind.
703 via_dmablit_release_slot(drm_via_blitq_t
*blitq
)
705 unsigned long irqsave
;
707 spin_lock_irqsave(&blitq
->blit_lock
, irqsave
);
709 spin_unlock_irqrestore(&blitq
->blit_lock
, irqsave
);
710 wake_up(&blitq
->busy_queue
);
714 * Grab a free slot. Build blit info and queue a blit.
719 via_dmablit(struct drm_device
*dev
, drm_via_dmablit_t
*xfer
)
721 drm_via_private_t
*dev_priv
= (drm_via_private_t
*)dev
->dev_private
;
722 drm_via_sg_info_t
*vsg
;
723 drm_via_blitq_t
*blitq
;
726 unsigned long irqsave
;
728 if (dev_priv
== NULL
) {
729 DRM_ERROR("Called without initialization.\n");
733 engine
= (xfer
->to_fb
) ? 0 : 1;
734 blitq
= dev_priv
->blit_queues
+ engine
;
735 if (0 != (ret
= via_dmablit_grab_slot(blitq
, engine
)))
737 if (NULL
== (vsg
= kmalloc(sizeof(*vsg
), GFP_KERNEL
))) {
738 via_dmablit_release_slot(blitq
);
741 if (0 != (ret
= via_build_sg_info(dev
, vsg
, xfer
))) {
742 via_dmablit_release_slot(blitq
);
746 spin_lock_irqsave(&blitq
->blit_lock
, irqsave
);
748 blitq
->blits
[blitq
->head
++] = vsg
;
749 if (blitq
->head
>= VIA_NUM_BLIT_SLOTS
)
751 blitq
->num_outstanding
++;
752 xfer
->sync
.sync_handle
= ++blitq
->cur_blit_handle
;
754 spin_unlock_irqrestore(&blitq
->blit_lock
, irqsave
);
755 xfer
->sync
.engine
= engine
;
757 via_dmablit_handler(dev
, engine
, 0);
763 * Sync on a previously submitted blit. Note that the X server use signals extensively, and
764 * that there is a very big probability that this IOCTL will be interrupted by a signal. In that
765 * case it returns with -EAGAIN for the signal to be delivered.
766 * The caller should then reissue the IOCTL. This is similar to what is being done for drmGetLock().
770 via_dma_blit_sync(struct drm_device
*dev
, void *data
, struct drm_file
*file_priv
)
772 drm_via_blitsync_t
*sync
= data
;
775 if (sync
->engine
>= VIA_NUM_BLIT_ENGINES
)
778 err
= via_dmablit_sync(dev
, sync
->sync_handle
, sync
->engine
);
788 * Queue a blit and hand back a handle to be used for sync. This IOCTL may be interrupted by a signal
789 * while waiting for a free slot in the blit queue. In that case it returns with -EAGAIN and should
790 * be reissued. See the above IOCTL code.
794 via_dma_blit(struct drm_device
*dev
, void *data
, struct drm_file
*file_priv
)
796 drm_via_dmablit_t
*xfer
= data
;
799 err
= via_dmablit(dev
, xfer
);