2 * Copyright (c) 2017 Lucas Stach, Pengutronix
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 #include <drm/drm_fourcc.h>
15 #include <linux/clk.h>
16 #include <linux/err.h>
17 #include <linux/genalloc.h>
18 #include <linux/module.h>
20 #include <linux/platform_device.h>
21 #include <video/imx-ipu-v3.h>
25 #define IPU_PRE_MAX_WIDTH 2048
26 #define IPU_PRE_NUM_SCANLINES 8
28 #define IPU_PRE_CTRL 0x000
29 #define IPU_PRE_CTRL_SET 0x004
30 #define IPU_PRE_CTRL_ENABLE (1 << 0)
31 #define IPU_PRE_CTRL_BLOCK_EN (1 << 1)
32 #define IPU_PRE_CTRL_BLOCK_16 (1 << 2)
33 #define IPU_PRE_CTRL_SDW_UPDATE (1 << 4)
34 #define IPU_PRE_CTRL_VFLIP (1 << 5)
35 #define IPU_PRE_CTRL_SO (1 << 6)
36 #define IPU_PRE_CTRL_INTERLACED_FIELD (1 << 7)
37 #define IPU_PRE_CTRL_HANDSHAKE_EN (1 << 8)
38 #define IPU_PRE_CTRL_HANDSHAKE_LINE_NUM(v) ((v & 0x3) << 9)
39 #define IPU_PRE_CTRL_HANDSHAKE_ABORT_SKIP_EN (1 << 11)
40 #define IPU_PRE_CTRL_EN_REPEAT (1 << 28)
41 #define IPU_PRE_CTRL_TPR_REST_SEL (1 << 29)
42 #define IPU_PRE_CTRL_CLKGATE (1 << 30)
43 #define IPU_PRE_CTRL_SFTRST (1 << 31)
45 #define IPU_PRE_CUR_BUF 0x030
47 #define IPU_PRE_NEXT_BUF 0x040
49 #define IPU_PRE_TPR_CTRL 0x070
50 #define IPU_PRE_TPR_CTRL_TILE_FORMAT(v) ((v & 0xff) << 0)
51 #define IPU_PRE_TPR_CTRL_TILE_FORMAT_MASK 0xff
52 #define IPU_PRE_TPR_CTRL_TILE_FORMAT_16_BIT (1 << 0)
53 #define IPU_PRE_TPR_CTRL_TILE_FORMAT_SPLIT_BUF (1 << 4)
54 #define IPU_PRE_TPR_CTRL_TILE_FORMAT_SINGLE_BUF (1 << 5)
55 #define IPU_PRE_TPR_CTRL_TILE_FORMAT_SUPER_TILED (1 << 6)
57 #define IPU_PRE_PREFETCH_ENG_CTRL 0x080
58 #define IPU_PRE_PREF_ENG_CTRL_PREFETCH_EN (1 << 0)
59 #define IPU_PRE_PREF_ENG_CTRL_RD_NUM_BYTES(v) ((v & 0x7) << 1)
60 #define IPU_PRE_PREF_ENG_CTRL_INPUT_ACTIVE_BPP(v) ((v & 0x3) << 4)
61 #define IPU_PRE_PREF_ENG_CTRL_INPUT_PIXEL_FORMAT(v) ((v & 0x7) << 8)
62 #define IPU_PRE_PREF_ENG_CTRL_SHIFT_BYPASS (1 << 11)
63 #define IPU_PRE_PREF_ENG_CTRL_FIELD_INVERSE (1 << 12)
64 #define IPU_PRE_PREF_ENG_CTRL_PARTIAL_UV_SWAP (1 << 14)
65 #define IPU_PRE_PREF_ENG_CTRL_TPR_COOR_OFFSET_EN (1 << 15)
67 #define IPU_PRE_PREFETCH_ENG_INPUT_SIZE 0x0a0
68 #define IPU_PRE_PREFETCH_ENG_INPUT_SIZE_WIDTH(v) ((v & 0xffff) << 0)
69 #define IPU_PRE_PREFETCH_ENG_INPUT_SIZE_HEIGHT(v) ((v & 0xffff) << 16)
71 #define IPU_PRE_PREFETCH_ENG_PITCH 0x0d0
72 #define IPU_PRE_PREFETCH_ENG_PITCH_Y(v) ((v & 0xffff) << 0)
73 #define IPU_PRE_PREFETCH_ENG_PITCH_UV(v) ((v & 0xffff) << 16)
75 #define IPU_PRE_STORE_ENG_CTRL 0x110
76 #define IPU_PRE_STORE_ENG_CTRL_STORE_EN (1 << 0)
77 #define IPU_PRE_STORE_ENG_CTRL_WR_NUM_BYTES(v) ((v & 0x7) << 1)
78 #define IPU_PRE_STORE_ENG_CTRL_OUTPUT_ACTIVE_BPP(v) ((v & 0x3) << 4)
80 #define IPU_PRE_STORE_ENG_STATUS 0x120
81 #define IPU_PRE_STORE_ENG_STATUS_STORE_BLOCK_X_MASK 0xffff
82 #define IPU_PRE_STORE_ENG_STATUS_STORE_BLOCK_X_SHIFT 0
83 #define IPU_PRE_STORE_ENG_STATUS_STORE_BLOCK_Y_MASK 0x3fff
84 #define IPU_PRE_STORE_ENG_STATUS_STORE_BLOCK_Y_SHIFT 16
85 #define IPU_PRE_STORE_ENG_STATUS_STORE_FIFO_FULL (1 << 30)
86 #define IPU_PRE_STORE_ENG_STATUS_STORE_FIELD (1 << 31)
88 #define IPU_PRE_STORE_ENG_SIZE 0x130
89 #define IPU_PRE_STORE_ENG_SIZE_INPUT_WIDTH(v) ((v & 0xffff) << 0)
90 #define IPU_PRE_STORE_ENG_SIZE_INPUT_HEIGHT(v) ((v & 0xffff) << 16)
92 #define IPU_PRE_STORE_ENG_PITCH 0x140
93 #define IPU_PRE_STORE_ENG_PITCH_OUT_PITCH(v) ((v & 0xffff) << 0)
95 #define IPU_PRE_STORE_ENG_ADDR 0x150
98 struct list_head list
;
103 struct gen_pool
*iram
;
105 dma_addr_t buffer_paddr
;
108 unsigned int safe_window_end
;
111 static DEFINE_MUTEX(ipu_pre_list_mutex
);
112 static LIST_HEAD(ipu_pre_list
);
113 static int available_pres
;
115 int ipu_pre_get_available_count(void)
117 return available_pres
;
121 ipu_pre_lookup_by_phandle(struct device
*dev
, const char *name
, int index
)
123 struct device_node
*pre_node
= of_parse_phandle(dev
->of_node
,
127 mutex_lock(&ipu_pre_list_mutex
);
128 list_for_each_entry(pre
, &ipu_pre_list
, list
) {
129 if (pre_node
== pre
->dev
->of_node
) {
130 mutex_unlock(&ipu_pre_list_mutex
);
131 device_link_add(dev
, pre
->dev
, DL_FLAG_AUTOREMOVE
);
132 of_node_put(pre_node
);
136 mutex_unlock(&ipu_pre_list_mutex
);
138 of_node_put(pre_node
);
143 int ipu_pre_get(struct ipu_pre
*pre
)
150 /* first get the engine out of reset and remove clock gating */
151 writel(0, pre
->regs
+ IPU_PRE_CTRL
);
153 /* init defaults that should be applied to all streams */
154 val
= IPU_PRE_CTRL_HANDSHAKE_ABORT_SKIP_EN
|
155 IPU_PRE_CTRL_HANDSHAKE_EN
|
156 IPU_PRE_CTRL_TPR_REST_SEL
|
157 IPU_PRE_CTRL_SDW_UPDATE
;
158 writel(val
, pre
->regs
+ IPU_PRE_CTRL
);
164 void ipu_pre_put(struct ipu_pre
*pre
)
166 writel(IPU_PRE_CTRL_SFTRST
, pre
->regs
+ IPU_PRE_CTRL
);
171 void ipu_pre_configure(struct ipu_pre
*pre
, unsigned int width
,
172 unsigned int height
, unsigned int stride
, u32 format
,
173 uint64_t modifier
, unsigned int bufaddr
)
175 const struct drm_format_info
*info
= drm_format_info(format
);
176 u32 active_bpp
= info
->cpp
[0] >> 1;
179 /* calculate safe window for ctrl register updates */
180 if (modifier
== DRM_FORMAT_MOD_LINEAR
)
181 pre
->safe_window_end
= height
- 2;
183 pre
->safe_window_end
= DIV_ROUND_UP(height
, 4) - 1;
185 writel(bufaddr
, pre
->regs
+ IPU_PRE_CUR_BUF
);
186 writel(bufaddr
, pre
->regs
+ IPU_PRE_NEXT_BUF
);
188 val
= IPU_PRE_PREF_ENG_CTRL_INPUT_PIXEL_FORMAT(0) |
189 IPU_PRE_PREF_ENG_CTRL_INPUT_ACTIVE_BPP(active_bpp
) |
190 IPU_PRE_PREF_ENG_CTRL_RD_NUM_BYTES(4) |
191 IPU_PRE_PREF_ENG_CTRL_SHIFT_BYPASS
|
192 IPU_PRE_PREF_ENG_CTRL_PREFETCH_EN
;
193 writel(val
, pre
->regs
+ IPU_PRE_PREFETCH_ENG_CTRL
);
195 val
= IPU_PRE_PREFETCH_ENG_INPUT_SIZE_WIDTH(width
) |
196 IPU_PRE_PREFETCH_ENG_INPUT_SIZE_HEIGHT(height
);
197 writel(val
, pre
->regs
+ IPU_PRE_PREFETCH_ENG_INPUT_SIZE
);
199 val
= IPU_PRE_PREFETCH_ENG_PITCH_Y(stride
);
200 writel(val
, pre
->regs
+ IPU_PRE_PREFETCH_ENG_PITCH
);
202 val
= IPU_PRE_STORE_ENG_CTRL_OUTPUT_ACTIVE_BPP(active_bpp
) |
203 IPU_PRE_STORE_ENG_CTRL_WR_NUM_BYTES(4) |
204 IPU_PRE_STORE_ENG_CTRL_STORE_EN
;
205 writel(val
, pre
->regs
+ IPU_PRE_STORE_ENG_CTRL
);
207 val
= IPU_PRE_STORE_ENG_SIZE_INPUT_WIDTH(width
) |
208 IPU_PRE_STORE_ENG_SIZE_INPUT_HEIGHT(height
);
209 writel(val
, pre
->regs
+ IPU_PRE_STORE_ENG_SIZE
);
211 val
= IPU_PRE_STORE_ENG_PITCH_OUT_PITCH(stride
);
212 writel(val
, pre
->regs
+ IPU_PRE_STORE_ENG_PITCH
);
214 writel(pre
->buffer_paddr
, pre
->regs
+ IPU_PRE_STORE_ENG_ADDR
);
216 val
= readl(pre
->regs
+ IPU_PRE_TPR_CTRL
);
217 val
&= ~IPU_PRE_TPR_CTRL_TILE_FORMAT_MASK
;
218 if (modifier
!= DRM_FORMAT_MOD_LINEAR
) {
219 /* only support single buffer formats for now */
220 val
|= IPU_PRE_TPR_CTRL_TILE_FORMAT_SINGLE_BUF
;
221 if (modifier
== DRM_FORMAT_MOD_VIVANTE_SUPER_TILED
)
222 val
|= IPU_PRE_TPR_CTRL_TILE_FORMAT_SUPER_TILED
;
223 if (info
->cpp
[0] == 2)
224 val
|= IPU_PRE_TPR_CTRL_TILE_FORMAT_16_BIT
;
226 writel(val
, pre
->regs
+ IPU_PRE_TPR_CTRL
);
228 val
= readl(pre
->regs
+ IPU_PRE_CTRL
);
229 val
|= IPU_PRE_CTRL_EN_REPEAT
| IPU_PRE_CTRL_ENABLE
|
230 IPU_PRE_CTRL_SDW_UPDATE
;
231 if (modifier
== DRM_FORMAT_MOD_LINEAR
)
232 val
&= ~IPU_PRE_CTRL_BLOCK_EN
;
234 val
|= IPU_PRE_CTRL_BLOCK_EN
;
235 writel(val
, pre
->regs
+ IPU_PRE_CTRL
);
238 void ipu_pre_update(struct ipu_pre
*pre
, unsigned int bufaddr
)
240 unsigned long timeout
= jiffies
+ msecs_to_jiffies(5);
241 unsigned short current_yblock
;
244 writel(bufaddr
, pre
->regs
+ IPU_PRE_NEXT_BUF
);
247 if (time_after(jiffies
, timeout
)) {
248 dev_warn(pre
->dev
, "timeout waiting for PRE safe window\n");
252 val
= readl(pre
->regs
+ IPU_PRE_STORE_ENG_STATUS
);
254 (val
>> IPU_PRE_STORE_ENG_STATUS_STORE_BLOCK_Y_SHIFT
) &
255 IPU_PRE_STORE_ENG_STATUS_STORE_BLOCK_Y_MASK
;
256 } while (current_yblock
== 0 || current_yblock
>= pre
->safe_window_end
);
258 writel(IPU_PRE_CTRL_SDW_UPDATE
, pre
->regs
+ IPU_PRE_CTRL_SET
);
261 u32
ipu_pre_get_baddr(struct ipu_pre
*pre
)
263 return (u32
)pre
->buffer_paddr
;
266 static int ipu_pre_probe(struct platform_device
*pdev
)
268 struct device
*dev
= &pdev
->dev
;
269 struct resource
*res
;
272 pre
= devm_kzalloc(dev
, sizeof(*pre
), GFP_KERNEL
);
276 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
277 pre
->regs
= devm_ioremap_resource(&pdev
->dev
, res
);
278 if (IS_ERR(pre
->regs
))
279 return PTR_ERR(pre
->regs
);
281 pre
->clk_axi
= devm_clk_get(dev
, "axi");
282 if (IS_ERR(pre
->clk_axi
))
283 return PTR_ERR(pre
->clk_axi
);
285 pre
->iram
= of_gen_pool_get(dev
->of_node
, "fsl,iram", 0);
287 return -EPROBE_DEFER
;
290 * Allocate IRAM buffer with maximum size. This could be made dynamic,
291 * but as there is no other user of this IRAM region and we can fit all
292 * max sized buffers into it, there is no need yet.
294 pre
->buffer_virt
= gen_pool_dma_alloc(pre
->iram
, IPU_PRE_MAX_WIDTH
*
295 IPU_PRE_NUM_SCANLINES
* 4,
297 if (!pre
->buffer_virt
)
300 clk_prepare_enable(pre
->clk_axi
);
303 platform_set_drvdata(pdev
, pre
);
304 mutex_lock(&ipu_pre_list_mutex
);
305 list_add(&pre
->list
, &ipu_pre_list
);
307 mutex_unlock(&ipu_pre_list_mutex
);
312 static int ipu_pre_remove(struct platform_device
*pdev
)
314 struct ipu_pre
*pre
= platform_get_drvdata(pdev
);
316 mutex_lock(&ipu_pre_list_mutex
);
317 list_del(&pre
->list
);
319 mutex_unlock(&ipu_pre_list_mutex
);
321 clk_disable_unprepare(pre
->clk_axi
);
323 if (pre
->buffer_virt
)
324 gen_pool_free(pre
->iram
, (unsigned long)pre
->buffer_virt
,
325 IPU_PRE_MAX_WIDTH
* IPU_PRE_NUM_SCANLINES
* 4);
329 static const struct of_device_id ipu_pre_dt_ids
[] = {
330 { .compatible
= "fsl,imx6qp-pre", },
334 struct platform_driver ipu_pre_drv
= {
335 .probe
= ipu_pre_probe
,
336 .remove
= ipu_pre_remove
,
338 .name
= "imx-ipu-pre",
339 .of_match_table
= ipu_pre_dt_ids
,