1 /*******************************************************************************
3 * Copyright (c) 2015-2016 Intel Corporation. All rights reserved.
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenFabrics.org BSD license below:
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 *******************************************************************************/
38 #define I40IW_FIRST_USER_QP_ID 2
40 #define I40IW_DB_ADDR_OFFSET (4 * 1024 * 1024 - 64 * 1024)
41 #define I40IW_VF_DB_ADDR_OFFSET (64 * 1024)
43 #define I40IW_PUSH_OFFSET (4 * 1024 * 1024)
44 #define I40IW_PF_FIRST_PUSH_PAGE_INDEX 16
45 #define I40IW_VF_PUSH_OFFSET ((8 + 64) * 1024)
46 #define I40IW_VF_FIRST_PUSH_PAGE_INDEX 2
48 #define I40IW_PE_DB_SIZE_4M 1
49 #define I40IW_PE_DB_SIZE_8M 2
51 #define I40IW_DDP_VER 1
52 #define I40IW_RDMAP_VER 1
54 #define I40IW_RDMA_MODE_RDMAC 0
55 #define I40IW_RDMA_MODE_IETF 1
57 #define I40IW_QP_STATE_INVALID 0
58 #define I40IW_QP_STATE_IDLE 1
59 #define I40IW_QP_STATE_RTS 2
60 #define I40IW_QP_STATE_CLOSING 3
61 #define I40IW_QP_STATE_RESERVED 4
62 #define I40IW_QP_STATE_TERMINATE 5
63 #define I40IW_QP_STATE_ERROR 6
65 #define I40IW_STAG_STATE_INVALID 0
66 #define I40IW_STAG_STATE_VALID 1
68 #define I40IW_STAG_TYPE_SHARED 0
69 #define I40IW_STAG_TYPE_NONSHARED 1
71 #define I40IW_MAX_USER_PRIORITY 8
72 #define I40IW_MAX_STATS_COUNT 16
73 #define I40IW_FIRST_NON_PF_STAT 4
76 #define I40IW_MTU_TO_MSS_IPV4 40
77 #define I40IW_MTU_TO_MSS_IPV6 60
78 #define I40IW_DEFAULT_MTU 1500
80 #define LS_64_1(val, bits) ((u64)(uintptr_t)val << bits)
81 #define RS_64_1(val, bits) ((u64)(uintptr_t)val >> bits)
82 #define LS_32_1(val, bits) (u32)(val << bits)
83 #define RS_32_1(val, bits) (u32)(val >> bits)
84 #define I40E_HI_DWORD(x) ((u32)((((x) >> 16) >> 16) & 0xFFFFFFFF))
86 #define QS_HANDLE_UNKNOWN 0xffff
88 #define LS_64(val, field) (((u64)val << field ## _SHIFT) & (field ## _MASK))
90 #define RS_64(val, field) ((u64)(val & field ## _MASK) >> field ## _SHIFT)
91 #define LS_32(val, field) ((val << field ## _SHIFT) & (field ## _MASK))
92 #define RS_32(val, field) ((val & field ## _MASK) >> field ## _SHIFT)
94 #define TERM_DDP_LEN_TAGGED 14
95 #define TERM_DDP_LEN_UNTAGGED 18
96 #define TERM_RDMA_LEN 28
97 #define RDMA_OPCODE_MASK 0x0f
98 #define RDMA_READ_REQ_OPCODE 1
99 #define Q2_BAD_FRAME_OFFSET 72
100 #define Q2_FPSN_OFFSET 64
101 #define CQE_MAJOR_DRV 0x8000
103 #define I40IW_TERM_SENT 0x01
104 #define I40IW_TERM_RCVD 0x02
105 #define I40IW_TERM_DONE 0x04
106 #define I40IW_MAC_HLEN 14
108 #define I40IW_INVALID_WQE_INDEX 0xffffffff
110 #define I40IW_CQP_WAIT_POLL_REGS 1
111 #define I40IW_CQP_WAIT_POLL_CQ 2
112 #define I40IW_CQP_WAIT_EVENT 3
114 #define I40IW_CQP_INIT_WQE(wqe) memset(wqe, 0, 64)
116 #define I40IW_GET_CURRENT_CQ_ELEMENT(_cq) \
118 &((_cq)->cq_base[I40IW_RING_GETCURRENT_HEAD((_cq)->cq_ring)]) \
120 #define I40IW_GET_CURRENT_EXTENDED_CQ_ELEMENT(_cq) \
122 &(((struct i40iw_extended_cqe *) \
123 ((_cq)->cq_base))[I40IW_RING_GETCURRENT_HEAD((_cq)->cq_ring)]) \
126 #define I40IW_GET_CURRENT_AEQ_ELEMENT(_aeq) \
128 &_aeq->aeqe_base[I40IW_RING_GETCURRENT_TAIL(_aeq->aeq_ring)] \
131 #define I40IW_GET_CURRENT_CEQ_ELEMENT(_ceq) \
133 &_ceq->ceqe_base[I40IW_RING_GETCURRENT_TAIL(_ceq->ceq_ring)] \
136 #define I40IW_AE_SOURCE_RSVD 0x0
137 #define I40IW_AE_SOURCE_RQ 0x1
138 #define I40IW_AE_SOURCE_RQ_0011 0x3
140 #define I40IW_AE_SOURCE_CQ 0x2
141 #define I40IW_AE_SOURCE_CQ_0110 0x6
142 #define I40IW_AE_SOURCE_CQ_1010 0xA
143 #define I40IW_AE_SOURCE_CQ_1110 0xE
145 #define I40IW_AE_SOURCE_SQ 0x5
146 #define I40IW_AE_SOURCE_SQ_0111 0x7
148 #define I40IW_AE_SOURCE_IN_RR_WR 0x9
149 #define I40IW_AE_SOURCE_IN_RR_WR_1011 0xB
150 #define I40IW_AE_SOURCE_OUT_RR 0xD
151 #define I40IW_AE_SOURCE_OUT_RR_1111 0xF
153 #define I40IW_TCP_STATE_NON_EXISTENT 0
154 #define I40IW_TCP_STATE_CLOSED 1
155 #define I40IW_TCP_STATE_LISTEN 2
156 #define I40IW_STATE_SYN_SEND 3
157 #define I40IW_TCP_STATE_SYN_RECEIVED 4
158 #define I40IW_TCP_STATE_ESTABLISHED 5
159 #define I40IW_TCP_STATE_CLOSE_WAIT 6
160 #define I40IW_TCP_STATE_FIN_WAIT_1 7
161 #define I40IW_TCP_STATE_CLOSING 8
162 #define I40IW_TCP_STATE_LAST_ACK 9
163 #define I40IW_TCP_STATE_FIN_WAIT_2 10
164 #define I40IW_TCP_STATE_TIME_WAIT 11
165 #define I40IW_TCP_STATE_RESERVED_1 12
166 #define I40IW_TCP_STATE_RESERVED_2 13
167 #define I40IW_TCP_STATE_RESERVED_3 14
168 #define I40IW_TCP_STATE_RESERVED_4 15
170 /* ILQ CQP hash table fields */
171 #define I40IW_CQPSQ_QHASH_VLANID_SHIFT 32
172 #define I40IW_CQPSQ_QHASH_VLANID_MASK \
173 ((u64)0xfff << I40IW_CQPSQ_QHASH_VLANID_SHIFT)
175 #define I40IW_CQPSQ_QHASH_QPN_SHIFT 32
176 #define I40IW_CQPSQ_QHASH_QPN_MASK \
177 ((u64)0x3ffff << I40IW_CQPSQ_QHASH_QPN_SHIFT)
179 #define I40IW_CQPSQ_QHASH_QS_HANDLE_SHIFT 0
180 #define I40IW_CQPSQ_QHASH_QS_HANDLE_MASK ((u64)0x3ff << I40IW_CQPSQ_QHASH_QS_HANDLE_SHIFT)
182 #define I40IW_CQPSQ_QHASH_SRC_PORT_SHIFT 16
183 #define I40IW_CQPSQ_QHASH_SRC_PORT_MASK \
184 ((u64)0xffff << I40IW_CQPSQ_QHASH_SRC_PORT_SHIFT)
186 #define I40IW_CQPSQ_QHASH_DEST_PORT_SHIFT 0
187 #define I40IW_CQPSQ_QHASH_DEST_PORT_MASK \
188 ((u64)0xffff << I40IW_CQPSQ_QHASH_DEST_PORT_SHIFT)
190 #define I40IW_CQPSQ_QHASH_ADDR0_SHIFT 32
191 #define I40IW_CQPSQ_QHASH_ADDR0_MASK \
192 ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR0_SHIFT)
194 #define I40IW_CQPSQ_QHASH_ADDR1_SHIFT 0
195 #define I40IW_CQPSQ_QHASH_ADDR1_MASK \
196 ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR1_SHIFT)
198 #define I40IW_CQPSQ_QHASH_ADDR2_SHIFT 32
199 #define I40IW_CQPSQ_QHASH_ADDR2_MASK \
200 ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR2_SHIFT)
202 #define I40IW_CQPSQ_QHASH_ADDR3_SHIFT 0
203 #define I40IW_CQPSQ_QHASH_ADDR3_MASK \
204 ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR3_SHIFT)
206 #define I40IW_CQPSQ_QHASH_WQEVALID_SHIFT 63
207 #define I40IW_CQPSQ_QHASH_WQEVALID_MASK \
208 ((u64)0x1 << I40IW_CQPSQ_QHASH_WQEVALID_SHIFT)
209 #define I40IW_CQPSQ_QHASH_OPCODE_SHIFT 32
210 #define I40IW_CQPSQ_QHASH_OPCODE_MASK \
211 ((u64)0x3f << I40IW_CQPSQ_QHASH_OPCODE_SHIFT)
213 #define I40IW_CQPSQ_QHASH_MANAGE_SHIFT 61
214 #define I40IW_CQPSQ_QHASH_MANAGE_MASK \
215 ((u64)0x3 << I40IW_CQPSQ_QHASH_MANAGE_SHIFT)
217 #define I40IW_CQPSQ_QHASH_IPV4VALID_SHIFT 60
218 #define I40IW_CQPSQ_QHASH_IPV4VALID_MASK \
219 ((u64)0x1 << I40IW_CQPSQ_QHASH_IPV4VALID_SHIFT)
221 #define I40IW_CQPSQ_QHASH_VLANVALID_SHIFT 59
222 #define I40IW_CQPSQ_QHASH_VLANVALID_MASK \
223 ((u64)0x1 << I40IW_CQPSQ_QHASH_VLANVALID_SHIFT)
225 #define I40IW_CQPSQ_QHASH_ENTRYTYPE_SHIFT 42
226 #define I40IW_CQPSQ_QHASH_ENTRYTYPE_MASK \
227 ((u64)0x7 << I40IW_CQPSQ_QHASH_ENTRYTYPE_SHIFT)
228 /* CQP Host Context */
229 #define I40IW_CQPHC_EN_DC_TCP_SHIFT 0
230 #define I40IW_CQPHC_EN_DC_TCP_MASK (1UL << I40IW_CQPHC_EN_DC_TCP_SHIFT)
232 #define I40IW_CQPHC_SQSIZE_SHIFT 8
233 #define I40IW_CQPHC_SQSIZE_MASK (0xfUL << I40IW_CQPHC_SQSIZE_SHIFT)
235 #define I40IW_CQPHC_DISABLE_PFPDUS_SHIFT 1
236 #define I40IW_CQPHC_DISABLE_PFPDUS_MASK (0x1UL << I40IW_CQPHC_DISABLE_PFPDUS_SHIFT)
238 #define I40IW_CQPHC_ENABLED_VFS_SHIFT 32
239 #define I40IW_CQPHC_ENABLED_VFS_MASK (0x3fULL << I40IW_CQPHC_ENABLED_VFS_SHIFT)
241 #define I40IW_CQPHC_HMC_PROFILE_SHIFT 0
242 #define I40IW_CQPHC_HMC_PROFILE_MASK (0x7ULL << I40IW_CQPHC_HMC_PROFILE_SHIFT)
244 #define I40IW_CQPHC_SVER_SHIFT 24
245 #define I40IW_CQPHC_SVER_MASK (0xffUL << I40IW_CQPHC_SVER_SHIFT)
247 #define I40IW_CQPHC_SQBASE_SHIFT 9
248 #define I40IW_CQPHC_SQBASE_MASK \
249 (0xfffffffffffffeULL << I40IW_CQPHC_SQBASE_SHIFT)
251 #define I40IW_CQPHC_QPCTX_SHIFT 0
252 #define I40IW_CQPHC_QPCTX_MASK \
253 (0xffffffffffffffffULL << I40IW_CQPHC_QPCTX_SHIFT)
254 #define I40IW_CQPHC_SVER 1
256 #define I40IW_CQP_SW_SQSIZE_4 4
257 #define I40IW_CQP_SW_SQSIZE_2048 2048
259 /* iWARP QP Doorbell shadow area */
260 #define I40IW_QP_DBSA_HW_SQ_TAIL_SHIFT 0
261 #define I40IW_QP_DBSA_HW_SQ_TAIL_MASK \
262 (0x3fffUL << I40IW_QP_DBSA_HW_SQ_TAIL_SHIFT)
264 /* Completion Queue Doorbell shadow area */
265 #define I40IW_CQ_DBSA_CQEIDX_SHIFT 0
266 #define I40IW_CQ_DBSA_CQEIDX_MASK (0xfffffUL << I40IW_CQ_DBSA_CQEIDX_SHIFT)
268 #define I40IW_CQ_DBSA_SW_CQ_SELECT_SHIFT 0
269 #define I40IW_CQ_DBSA_SW_CQ_SELECT_MASK \
270 (0x3fffUL << I40IW_CQ_DBSA_SW_CQ_SELECT_SHIFT)
272 #define I40IW_CQ_DBSA_ARM_NEXT_SHIFT 14
273 #define I40IW_CQ_DBSA_ARM_NEXT_MASK (1UL << I40IW_CQ_DBSA_ARM_NEXT_SHIFT)
275 #define I40IW_CQ_DBSA_ARM_NEXT_SE_SHIFT 15
276 #define I40IW_CQ_DBSA_ARM_NEXT_SE_MASK (1UL << I40IW_CQ_DBSA_ARM_NEXT_SE_SHIFT)
278 #define I40IW_CQ_DBSA_ARM_SEQ_NUM_SHIFT 16
279 #define I40IW_CQ_DBSA_ARM_SEQ_NUM_MASK \
280 (0x3UL << I40IW_CQ_DBSA_ARM_SEQ_NUM_SHIFT)
282 /* CQP and iWARP Completion Queue */
283 #define I40IW_CQ_QPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
284 #define I40IW_CQ_QPCTX_MASK I40IW_CQPHC_QPCTX_MASK
286 #define I40IW_CCQ_OPRETVAL_SHIFT 0
287 #define I40IW_CCQ_OPRETVAL_MASK (0xffffffffUL << I40IW_CCQ_OPRETVAL_SHIFT)
289 #define I40IW_CQ_MINERR_SHIFT 0
290 #define I40IW_CQ_MINERR_MASK (0xffffUL << I40IW_CQ_MINERR_SHIFT)
292 #define I40IW_CQ_MAJERR_SHIFT 16
293 #define I40IW_CQ_MAJERR_MASK (0xffffUL << I40IW_CQ_MAJERR_SHIFT)
295 #define I40IW_CQ_WQEIDX_SHIFT 32
296 #define I40IW_CQ_WQEIDX_MASK (0x3fffULL << I40IW_CQ_WQEIDX_SHIFT)
298 #define I40IW_CQ_ERROR_SHIFT 55
299 #define I40IW_CQ_ERROR_MASK (1ULL << I40IW_CQ_ERROR_SHIFT)
301 #define I40IW_CQ_SQ_SHIFT 62
302 #define I40IW_CQ_SQ_MASK (1ULL << I40IW_CQ_SQ_SHIFT)
304 #define I40IW_CQ_VALID_SHIFT 63
305 #define I40IW_CQ_VALID_MASK (1ULL << I40IW_CQ_VALID_SHIFT)
307 #define I40IWCQ_PAYLDLEN_SHIFT 0
308 #define I40IWCQ_PAYLDLEN_MASK (0xffffffffUL << I40IWCQ_PAYLDLEN_SHIFT)
310 #define I40IWCQ_TCPSEQNUM_SHIFT 32
311 #define I40IWCQ_TCPSEQNUM_MASK (0xffffffffULL << I40IWCQ_TCPSEQNUM_SHIFT)
313 #define I40IWCQ_INVSTAG_SHIFT 0
314 #define I40IWCQ_INVSTAG_MASK (0xffffffffUL << I40IWCQ_INVSTAG_SHIFT)
316 #define I40IWCQ_QPID_SHIFT 32
317 #define I40IWCQ_QPID_MASK (0x3ffffULL << I40IWCQ_QPID_SHIFT)
319 #define I40IWCQ_PSHDROP_SHIFT 51
320 #define I40IWCQ_PSHDROP_MASK (1ULL << I40IWCQ_PSHDROP_SHIFT)
322 #define I40IWCQ_SRQ_SHIFT 52
323 #define I40IWCQ_SRQ_MASK (1ULL << I40IWCQ_SRQ_SHIFT)
325 #define I40IWCQ_STAG_SHIFT 53
326 #define I40IWCQ_STAG_MASK (1ULL << I40IWCQ_STAG_SHIFT)
328 #define I40IWCQ_SOEVENT_SHIFT 54
329 #define I40IWCQ_SOEVENT_MASK (1ULL << I40IWCQ_SOEVENT_SHIFT)
331 #define I40IWCQ_OP_SHIFT 56
332 #define I40IWCQ_OP_MASK (0x3fULL << I40IWCQ_OP_SHIFT)
335 #define I40IW_CEQE_CQCTX_SHIFT 0
336 #define I40IW_CEQE_CQCTX_MASK \
337 (0x7fffffffffffffffULL << I40IW_CEQE_CQCTX_SHIFT)
339 #define I40IW_CEQE_VALID_SHIFT 63
340 #define I40IW_CEQE_VALID_MASK (1ULL << I40IW_CEQE_VALID_SHIFT)
343 #define I40IW_AEQE_COMPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
344 #define I40IW_AEQE_COMPCTX_MASK I40IW_CQPHC_QPCTX_MASK
346 #define I40IW_AEQE_QPCQID_SHIFT 0
347 #define I40IW_AEQE_QPCQID_MASK (0x3ffffUL << I40IW_AEQE_QPCQID_SHIFT)
349 #define I40IW_AEQE_WQDESCIDX_SHIFT 18
350 #define I40IW_AEQE_WQDESCIDX_MASK (0x3fffULL << I40IW_AEQE_WQDESCIDX_SHIFT)
352 #define I40IW_AEQE_OVERFLOW_SHIFT 33
353 #define I40IW_AEQE_OVERFLOW_MASK (1ULL << I40IW_AEQE_OVERFLOW_SHIFT)
355 #define I40IW_AEQE_AECODE_SHIFT 34
356 #define I40IW_AEQE_AECODE_MASK (0xffffULL << I40IW_AEQE_AECODE_SHIFT)
358 #define I40IW_AEQE_AESRC_SHIFT 50
359 #define I40IW_AEQE_AESRC_MASK (0xfULL << I40IW_AEQE_AESRC_SHIFT)
361 #define I40IW_AEQE_IWSTATE_SHIFT 54
362 #define I40IW_AEQE_IWSTATE_MASK (0x7ULL << I40IW_AEQE_IWSTATE_SHIFT)
364 #define I40IW_AEQE_TCPSTATE_SHIFT 57
365 #define I40IW_AEQE_TCPSTATE_MASK (0xfULL << I40IW_AEQE_TCPSTATE_SHIFT)
367 #define I40IW_AEQE_Q2DATA_SHIFT 61
368 #define I40IW_AEQE_Q2DATA_MASK (0x3ULL << I40IW_AEQE_Q2DATA_SHIFT)
370 #define I40IW_AEQE_VALID_SHIFT 63
371 #define I40IW_AEQE_VALID_MASK (1ULL << I40IW_AEQE_VALID_SHIFT)
374 #define I40IW_QP_TYPE_IWARP 1
375 #define I40IW_QP_TYPE_UDA 2
376 #define I40IW_QP_TYPE_CQP 4
378 #define I40IW_CQ_TYPE_IWARP 1
379 #define I40IW_CQ_TYPE_ILQ 2
380 #define I40IW_CQ_TYPE_IEQ 3
381 #define I40IW_CQ_TYPE_CQP 4
383 #define I40IWQP_TERM_SEND_TERM_AND_FIN 0
384 #define I40IWQP_TERM_SEND_TERM_ONLY 1
385 #define I40IWQP_TERM_SEND_FIN_ONLY 2
386 #define I40IWQP_TERM_DONOT_SEND_TERM_OR_FIN 3
388 #define I40IW_CQP_OP_CREATE_QP 0
389 #define I40IW_CQP_OP_MODIFY_QP 0x1
390 #define I40IW_CQP_OP_DESTROY_QP 0x02
391 #define I40IW_CQP_OP_CREATE_CQ 0x03
392 #define I40IW_CQP_OP_MODIFY_CQ 0x04
393 #define I40IW_CQP_OP_DESTROY_CQ 0x05
394 #define I40IW_CQP_OP_CREATE_SRQ 0x06
395 #define I40IW_CQP_OP_MODIFY_SRQ 0x07
396 #define I40IW_CQP_OP_DESTROY_SRQ 0x08
397 #define I40IW_CQP_OP_ALLOC_STAG 0x09
398 #define I40IW_CQP_OP_REG_MR 0x0a
399 #define I40IW_CQP_OP_QUERY_STAG 0x0b
400 #define I40IW_CQP_OP_REG_SMR 0x0c
401 #define I40IW_CQP_OP_DEALLOC_STAG 0x0d
402 #define I40IW_CQP_OP_MANAGE_LOC_MAC_IP_TABLE 0x0e
403 #define I40IW_CQP_OP_MANAGE_ARP 0x0f
404 #define I40IW_CQP_OP_MANAGE_VF_PBLE_BP 0x10
405 #define I40IW_CQP_OP_MANAGE_PUSH_PAGES 0x11
406 #define I40IW_CQP_OP_MANAGE_PE_TEAM 0x12
407 #define I40IW_CQP_OP_UPLOAD_CONTEXT 0x13
408 #define I40IW_CQP_OP_ALLOCATE_LOC_MAC_IP_TABLE_ENTRY 0x14
409 #define I40IW_CQP_OP_MANAGE_HMC_PM_FUNC_TABLE 0x15
410 #define I40IW_CQP_OP_CREATE_CEQ 0x16
411 #define I40IW_CQP_OP_DESTROY_CEQ 0x18
412 #define I40IW_CQP_OP_CREATE_AEQ 0x19
413 #define I40IW_CQP_OP_DESTROY_AEQ 0x1b
414 #define I40IW_CQP_OP_CREATE_ADDR_VECT 0x1c
415 #define I40IW_CQP_OP_MODIFY_ADDR_VECT 0x1d
416 #define I40IW_CQP_OP_DESTROY_ADDR_VECT 0x1e
417 #define I40IW_CQP_OP_UPDATE_PE_SDS 0x1f
418 #define I40IW_CQP_OP_QUERY_FPM_VALUES 0x20
419 #define I40IW_CQP_OP_COMMIT_FPM_VALUES 0x21
420 #define I40IW_CQP_OP_FLUSH_WQES 0x22
421 #define I40IW_CQP_OP_MANAGE_APBVT 0x23
422 #define I40IW_CQP_OP_NOP 0x24
423 #define I40IW_CQP_OP_MANAGE_QUAD_HASH_TABLE_ENTRY 0x25
424 #define I40IW_CQP_OP_CREATE_UDA_MCAST_GROUP 0x26
425 #define I40IW_CQP_OP_MODIFY_UDA_MCAST_GROUP 0x27
426 #define I40IW_CQP_OP_DESTROY_UDA_MCAST_GROUP 0x28
427 #define I40IW_CQP_OP_SUSPEND_QP 0x29
428 #define I40IW_CQP_OP_RESUME_QP 0x2a
429 #define I40IW_CQP_OP_SHMC_PAGES_ALLOCATED 0x2b
430 #define I40IW_CQP_OP_SET_HMC_RESOURCE_PROFILE 0x2d
432 #define I40IW_UDA_QPSQ_NEXT_HEADER_SHIFT 16
433 #define I40IW_UDA_QPSQ_NEXT_HEADER_MASK ((u64)0xff << I40IW_UDA_QPSQ_NEXT_HEADER_SHIFT)
435 #define I40IW_UDA_QPSQ_OPCODE_SHIFT 32
436 #define I40IW_UDA_QPSQ_OPCODE_MASK ((u64)0x3f << I40IW_UDA_QPSQ_OPCODE_SHIFT)
438 #define I40IW_UDA_QPSQ_MACLEN_SHIFT 56
439 #define I40IW_UDA_QPSQ_MACLEN_MASK \
440 ((u64)0x7f << I40IW_UDA_QPSQ_MACLEN_SHIFT)
442 #define I40IW_UDA_QPSQ_IPLEN_SHIFT 48
443 #define I40IW_UDA_QPSQ_IPLEN_MASK \
444 ((u64)0x7f << I40IW_UDA_QPSQ_IPLEN_SHIFT)
446 #define I40IW_UDA_QPSQ_L4T_SHIFT 30
447 #define I40IW_UDA_QPSQ_L4T_MASK \
448 ((u64)0x3 << I40IW_UDA_QPSQ_L4T_SHIFT)
450 #define I40IW_UDA_QPSQ_IIPT_SHIFT 28
451 #define I40IW_UDA_QPSQ_IIPT_MASK \
452 ((u64)0x3 << I40IW_UDA_QPSQ_IIPT_SHIFT)
454 #define I40IW_UDA_QPSQ_L4LEN_SHIFT 24
455 #define I40IW_UDA_QPSQ_L4LEN_MASK ((u64)0xf << I40IW_UDA_QPSQ_L4LEN_SHIFT)
457 #define I40IW_UDA_QPSQ_AVIDX_SHIFT 0
458 #define I40IW_UDA_QPSQ_AVIDX_MASK ((u64)0xffff << I40IW_UDA_QPSQ_AVIDX_SHIFT)
460 #define I40IW_UDA_QPSQ_VALID_SHIFT 63
461 #define I40IW_UDA_QPSQ_VALID_MASK \
462 ((u64)0x1 << I40IW_UDA_QPSQ_VALID_SHIFT)
464 #define I40IW_UDA_QPSQ_SIGCOMPL_SHIFT 62
465 #define I40IW_UDA_QPSQ_SIGCOMPL_MASK ((u64)0x1 << I40IW_UDA_QPSQ_SIGCOMPL_SHIFT)
467 #define I40IW_UDA_PAYLOADLEN_SHIFT 0
468 #define I40IW_UDA_PAYLOADLEN_MASK ((u64)0x3fff << I40IW_UDA_PAYLOADLEN_SHIFT)
470 #define I40IW_UDA_HDRLEN_SHIFT 16
471 #define I40IW_UDA_HDRLEN_MASK ((u64)0x1ff << I40IW_UDA_HDRLEN_SHIFT)
473 #define I40IW_VLAN_TAG_VALID_SHIFT 50
474 #define I40IW_VLAN_TAG_VALID_MASK ((u64)0x1 << I40IW_VLAN_TAG_VALID_SHIFT)
476 #define I40IW_UDA_L3PROTO_SHIFT 0
477 #define I40IW_UDA_L3PROTO_MASK ((u64)0x3 << I40IW_UDA_L3PROTO_SHIFT)
479 #define I40IW_UDA_L4PROTO_SHIFT 16
480 #define I40IW_UDA_L4PROTO_MASK ((u64)0x3 << I40IW_UDA_L4PROTO_SHIFT)
482 #define I40IW_UDA_QPSQ_DOLOOPBACK_SHIFT 44
483 #define I40IW_UDA_QPSQ_DOLOOPBACK_MASK \
484 ((u64)0x1 << I40IW_UDA_QPSQ_DOLOOPBACK_SHIFT)
486 /* CQP SQ WQE common fields */
487 #define I40IW_CQPSQ_OPCODE_SHIFT 32
488 #define I40IW_CQPSQ_OPCODE_MASK (0x3fULL << I40IW_CQPSQ_OPCODE_SHIFT)
490 #define I40IW_CQPSQ_WQEVALID_SHIFT 63
491 #define I40IW_CQPSQ_WQEVALID_MASK (1ULL << I40IW_CQPSQ_WQEVALID_SHIFT)
493 #define I40IW_CQPSQ_TPHVAL_SHIFT 0
494 #define I40IW_CQPSQ_TPHVAL_MASK (0xffUL << I40IW_CQPSQ_TPHVAL_SHIFT)
496 #define I40IW_CQPSQ_TPHEN_SHIFT 60
497 #define I40IW_CQPSQ_TPHEN_MASK (1ULL << I40IW_CQPSQ_TPHEN_SHIFT)
499 #define I40IW_CQPSQ_PBUFADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
500 #define I40IW_CQPSQ_PBUFADDR_MASK I40IW_CQPHC_QPCTX_MASK
502 /* Create/Modify/Destroy QP */
504 #define I40IW_CQPSQ_QP_NEWMSS_SHIFT 32
505 #define I40IW_CQPSQ_QP_NEWMSS_MASK (0x3fffULL << I40IW_CQPSQ_QP_NEWMSS_SHIFT)
507 #define I40IW_CQPSQ_QP_TERMLEN_SHIFT 48
508 #define I40IW_CQPSQ_QP_TERMLEN_MASK (0xfULL << I40IW_CQPSQ_QP_TERMLEN_SHIFT)
510 #define I40IW_CQPSQ_QP_QPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
511 #define I40IW_CQPSQ_QP_QPCTX_MASK I40IW_CQPHC_QPCTX_MASK
513 #define I40IW_CQPSQ_QP_QPID_SHIFT 0
514 #define I40IW_CQPSQ_QP_QPID_MASK (0x3FFFFUL)
515 /* I40IWCQ_QPID_MASK */
517 #define I40IW_CQPSQ_QP_OP_SHIFT 32
518 #define I40IW_CQPSQ_QP_OP_MASK I40IWCQ_OP_MASK
520 #define I40IW_CQPSQ_QP_ORDVALID_SHIFT 42
521 #define I40IW_CQPSQ_QP_ORDVALID_MASK (1ULL << I40IW_CQPSQ_QP_ORDVALID_SHIFT)
523 #define I40IW_CQPSQ_QP_TOECTXVALID_SHIFT 43
524 #define I40IW_CQPSQ_QP_TOECTXVALID_MASK \
525 (1ULL << I40IW_CQPSQ_QP_TOECTXVALID_SHIFT)
527 #define I40IW_CQPSQ_QP_CACHEDVARVALID_SHIFT 44
528 #define I40IW_CQPSQ_QP_CACHEDVARVALID_MASK \
529 (1ULL << I40IW_CQPSQ_QP_CACHEDVARVALID_SHIFT)
531 #define I40IW_CQPSQ_QP_VQ_SHIFT 45
532 #define I40IW_CQPSQ_QP_VQ_MASK (1ULL << I40IW_CQPSQ_QP_VQ_SHIFT)
534 #define I40IW_CQPSQ_QP_FORCELOOPBACK_SHIFT 46
535 #define I40IW_CQPSQ_QP_FORCELOOPBACK_MASK \
536 (1ULL << I40IW_CQPSQ_QP_FORCELOOPBACK_SHIFT)
538 #define I40IW_CQPSQ_QP_CQNUMVALID_SHIFT 47
539 #define I40IW_CQPSQ_QP_CQNUMVALID_MASK \
540 (1ULL << I40IW_CQPSQ_QP_CQNUMVALID_SHIFT)
542 #define I40IW_CQPSQ_QP_QPTYPE_SHIFT 48
543 #define I40IW_CQPSQ_QP_QPTYPE_MASK (0x3ULL << I40IW_CQPSQ_QP_QPTYPE_SHIFT)
545 #define I40IW_CQPSQ_QP_MSSCHANGE_SHIFT 52
546 #define I40IW_CQPSQ_QP_MSSCHANGE_MASK (1ULL << I40IW_CQPSQ_QP_MSSCHANGE_SHIFT)
548 #define I40IW_CQPSQ_QP_IGNOREMWBOUND_SHIFT 54
549 #define I40IW_CQPSQ_QP_IGNOREMWBOUND_MASK \
550 (1ULL << I40IW_CQPSQ_QP_IGNOREMWBOUND_SHIFT)
552 #define I40IW_CQPSQ_QP_REMOVEHASHENTRY_SHIFT 55
553 #define I40IW_CQPSQ_QP_REMOVEHASHENTRY_MASK \
554 (1ULL << I40IW_CQPSQ_QP_REMOVEHASHENTRY_SHIFT)
556 #define I40IW_CQPSQ_QP_TERMACT_SHIFT 56
557 #define I40IW_CQPSQ_QP_TERMACT_MASK (0x3ULL << I40IW_CQPSQ_QP_TERMACT_SHIFT)
559 #define I40IW_CQPSQ_QP_RESETCON_SHIFT 58
560 #define I40IW_CQPSQ_QP_RESETCON_MASK (1ULL << I40IW_CQPSQ_QP_RESETCON_SHIFT)
562 #define I40IW_CQPSQ_QP_ARPTABIDXVALID_SHIFT 59
563 #define I40IW_CQPSQ_QP_ARPTABIDXVALID_MASK \
564 (1ULL << I40IW_CQPSQ_QP_ARPTABIDXVALID_SHIFT)
566 #define I40IW_CQPSQ_QP_NEXTIWSTATE_SHIFT 60
567 #define I40IW_CQPSQ_QP_NEXTIWSTATE_MASK \
568 (0x7ULL << I40IW_CQPSQ_QP_NEXTIWSTATE_SHIFT)
570 #define I40IW_CQPSQ_QP_DBSHADOWADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
571 #define I40IW_CQPSQ_QP_DBSHADOWADDR_MASK I40IW_CQPHC_QPCTX_MASK
573 /* Create/Modify/Destroy CQ */
574 #define I40IW_CQPSQ_CQ_CQSIZE_SHIFT 0
575 #define I40IW_CQPSQ_CQ_CQSIZE_MASK (0x3ffffUL << I40IW_CQPSQ_CQ_CQSIZE_SHIFT)
577 #define I40IW_CQPSQ_CQ_CQCTX_SHIFT 0
578 #define I40IW_CQPSQ_CQ_CQCTX_MASK \
579 (0x7fffffffffffffffULL << I40IW_CQPSQ_CQ_CQCTX_SHIFT)
581 #define I40IW_CQPSQ_CQ_CQCTX_SHIFT 0
582 #define I40IW_CQPSQ_CQ_CQCTX_MASK \
583 (0x7fffffffffffffffULL << I40IW_CQPSQ_CQ_CQCTX_SHIFT)
585 #define I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_SHIFT 0
586 #define I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_MASK \
587 (0x3ffff << I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_SHIFT)
589 #define I40IW_CQPSQ_CQ_CEQID_SHIFT 24
590 #define I40IW_CQPSQ_CQ_CEQID_MASK (0x7fUL << I40IW_CQPSQ_CQ_CEQID_SHIFT)
592 #define I40IW_CQPSQ_CQ_OP_SHIFT 32
593 #define I40IW_CQPSQ_CQ_OP_MASK (0x3fULL << I40IW_CQPSQ_CQ_OP_SHIFT)
595 #define I40IW_CQPSQ_CQ_CQRESIZE_SHIFT 43
596 #define I40IW_CQPSQ_CQ_CQRESIZE_MASK (1ULL << I40IW_CQPSQ_CQ_CQRESIZE_SHIFT)
598 #define I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT 44
599 #define I40IW_CQPSQ_CQ_LPBLSIZE_MASK (3ULL << I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT)
601 #define I40IW_CQPSQ_CQ_CHKOVERFLOW_SHIFT 46
602 #define I40IW_CQPSQ_CQ_CHKOVERFLOW_MASK \
603 (1ULL << I40IW_CQPSQ_CQ_CHKOVERFLOW_SHIFT)
605 #define I40IW_CQPSQ_CQ_VIRTMAP_SHIFT 47
606 #define I40IW_CQPSQ_CQ_VIRTMAP_MASK (1ULL << I40IW_CQPSQ_CQ_VIRTMAP_SHIFT)
608 #define I40IW_CQPSQ_CQ_ENCEQEMASK_SHIFT 48
609 #define I40IW_CQPSQ_CQ_ENCEQEMASK_MASK \
610 (1ULL << I40IW_CQPSQ_CQ_ENCEQEMASK_SHIFT)
612 #define I40IW_CQPSQ_CQ_CEQIDVALID_SHIFT 49
613 #define I40IW_CQPSQ_CQ_CEQIDVALID_MASK \
614 (1ULL << I40IW_CQPSQ_CQ_CEQIDVALID_SHIFT)
616 #define I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_SHIFT 61
617 #define I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_MASK \
618 (1ULL << I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_SHIFT)
620 /* Create/Modify/Destroy Shared Receive Queue */
622 #define I40IW_CQPSQ_SRQ_RQSIZE_SHIFT 0
623 #define I40IW_CQPSQ_SRQ_RQSIZE_MASK (0xfUL << I40IW_CQPSQ_SRQ_RQSIZE_SHIFT)
625 #define I40IW_CQPSQ_SRQ_RQWQESIZE_SHIFT 4
626 #define I40IW_CQPSQ_SRQ_RQWQESIZE_MASK \
627 (0x7UL << I40IW_CQPSQ_SRQ_RQWQESIZE_SHIFT)
629 #define I40IW_CQPSQ_SRQ_SRQLIMIT_SHIFT 32
630 #define I40IW_CQPSQ_SRQ_SRQLIMIT_MASK \
631 (0xfffULL << I40IW_CQPSQ_SRQ_SRQLIMIT_SHIFT)
633 #define I40IW_CQPSQ_SRQ_SRQCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
634 #define I40IW_CQPSQ_SRQ_SRQCTX_MASK I40IW_CQPHC_QPCTX_MASK
636 #define I40IW_CQPSQ_SRQ_PDID_SHIFT 16
637 #define I40IW_CQPSQ_SRQ_PDID_MASK \
638 (0x7fffULL << I40IW_CQPSQ_SRQ_PDID_SHIFT)
640 #define I40IW_CQPSQ_SRQ_SRQID_SHIFT 0
641 #define I40IW_CQPSQ_SRQ_SRQID_MASK (0x7fffUL << I40IW_CQPSQ_SRQ_SRQID_SHIFT)
643 #define I40IW_CQPSQ_SRQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
644 #define I40IW_CQPSQ_SRQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
646 #define I40IW_CQPSQ_SRQ_VIRTMAP_SHIFT I40IW_CQPSQ_CQ_VIRTMAP_SHIFT
647 #define I40IW_CQPSQ_SRQ_VIRTMAP_MASK I40IW_CQPSQ_CQ_VIRTMAP_MASK
649 #define I40IW_CQPSQ_SRQ_TPHEN_SHIFT I40IW_CQPSQ_TPHEN_SHIFT
650 #define I40IW_CQPSQ_SRQ_TPHEN_MASK I40IW_CQPSQ_TPHEN_MASK
652 #define I40IW_CQPSQ_SRQ_ARMLIMITEVENT_SHIFT 61
653 #define I40IW_CQPSQ_SRQ_ARMLIMITEVENT_MASK \
654 (1ULL << I40IW_CQPSQ_SRQ_ARMLIMITEVENT_SHIFT)
656 #define I40IW_CQPSQ_SRQ_DBSHADOWAREA_SHIFT 6
657 #define I40IW_CQPSQ_SRQ_DBSHADOWAREA_MASK \
658 (0x3ffffffffffffffULL << I40IW_CQPSQ_SRQ_DBSHADOWAREA_SHIFT)
660 #define I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_SHIFT 0
661 #define I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_MASK \
662 (0xfffffffUL << I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_SHIFT)
664 /* Allocate/Register/Register Shared/Deallocate Stag */
665 #define I40IW_CQPSQ_STAG_VA_FBO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
666 #define I40IW_CQPSQ_STAG_VA_FBO_MASK I40IW_CQPHC_QPCTX_MASK
668 #define I40IW_CQPSQ_STAG_STAGLEN_SHIFT 0
669 #define I40IW_CQPSQ_STAG_STAGLEN_MASK \
670 (0x3fffffffffffULL << I40IW_CQPSQ_STAG_STAGLEN_SHIFT)
672 #define I40IW_CQPSQ_STAG_PDID_SHIFT 48
673 #define I40IW_CQPSQ_STAG_PDID_MASK (0x7fffULL << I40IW_CQPSQ_STAG_PDID_SHIFT)
675 #define I40IW_CQPSQ_STAG_KEY_SHIFT 0
676 #define I40IW_CQPSQ_STAG_KEY_MASK (0xffUL << I40IW_CQPSQ_STAG_KEY_SHIFT)
678 #define I40IW_CQPSQ_STAG_IDX_SHIFT 8
679 #define I40IW_CQPSQ_STAG_IDX_MASK (0xffffffUL << I40IW_CQPSQ_STAG_IDX_SHIFT)
681 #define I40IW_CQPSQ_STAG_PARENTSTAGIDX_SHIFT 32
682 #define I40IW_CQPSQ_STAG_PARENTSTAGIDX_MASK \
683 (0xffffffULL << I40IW_CQPSQ_STAG_PARENTSTAGIDX_SHIFT)
685 #define I40IW_CQPSQ_STAG_MR_SHIFT 43
686 #define I40IW_CQPSQ_STAG_MR_MASK (1ULL << I40IW_CQPSQ_STAG_MR_SHIFT)
688 #define I40IW_CQPSQ_STAG_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
689 #define I40IW_CQPSQ_STAG_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
691 #define I40IW_CQPSQ_STAG_HPAGESIZE_SHIFT 46
692 #define I40IW_CQPSQ_STAG_HPAGESIZE_MASK \
693 (1ULL << I40IW_CQPSQ_STAG_HPAGESIZE_SHIFT)
695 #define I40IW_CQPSQ_STAG_ARIGHTS_SHIFT 48
696 #define I40IW_CQPSQ_STAG_ARIGHTS_MASK \
697 (0x1fULL << I40IW_CQPSQ_STAG_ARIGHTS_SHIFT)
699 #define I40IW_CQPSQ_STAG_REMACCENABLED_SHIFT 53
700 #define I40IW_CQPSQ_STAG_REMACCENABLED_MASK \
701 (1ULL << I40IW_CQPSQ_STAG_REMACCENABLED_SHIFT)
703 #define I40IW_CQPSQ_STAG_VABASEDTO_SHIFT 59
704 #define I40IW_CQPSQ_STAG_VABASEDTO_MASK \
705 (1ULL << I40IW_CQPSQ_STAG_VABASEDTO_SHIFT)
707 #define I40IW_CQPSQ_STAG_USEHMCFNIDX_SHIFT 60
708 #define I40IW_CQPSQ_STAG_USEHMCFNIDX_MASK \
709 (1ULL << I40IW_CQPSQ_STAG_USEHMCFNIDX_SHIFT)
711 #define I40IW_CQPSQ_STAG_USEPFRID_SHIFT 61
712 #define I40IW_CQPSQ_STAG_USEPFRID_MASK \
713 (1ULL << I40IW_CQPSQ_STAG_USEPFRID_SHIFT)
715 #define I40IW_CQPSQ_STAG_PBA_SHIFT I40IW_CQPHC_QPCTX_SHIFT
716 #define I40IW_CQPSQ_STAG_PBA_MASK I40IW_CQPHC_QPCTX_MASK
718 #define I40IW_CQPSQ_STAG_HMCFNIDX_SHIFT 0
719 #define I40IW_CQPSQ_STAG_HMCFNIDX_MASK \
720 (0x3fUL << I40IW_CQPSQ_STAG_HMCFNIDX_SHIFT)
722 #define I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_SHIFT 0
723 #define I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_MASK \
724 (0xfffffffUL << I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_SHIFT)
727 #define I40IW_CQPSQ_QUERYSTAG_IDX_SHIFT I40IW_CQPSQ_STAG_IDX_SHIFT
728 #define I40IW_CQPSQ_QUERYSTAG_IDX_MASK I40IW_CQPSQ_STAG_IDX_MASK
730 /* Allocate Local IP Address Entry */
732 /* Manage Local IP Address Table - MLIPA */
733 #define I40IW_CQPSQ_MLIPA_IPV6LO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
734 #define I40IW_CQPSQ_MLIPA_IPV6LO_MASK I40IW_CQPHC_QPCTX_MASK
736 #define I40IW_CQPSQ_MLIPA_IPV6HI_SHIFT I40IW_CQPHC_QPCTX_SHIFT
737 #define I40IW_CQPSQ_MLIPA_IPV6HI_MASK I40IW_CQPHC_QPCTX_MASK
739 #define I40IW_CQPSQ_MLIPA_IPV4_SHIFT 0
740 #define I40IW_CQPSQ_MLIPA_IPV4_MASK \
741 (0xffffffffUL << I40IW_CQPSQ_MLIPA_IPV4_SHIFT)
743 #define I40IW_CQPSQ_MLIPA_IPTABLEIDX_SHIFT 0
744 #define I40IW_CQPSQ_MLIPA_IPTABLEIDX_MASK \
745 (0x3fUL << I40IW_CQPSQ_MLIPA_IPTABLEIDX_SHIFT)
747 #define I40IW_CQPSQ_MLIPA_IPV4VALID_SHIFT 42
748 #define I40IW_CQPSQ_MLIPA_IPV4VALID_MASK \
749 (1ULL << I40IW_CQPSQ_MLIPA_IPV4VALID_SHIFT)
751 #define I40IW_CQPSQ_MLIPA_IPV6VALID_SHIFT 43
752 #define I40IW_CQPSQ_MLIPA_IPV6VALID_MASK \
753 (1ULL << I40IW_CQPSQ_MLIPA_IPV6VALID_SHIFT)
755 #define I40IW_CQPSQ_MLIPA_FREEENTRY_SHIFT 62
756 #define I40IW_CQPSQ_MLIPA_FREEENTRY_MASK \
757 (1ULL << I40IW_CQPSQ_MLIPA_FREEENTRY_SHIFT)
759 #define I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_SHIFT 61
760 #define I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_MASK \
761 (1ULL << I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_SHIFT)
763 #define I40IW_CQPSQ_MLIPA_MAC0_SHIFT 0
764 #define I40IW_CQPSQ_MLIPA_MAC0_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC0_SHIFT)
766 #define I40IW_CQPSQ_MLIPA_MAC1_SHIFT 8
767 #define I40IW_CQPSQ_MLIPA_MAC1_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC1_SHIFT)
769 #define I40IW_CQPSQ_MLIPA_MAC2_SHIFT 16
770 #define I40IW_CQPSQ_MLIPA_MAC2_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC2_SHIFT)
772 #define I40IW_CQPSQ_MLIPA_MAC3_SHIFT 24
773 #define I40IW_CQPSQ_MLIPA_MAC3_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC3_SHIFT)
775 #define I40IW_CQPSQ_MLIPA_MAC4_SHIFT 32
776 #define I40IW_CQPSQ_MLIPA_MAC4_MASK (0xffULL << I40IW_CQPSQ_MLIPA_MAC4_SHIFT)
778 #define I40IW_CQPSQ_MLIPA_MAC5_SHIFT 40
779 #define I40IW_CQPSQ_MLIPA_MAC5_MASK (0xffULL << I40IW_CQPSQ_MLIPA_MAC5_SHIFT)
781 /* Manage ARP Table - MAT */
782 #define I40IW_CQPSQ_MAT_REACHMAX_SHIFT 0
783 #define I40IW_CQPSQ_MAT_REACHMAX_MASK \
784 (0xffffffffUL << I40IW_CQPSQ_MAT_REACHMAX_SHIFT)
786 #define I40IW_CQPSQ_MAT_MACADDR_SHIFT 0
787 #define I40IW_CQPSQ_MAT_MACADDR_MASK \
788 (0xffffffffffffULL << I40IW_CQPSQ_MAT_MACADDR_SHIFT)
790 #define I40IW_CQPSQ_MAT_ARPENTRYIDX_SHIFT 0
791 #define I40IW_CQPSQ_MAT_ARPENTRYIDX_MASK \
792 (0xfffUL << I40IW_CQPSQ_MAT_ARPENTRYIDX_SHIFT)
794 #define I40IW_CQPSQ_MAT_ENTRYVALID_SHIFT 42
795 #define I40IW_CQPSQ_MAT_ENTRYVALID_MASK \
796 (1ULL << I40IW_CQPSQ_MAT_ENTRYVALID_SHIFT)
798 #define I40IW_CQPSQ_MAT_PERMANENT_SHIFT 43
799 #define I40IW_CQPSQ_MAT_PERMANENT_MASK \
800 (1ULL << I40IW_CQPSQ_MAT_PERMANENT_SHIFT)
802 #define I40IW_CQPSQ_MAT_QUERY_SHIFT 44
803 #define I40IW_CQPSQ_MAT_QUERY_MASK (1ULL << I40IW_CQPSQ_MAT_QUERY_SHIFT)
805 /* Manage VF PBLE Backing Pages - MVPBP*/
806 #define I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_SHIFT 0
807 #define I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_MASK \
808 (0x3ffULL << I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_SHIFT)
810 #define I40IW_CQPSQ_MVPBP_FIRST_PD_INX_SHIFT 16
811 #define I40IW_CQPSQ_MVPBP_FIRST_PD_INX_MASK \
812 (0x1ffULL << I40IW_CQPSQ_MVPBP_FIRST_PD_INX_SHIFT)
814 #define I40IW_CQPSQ_MVPBP_SD_INX_SHIFT 32
815 #define I40IW_CQPSQ_MVPBP_SD_INX_MASK \
816 (0xfffULL << I40IW_CQPSQ_MVPBP_SD_INX_SHIFT)
818 #define I40IW_CQPSQ_MVPBP_INV_PD_ENT_SHIFT 62
819 #define I40IW_CQPSQ_MVPBP_INV_PD_ENT_MASK \
820 (0x1ULL << I40IW_CQPSQ_MVPBP_INV_PD_ENT_SHIFT)
822 #define I40IW_CQPSQ_MVPBP_PD_PLPBA_SHIFT 3
823 #define I40IW_CQPSQ_MVPBP_PD_PLPBA_MASK \
824 (0x1fffffffffffffffULL << I40IW_CQPSQ_MVPBP_PD_PLPBA_SHIFT)
826 /* Manage Push Page - MPP */
827 #define I40IW_INVALID_PUSH_PAGE_INDEX 0xffff
829 #define I40IW_CQPSQ_MPP_QS_HANDLE_SHIFT 0
830 #define I40IW_CQPSQ_MPP_QS_HANDLE_MASK (0xffffUL << \
831 I40IW_CQPSQ_MPP_QS_HANDLE_SHIFT)
833 #define I40IW_CQPSQ_MPP_PPIDX_SHIFT 0
834 #define I40IW_CQPSQ_MPP_PPIDX_MASK (0x3ffUL << I40IW_CQPSQ_MPP_PPIDX_SHIFT)
836 #define I40IW_CQPSQ_MPP_FREE_PAGE_SHIFT 62
837 #define I40IW_CQPSQ_MPP_FREE_PAGE_MASK (1ULL << I40IW_CQPSQ_MPP_FREE_PAGE_SHIFT)
839 /* Upload Context - UCTX */
840 #define I40IW_CQPSQ_UCTX_QPCTXADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
841 #define I40IW_CQPSQ_UCTX_QPCTXADDR_MASK I40IW_CQPHC_QPCTX_MASK
843 #define I40IW_CQPSQ_UCTX_QPID_SHIFT 0
844 #define I40IW_CQPSQ_UCTX_QPID_MASK (0x3ffffUL << I40IW_CQPSQ_UCTX_QPID_SHIFT)
846 #define I40IW_CQPSQ_UCTX_QPTYPE_SHIFT 48
847 #define I40IW_CQPSQ_UCTX_QPTYPE_MASK (0xfULL << I40IW_CQPSQ_UCTX_QPTYPE_SHIFT)
849 #define I40IW_CQPSQ_UCTX_RAWFORMAT_SHIFT 61
850 #define I40IW_CQPSQ_UCTX_RAWFORMAT_MASK \
851 (1ULL << I40IW_CQPSQ_UCTX_RAWFORMAT_SHIFT)
853 #define I40IW_CQPSQ_UCTX_FREEZEQP_SHIFT 62
854 #define I40IW_CQPSQ_UCTX_FREEZEQP_MASK \
855 (1ULL << I40IW_CQPSQ_UCTX_FREEZEQP_SHIFT)
857 /* Manage HMC PM Function Table - MHMC */
858 #define I40IW_CQPSQ_MHMC_VFIDX_SHIFT 0
859 #define I40IW_CQPSQ_MHMC_VFIDX_MASK (0x7fUL << I40IW_CQPSQ_MHMC_VFIDX_SHIFT)
861 #define I40IW_CQPSQ_MHMC_FREEPMFN_SHIFT 62
862 #define I40IW_CQPSQ_MHMC_FREEPMFN_MASK \
863 (1ULL << I40IW_CQPSQ_MHMC_FREEPMFN_SHIFT)
865 /* Set HMC Resource Profile - SHMCRP */
866 #define I40IW_CQPSQ_SHMCRP_HMC_PROFILE_SHIFT 0
867 #define I40IW_CQPSQ_SHMCRP_HMC_PROFILE_MASK \
868 (0x7ULL << I40IW_CQPSQ_SHMCRP_HMC_PROFILE_SHIFT)
869 #define I40IW_CQPSQ_SHMCRP_VFNUM_SHIFT 32
870 #define I40IW_CQPSQ_SHMCRP_VFNUM_MASK (0x3fULL << I40IW_CQPSQ_SHMCRP_VFNUM_SHIFT)
872 /* Create/Destroy CEQ */
873 #define I40IW_CQPSQ_CEQ_CEQSIZE_SHIFT 0
874 #define I40IW_CQPSQ_CEQ_CEQSIZE_MASK \
875 (0x1ffffUL << I40IW_CQPSQ_CEQ_CEQSIZE_SHIFT)
877 #define I40IW_CQPSQ_CEQ_CEQID_SHIFT 0
878 #define I40IW_CQPSQ_CEQ_CEQID_MASK (0x7fUL << I40IW_CQPSQ_CEQ_CEQID_SHIFT)
880 #define I40IW_CQPSQ_CEQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
881 #define I40IW_CQPSQ_CEQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
883 #define I40IW_CQPSQ_CEQ_VMAP_SHIFT 47
884 #define I40IW_CQPSQ_CEQ_VMAP_MASK (1ULL << I40IW_CQPSQ_CEQ_VMAP_SHIFT)
886 #define I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_SHIFT 0
887 #define I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_MASK \
888 (0xfffffffUL << I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_SHIFT)
890 /* Create/Destroy AEQ */
891 #define I40IW_CQPSQ_AEQ_AEQECNT_SHIFT 0
892 #define I40IW_CQPSQ_AEQ_AEQECNT_MASK \
893 (0x7ffffUL << I40IW_CQPSQ_AEQ_AEQECNT_SHIFT)
895 #define I40IW_CQPSQ_AEQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT
896 #define I40IW_CQPSQ_AEQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK
898 #define I40IW_CQPSQ_AEQ_VMAP_SHIFT 47
899 #define I40IW_CQPSQ_AEQ_VMAP_MASK (1ULL << I40IW_CQPSQ_AEQ_VMAP_SHIFT)
901 #define I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_SHIFT 0
902 #define I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_MASK \
903 (0xfffffffUL << I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_SHIFT)
905 /* Commit FPM Values - CFPM */
906 #define I40IW_CQPSQ_CFPM_HMCFNID_SHIFT 0
907 #define I40IW_CQPSQ_CFPM_HMCFNID_MASK (0x3fUL << I40IW_CQPSQ_CFPM_HMCFNID_SHIFT)
909 /* Flush WQEs - FWQE */
910 #define I40IW_CQPSQ_FWQE_AECODE_SHIFT 0
911 #define I40IW_CQPSQ_FWQE_AECODE_MASK (0xffffUL << I40IW_CQPSQ_FWQE_AECODE_SHIFT)
913 #define I40IW_CQPSQ_FWQE_AESOURCE_SHIFT 16
914 #define I40IW_CQPSQ_FWQE_AESOURCE_MASK \
915 (0xfUL << I40IW_CQPSQ_FWQE_AESOURCE_SHIFT)
917 #define I40IW_CQPSQ_FWQE_RQMNERR_SHIFT 0
918 #define I40IW_CQPSQ_FWQE_RQMNERR_MASK \
919 (0xffffUL << I40IW_CQPSQ_FWQE_RQMNERR_SHIFT)
921 #define I40IW_CQPSQ_FWQE_RQMJERR_SHIFT 16
922 #define I40IW_CQPSQ_FWQE_RQMJERR_MASK \
923 (0xffffUL << I40IW_CQPSQ_FWQE_RQMJERR_SHIFT)
925 #define I40IW_CQPSQ_FWQE_SQMNERR_SHIFT 32
926 #define I40IW_CQPSQ_FWQE_SQMNERR_MASK \
927 (0xffffULL << I40IW_CQPSQ_FWQE_SQMNERR_SHIFT)
929 #define I40IW_CQPSQ_FWQE_SQMJERR_SHIFT 48
930 #define I40IW_CQPSQ_FWQE_SQMJERR_MASK \
931 (0xffffULL << I40IW_CQPSQ_FWQE_SQMJERR_SHIFT)
933 #define I40IW_CQPSQ_FWQE_QPID_SHIFT 0
934 #define I40IW_CQPSQ_FWQE_QPID_MASK (0x3ffffULL << I40IW_CQPSQ_FWQE_QPID_SHIFT)
936 #define I40IW_CQPSQ_FWQE_GENERATE_AE_SHIFT 59
937 #define I40IW_CQPSQ_FWQE_GENERATE_AE_MASK (1ULL << \
938 I40IW_CQPSQ_FWQE_GENERATE_AE_SHIFT)
940 #define I40IW_CQPSQ_FWQE_USERFLCODE_SHIFT 60
941 #define I40IW_CQPSQ_FWQE_USERFLCODE_MASK \
942 (1ULL << I40IW_CQPSQ_FWQE_USERFLCODE_SHIFT)
944 #define I40IW_CQPSQ_FWQE_FLUSHSQ_SHIFT 61
945 #define I40IW_CQPSQ_FWQE_FLUSHSQ_MASK (1ULL << I40IW_CQPSQ_FWQE_FLUSHSQ_SHIFT)
947 #define I40IW_CQPSQ_FWQE_FLUSHRQ_SHIFT 62
948 #define I40IW_CQPSQ_FWQE_FLUSHRQ_MASK (1ULL << I40IW_CQPSQ_FWQE_FLUSHRQ_SHIFT)
950 /* Manage Accelerated Port Table - MAPT */
951 #define I40IW_CQPSQ_MAPT_PORT_SHIFT 0
952 #define I40IW_CQPSQ_MAPT_PORT_MASK (0xffffUL << I40IW_CQPSQ_MAPT_PORT_SHIFT)
954 #define I40IW_CQPSQ_MAPT_ADDPORT_SHIFT 62
955 #define I40IW_CQPSQ_MAPT_ADDPORT_MASK (1ULL << I40IW_CQPSQ_MAPT_ADDPORT_SHIFT)
957 /* Update Protocol Engine SDs */
958 #define I40IW_CQPSQ_UPESD_SDCMD_SHIFT 0
959 #define I40IW_CQPSQ_UPESD_SDCMD_MASK (0xffffffffUL << I40IW_CQPSQ_UPESD_SDCMD_SHIFT)
961 #define I40IW_CQPSQ_UPESD_SDDATALOW_SHIFT 0
962 #define I40IW_CQPSQ_UPESD_SDDATALOW_MASK \
963 (0xffffffffUL << I40IW_CQPSQ_UPESD_SDDATALOW_SHIFT)
965 #define I40IW_CQPSQ_UPESD_SDDATAHI_SHIFT 32
966 #define I40IW_CQPSQ_UPESD_SDDATAHI_MASK \
967 (0xffffffffULL << I40IW_CQPSQ_UPESD_SDDATAHI_SHIFT)
968 #define I40IW_CQPSQ_UPESD_HMCFNID_SHIFT 0
969 #define I40IW_CQPSQ_UPESD_HMCFNID_MASK \
970 (0x3fUL << I40IW_CQPSQ_UPESD_HMCFNID_SHIFT)
972 #define I40IW_CQPSQ_UPESD_ENTRY_VALID_SHIFT 63
973 #define I40IW_CQPSQ_UPESD_ENTRY_VALID_MASK \
974 ((u64)1 << I40IW_CQPSQ_UPESD_ENTRY_VALID_SHIFT)
976 #define I40IW_CQPSQ_UPESD_ENTRY_COUNT_SHIFT 0
977 #define I40IW_CQPSQ_UPESD_ENTRY_COUNT_MASK \
978 (0xfUL << I40IW_CQPSQ_UPESD_ENTRY_COUNT_SHIFT)
980 #define I40IW_CQPSQ_UPESD_SKIP_ENTRY_SHIFT 7
981 #define I40IW_CQPSQ_UPESD_SKIP_ENTRY_MASK \
982 (0x1UL << I40IW_CQPSQ_UPESD_SKIP_ENTRY_SHIFT)
985 #define I40IW_CQPSQ_SUSPENDQP_QPID_SHIFT 0
986 #define I40IW_CQPSQ_SUSPENDQP_QPID_MASK (0x3FFFFUL)
987 /* I40IWCQ_QPID_MASK */
990 #define I40IW_CQPSQ_RESUMEQP_QSHANDLE_SHIFT 0
991 #define I40IW_CQPSQ_RESUMEQP_QSHANDLE_MASK \
992 (0xffffffffUL << I40IW_CQPSQ_RESUMEQP_QSHANDLE_SHIFT)
994 #define I40IW_CQPSQ_RESUMEQP_QPID_SHIFT 0
995 #define I40IW_CQPSQ_RESUMEQP_QPID_MASK (0x3FFFFUL)
996 /* I40IWCQ_QPID_MASK */
999 #define I40IWQPC_DDP_VER_SHIFT 0
1000 #define I40IWQPC_DDP_VER_MASK (3UL << I40IWQPC_DDP_VER_SHIFT)
1002 #define I40IWQPC_SNAP_SHIFT 2
1003 #define I40IWQPC_SNAP_MASK (1UL << I40IWQPC_SNAP_SHIFT)
1005 #define I40IWQPC_IPV4_SHIFT 3
1006 #define I40IWQPC_IPV4_MASK (1UL << I40IWQPC_IPV4_SHIFT)
1008 #define I40IWQPC_NONAGLE_SHIFT 4
1009 #define I40IWQPC_NONAGLE_MASK (1UL << I40IWQPC_NONAGLE_SHIFT)
1011 #define I40IWQPC_INSERTVLANTAG_SHIFT 5
1012 #define I40IWQPC_INSERTVLANTAG_MASK (1 << I40IWQPC_INSERTVLANTAG_SHIFT)
1014 #define I40IWQPC_USESRQ_SHIFT 6
1015 #define I40IWQPC_USESRQ_MASK (1UL << I40IWQPC_USESRQ_SHIFT)
1017 #define I40IWQPC_TIMESTAMP_SHIFT 7
1018 #define I40IWQPC_TIMESTAMP_MASK (1UL << I40IWQPC_TIMESTAMP_SHIFT)
1020 #define I40IWQPC_RQWQESIZE_SHIFT 8
1021 #define I40IWQPC_RQWQESIZE_MASK (3UL << I40IWQPC_RQWQESIZE_SHIFT)
1023 #define I40IWQPC_INSERTL2TAG2_SHIFT 11
1024 #define I40IWQPC_INSERTL2TAG2_MASK (1UL << I40IWQPC_INSERTL2TAG2_SHIFT)
1026 #define I40IWQPC_LIMIT_SHIFT 12
1027 #define I40IWQPC_LIMIT_MASK (3UL << I40IWQPC_LIMIT_SHIFT)
1029 #define I40IWQPC_DROPOOOSEG_SHIFT 15
1030 #define I40IWQPC_DROPOOOSEG_MASK (1UL << I40IWQPC_DROPOOOSEG_SHIFT)
1032 #define I40IWQPC_DUPACK_THRESH_SHIFT 16
1033 #define I40IWQPC_DUPACK_THRESH_MASK (7UL << I40IWQPC_DUPACK_THRESH_SHIFT)
1035 #define I40IWQPC_ERR_RQ_IDX_VALID_SHIFT 19
1036 #define I40IWQPC_ERR_RQ_IDX_VALID_MASK (1UL << I40IWQPC_ERR_RQ_IDX_VALID_SHIFT)
1038 #define I40IWQPC_DIS_VLAN_CHECKS_SHIFT 19
1039 #define I40IWQPC_DIS_VLAN_CHECKS_MASK (7UL << I40IWQPC_DIS_VLAN_CHECKS_SHIFT)
1041 #define I40IWQPC_RCVTPHEN_SHIFT 28
1042 #define I40IWQPC_RCVTPHEN_MASK (1UL << I40IWQPC_RCVTPHEN_SHIFT)
1044 #define I40IWQPC_XMITTPHEN_SHIFT 29
1045 #define I40IWQPC_XMITTPHEN_MASK (1ULL << I40IWQPC_XMITTPHEN_SHIFT)
1047 #define I40IWQPC_RQTPHEN_SHIFT 30
1048 #define I40IWQPC_RQTPHEN_MASK (1UL << I40IWQPC_RQTPHEN_SHIFT)
1050 #define I40IWQPC_SQTPHEN_SHIFT 31
1051 #define I40IWQPC_SQTPHEN_MASK (1ULL << I40IWQPC_SQTPHEN_SHIFT)
1053 #define I40IWQPC_PPIDX_SHIFT 32
1054 #define I40IWQPC_PPIDX_MASK (0x3ffULL << I40IWQPC_PPIDX_SHIFT)
1056 #define I40IWQPC_PMENA_SHIFT 47
1057 #define I40IWQPC_PMENA_MASK (1ULL << I40IWQPC_PMENA_SHIFT)
1059 #define I40IWQPC_RDMAP_VER_SHIFT 62
1060 #define I40IWQPC_RDMAP_VER_MASK (3ULL << I40IWQPC_RDMAP_VER_SHIFT)
1062 #define I40IWQPC_SQADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1063 #define I40IWQPC_SQADDR_MASK I40IW_CQPHC_QPCTX_MASK
1065 #define I40IWQPC_RQADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1066 #define I40IWQPC_RQADDR_MASK I40IW_CQPHC_QPCTX_MASK
1068 #define I40IWQPC_TTL_SHIFT 0
1069 #define I40IWQPC_TTL_MASK (0xffUL << I40IWQPC_TTL_SHIFT)
1071 #define I40IWQPC_RQSIZE_SHIFT 8
1072 #define I40IWQPC_RQSIZE_MASK (0xfUL << I40IWQPC_RQSIZE_SHIFT)
1074 #define I40IWQPC_SQSIZE_SHIFT 12
1075 #define I40IWQPC_SQSIZE_MASK (0xfUL << I40IWQPC_SQSIZE_SHIFT)
1077 #define I40IWQPC_SRCMACADDRIDX_SHIFT 16
1078 #define I40IWQPC_SRCMACADDRIDX_MASK (0x3fUL << I40IWQPC_SRCMACADDRIDX_SHIFT)
1080 #define I40IWQPC_AVOIDSTRETCHACK_SHIFT 23
1081 #define I40IWQPC_AVOIDSTRETCHACK_MASK (1UL << I40IWQPC_AVOIDSTRETCHACK_SHIFT)
1083 #define I40IWQPC_TOS_SHIFT 24
1084 #define I40IWQPC_TOS_MASK (0xffUL << I40IWQPC_TOS_SHIFT)
1086 #define I40IWQPC_SRCPORTNUM_SHIFT 32
1087 #define I40IWQPC_SRCPORTNUM_MASK (0xffffULL << I40IWQPC_SRCPORTNUM_SHIFT)
1089 #define I40IWQPC_DESTPORTNUM_SHIFT 48
1090 #define I40IWQPC_DESTPORTNUM_MASK (0xffffULL << I40IWQPC_DESTPORTNUM_SHIFT)
1092 #define I40IWQPC_DESTIPADDR0_SHIFT 32
1093 #define I40IWQPC_DESTIPADDR0_MASK \
1094 (0xffffffffULL << I40IWQPC_DESTIPADDR0_SHIFT)
1096 #define I40IWQPC_DESTIPADDR1_SHIFT 0
1097 #define I40IWQPC_DESTIPADDR1_MASK \
1098 (0xffffffffULL << I40IWQPC_DESTIPADDR1_SHIFT)
1100 #define I40IWQPC_DESTIPADDR2_SHIFT 32
1101 #define I40IWQPC_DESTIPADDR2_MASK \
1102 (0xffffffffULL << I40IWQPC_DESTIPADDR2_SHIFT)
1104 #define I40IWQPC_DESTIPADDR3_SHIFT 0
1105 #define I40IWQPC_DESTIPADDR3_MASK \
1106 (0xffffffffULL << I40IWQPC_DESTIPADDR3_SHIFT)
1108 #define I40IWQPC_SNDMSS_SHIFT 16
1109 #define I40IWQPC_SNDMSS_MASK (0x3fffUL << I40IWQPC_SNDMSS_SHIFT)
1111 #define I40IW_UDA_QPC_MAXFRAMESIZE_SHIFT 16
1112 #define I40IW_UDA_QPC_MAXFRAMESIZE_MASK (0x3fffUL << I40IW_UDA_QPC_MAXFRAMESIZE_SHIFT)
1114 #define I40IWQPC_VLANTAG_SHIFT 32
1115 #define I40IWQPC_VLANTAG_MASK (0xffffULL << I40IWQPC_VLANTAG_SHIFT)
1117 #define I40IWQPC_ARPIDX_SHIFT 48
1118 #define I40IWQPC_ARPIDX_MASK (0xffffULL << I40IWQPC_ARPIDX_SHIFT)
1120 #define I40IWQPC_FLOWLABEL_SHIFT 0
1121 #define I40IWQPC_FLOWLABEL_MASK (0xfffffUL << I40IWQPC_FLOWLABEL_SHIFT)
1123 #define I40IWQPC_WSCALE_SHIFT 20
1124 #define I40IWQPC_WSCALE_MASK (1UL << I40IWQPC_WSCALE_SHIFT)
1126 #define I40IWQPC_KEEPALIVE_SHIFT 21
1127 #define I40IWQPC_KEEPALIVE_MASK (1UL << I40IWQPC_KEEPALIVE_SHIFT)
1129 #define I40IWQPC_IGNORE_TCP_OPT_SHIFT 22
1130 #define I40IWQPC_IGNORE_TCP_OPT_MASK (1UL << I40IWQPC_IGNORE_TCP_OPT_SHIFT)
1132 #define I40IWQPC_IGNORE_TCP_UNS_OPT_SHIFT 23
1133 #define I40IWQPC_IGNORE_TCP_UNS_OPT_MASK \
1134 (1UL << I40IWQPC_IGNORE_TCP_UNS_OPT_SHIFT)
1136 #define I40IWQPC_TCPSTATE_SHIFT 28
1137 #define I40IWQPC_TCPSTATE_MASK (0xfUL << I40IWQPC_TCPSTATE_SHIFT)
1139 #define I40IWQPC_RCVSCALE_SHIFT 32
1140 #define I40IWQPC_RCVSCALE_MASK (0xfULL << I40IWQPC_RCVSCALE_SHIFT)
1142 #define I40IWQPC_SNDSCALE_SHIFT 40
1143 #define I40IWQPC_SNDSCALE_MASK (0xfULL << I40IWQPC_SNDSCALE_SHIFT)
1145 #define I40IWQPC_PDIDX_SHIFT 48
1146 #define I40IWQPC_PDIDX_MASK (0x7fffULL << I40IWQPC_PDIDX_SHIFT)
1148 #define I40IWQPC_KALIVE_TIMER_MAX_PROBES_SHIFT 16
1149 #define I40IWQPC_KALIVE_TIMER_MAX_PROBES_MASK \
1150 (0xffUL << I40IWQPC_KALIVE_TIMER_MAX_PROBES_SHIFT)
1152 #define I40IWQPC_KEEPALIVE_INTERVAL_SHIFT 24
1153 #define I40IWQPC_KEEPALIVE_INTERVAL_MASK \
1154 (0xffUL << I40IWQPC_KEEPALIVE_INTERVAL_SHIFT)
1156 #define I40IWQPC_TIMESTAMP_RECENT_SHIFT 0
1157 #define I40IWQPC_TIMESTAMP_RECENT_MASK \
1158 (0xffffffffUL << I40IWQPC_TIMESTAMP_RECENT_SHIFT)
1160 #define I40IWQPC_TIMESTAMP_AGE_SHIFT 32
1161 #define I40IWQPC_TIMESTAMP_AGE_MASK \
1162 (0xffffffffULL << I40IWQPC_TIMESTAMP_AGE_SHIFT)
1164 #define I40IWQPC_SNDNXT_SHIFT 0
1165 #define I40IWQPC_SNDNXT_MASK (0xffffffffUL << I40IWQPC_SNDNXT_SHIFT)
1167 #define I40IWQPC_SNDWND_SHIFT 32
1168 #define I40IWQPC_SNDWND_MASK (0xffffffffULL << I40IWQPC_SNDWND_SHIFT)
1170 #define I40IWQPC_RCVNXT_SHIFT 0
1171 #define I40IWQPC_RCVNXT_MASK (0xffffffffUL << I40IWQPC_RCVNXT_SHIFT)
1173 #define I40IWQPC_RCVWND_SHIFT 32
1174 #define I40IWQPC_RCVWND_MASK (0xffffffffULL << I40IWQPC_RCVWND_SHIFT)
1176 #define I40IWQPC_SNDMAX_SHIFT 0
1177 #define I40IWQPC_SNDMAX_MASK (0xffffffffUL << I40IWQPC_SNDMAX_SHIFT)
1179 #define I40IWQPC_SNDUNA_SHIFT 32
1180 #define I40IWQPC_SNDUNA_MASK (0xffffffffULL << I40IWQPC_SNDUNA_SHIFT)
1182 #define I40IWQPC_SRTT_SHIFT 0
1183 #define I40IWQPC_SRTT_MASK (0xffffffffUL << I40IWQPC_SRTT_SHIFT)
1185 #define I40IWQPC_RTTVAR_SHIFT 32
1186 #define I40IWQPC_RTTVAR_MASK (0xffffffffULL << I40IWQPC_RTTVAR_SHIFT)
1188 #define I40IWQPC_SSTHRESH_SHIFT 0
1189 #define I40IWQPC_SSTHRESH_MASK (0xffffffffUL << I40IWQPC_SSTHRESH_SHIFT)
1191 #define I40IWQPC_CWND_SHIFT 32
1192 #define I40IWQPC_CWND_MASK (0xffffffffULL << I40IWQPC_CWND_SHIFT)
1194 #define I40IWQPC_SNDWL1_SHIFT 0
1195 #define I40IWQPC_SNDWL1_MASK (0xffffffffUL << I40IWQPC_SNDWL1_SHIFT)
1197 #define I40IWQPC_SNDWL2_SHIFT 32
1198 #define I40IWQPC_SNDWL2_MASK (0xffffffffULL << I40IWQPC_SNDWL2_SHIFT)
1200 #define I40IWQPC_ERR_RQ_IDX_SHIFT 32
1201 #define I40IWQPC_ERR_RQ_IDX_MASK (0x3fffULL << I40IWQPC_ERR_RQ_IDX_SHIFT)
1203 #define I40IWQPC_MAXSNDWND_SHIFT 0
1204 #define I40IWQPC_MAXSNDWND_MASK (0xffffffffUL << I40IWQPC_MAXSNDWND_SHIFT)
1206 #define I40IWQPC_REXMIT_THRESH_SHIFT 48
1207 #define I40IWQPC_REXMIT_THRESH_MASK (0x3fULL << I40IWQPC_REXMIT_THRESH_SHIFT)
1209 #define I40IWQPC_TXCQNUM_SHIFT 0
1210 #define I40IWQPC_TXCQNUM_MASK (0x1ffffUL << I40IWQPC_TXCQNUM_SHIFT)
1212 #define I40IWQPC_RXCQNUM_SHIFT 32
1213 #define I40IWQPC_RXCQNUM_MASK (0x1ffffULL << I40IWQPC_RXCQNUM_SHIFT)
1215 #define I40IWQPC_STAT_INDEX_SHIFT 0
1216 #define I40IWQPC_STAT_INDEX_MASK (0x1fULL << I40IWQPC_STAT_INDEX_SHIFT)
1218 #define I40IWQPC_Q2ADDR_SHIFT 0
1219 #define I40IWQPC_Q2ADDR_MASK (0xffffffffffffff00ULL << I40IWQPC_Q2ADDR_SHIFT)
1221 #define I40IWQPC_LASTBYTESENT_SHIFT 0
1222 #define I40IWQPC_LASTBYTESENT_MASK (0xffUL << I40IWQPC_LASTBYTESENT_SHIFT)
1224 #define I40IWQPC_SRQID_SHIFT 32
1225 #define I40IWQPC_SRQID_MASK (0xffULL << I40IWQPC_SRQID_SHIFT)
1227 #define I40IWQPC_ORDSIZE_SHIFT 0
1228 #define I40IWQPC_ORDSIZE_MASK (0x7fUL << I40IWQPC_ORDSIZE_SHIFT)
1230 #define I40IWQPC_IRDSIZE_SHIFT 16
1231 #define I40IWQPC_IRDSIZE_MASK (0x3UL << I40IWQPC_IRDSIZE_SHIFT)
1233 #define I40IWQPC_WRRDRSPOK_SHIFT 20
1234 #define I40IWQPC_WRRDRSPOK_MASK (1UL << I40IWQPC_WRRDRSPOK_SHIFT)
1236 #define I40IWQPC_RDOK_SHIFT 21
1237 #define I40IWQPC_RDOK_MASK (1UL << I40IWQPC_RDOK_SHIFT)
1239 #define I40IWQPC_SNDMARKERS_SHIFT 22
1240 #define I40IWQPC_SNDMARKERS_MASK (1UL << I40IWQPC_SNDMARKERS_SHIFT)
1242 #define I40IWQPC_BINDEN_SHIFT 23
1243 #define I40IWQPC_BINDEN_MASK (1UL << I40IWQPC_BINDEN_SHIFT)
1245 #define I40IWQPC_FASTREGEN_SHIFT 24
1246 #define I40IWQPC_FASTREGEN_MASK (1UL << I40IWQPC_FASTREGEN_SHIFT)
1248 #define I40IWQPC_PRIVEN_SHIFT 25
1249 #define I40IWQPC_PRIVEN_MASK (1UL << I40IWQPC_PRIVEN_SHIFT)
1251 #define I40IWQPC_USESTATSINSTANCE_SHIFT 26
1252 #define I40IWQPC_USESTATSINSTANCE_MASK (1UL << I40IWQPC_USESTATSINSTANCE_SHIFT)
1254 #define I40IWQPC_IWARPMODE_SHIFT 28
1255 #define I40IWQPC_IWARPMODE_MASK (1UL << I40IWQPC_IWARPMODE_SHIFT)
1257 #define I40IWQPC_RCVMARKERS_SHIFT 29
1258 #define I40IWQPC_RCVMARKERS_MASK (1UL << I40IWQPC_RCVMARKERS_SHIFT)
1260 #define I40IWQPC_ALIGNHDRS_SHIFT 30
1261 #define I40IWQPC_ALIGNHDRS_MASK (1UL << I40IWQPC_ALIGNHDRS_SHIFT)
1263 #define I40IWQPC_RCVNOMPACRC_SHIFT 31
1264 #define I40IWQPC_RCVNOMPACRC_MASK (1UL << I40IWQPC_RCVNOMPACRC_SHIFT)
1266 #define I40IWQPC_RCVMARKOFFSET_SHIFT 33
1267 #define I40IWQPC_RCVMARKOFFSET_MASK (0x1ffULL << I40IWQPC_RCVMARKOFFSET_SHIFT)
1269 #define I40IWQPC_SNDMARKOFFSET_SHIFT 48
1270 #define I40IWQPC_SNDMARKOFFSET_MASK (0x1ffULL << I40IWQPC_SNDMARKOFFSET_SHIFT)
1272 #define I40IWQPC_QPCOMPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1273 #define I40IWQPC_QPCOMPCTX_MASK I40IW_CQPHC_QPCTX_MASK
1275 #define I40IWQPC_SQTPHVAL_SHIFT 0
1276 #define I40IWQPC_SQTPHVAL_MASK (0xffUL << I40IWQPC_SQTPHVAL_SHIFT)
1278 #define I40IWQPC_RQTPHVAL_SHIFT 8
1279 #define I40IWQPC_RQTPHVAL_MASK (0xffUL << I40IWQPC_RQTPHVAL_SHIFT)
1281 #define I40IWQPC_QSHANDLE_SHIFT 16
1282 #define I40IWQPC_QSHANDLE_MASK (0x3ffUL << I40IWQPC_QSHANDLE_SHIFT)
1284 #define I40IWQPC_EXCEPTION_LAN_QUEUE_SHIFT 32
1285 #define I40IWQPC_EXCEPTION_LAN_QUEUE_MASK (0xfffULL << \
1286 I40IWQPC_EXCEPTION_LAN_QUEUE_SHIFT)
1288 #define I40IWQPC_LOCAL_IPADDR3_SHIFT 0
1289 #define I40IWQPC_LOCAL_IPADDR3_MASK \
1290 (0xffffffffUL << I40IWQPC_LOCAL_IPADDR3_SHIFT)
1292 #define I40IWQPC_LOCAL_IPADDR2_SHIFT 32
1293 #define I40IWQPC_LOCAL_IPADDR2_MASK \
1294 (0xffffffffULL << I40IWQPC_LOCAL_IPADDR2_SHIFT)
1296 #define I40IWQPC_LOCAL_IPADDR1_SHIFT 0
1297 #define I40IWQPC_LOCAL_IPADDR1_MASK \
1298 (0xffffffffUL << I40IWQPC_LOCAL_IPADDR1_SHIFT)
1300 #define I40IWQPC_LOCAL_IPADDR0_SHIFT 32
1301 #define I40IWQPC_LOCAL_IPADDR0_MASK \
1302 (0xffffffffULL << I40IWQPC_LOCAL_IPADDR0_SHIFT)
1304 /* wqe size considering 32 bytes per wqe*/
1305 #define I40IW_QP_SW_MIN_WQSIZE 4 /*in WRs*/
1306 #define I40IW_SQ_RSVD 2
1307 #define I40IW_RQ_RSVD 1
1308 #define I40IW_MAX_QUANTAS_PER_WR 2
1309 #define I40IW_QP_SW_MAX_SQ_QUANTAS 2048
1310 #define I40IW_QP_SW_MAX_RQ_QUANTAS 16384
1311 #define I40IW_MAX_QP_WRS ((I40IW_QP_SW_MAX_SQ_QUANTAS / I40IW_MAX_QUANTAS_PER_WR) - 1)
1313 #define I40IWQP_OP_RDMA_WRITE 0
1314 #define I40IWQP_OP_RDMA_READ 1
1315 #define I40IWQP_OP_RDMA_SEND 3
1316 #define I40IWQP_OP_RDMA_SEND_INV 4
1317 #define I40IWQP_OP_RDMA_SEND_SOL_EVENT 5
1318 #define I40IWQP_OP_RDMA_SEND_SOL_EVENT_INV 6
1319 #define I40IWQP_OP_BIND_MW 8
1320 #define I40IWQP_OP_FAST_REGISTER 9
1321 #define I40IWQP_OP_LOCAL_INVALIDATE 10
1322 #define I40IWQP_OP_RDMA_READ_LOC_INV 11
1323 #define I40IWQP_OP_NOP 12
1325 #define I40IW_RSVD_SHIFT 41
1326 #define I40IW_RSVD_MASK (0x7fffULL << I40IW_RSVD_SHIFT)
1328 /* iwarp QP SQ WQE common fields */
1329 #define I40IWQPSQ_OPCODE_SHIFT 32
1330 #define I40IWQPSQ_OPCODE_MASK (0x3fULL << I40IWQPSQ_OPCODE_SHIFT)
1332 #define I40IWQPSQ_ADDFRAGCNT_SHIFT 38
1333 #define I40IWQPSQ_ADDFRAGCNT_MASK (0x7ULL << I40IWQPSQ_ADDFRAGCNT_SHIFT)
1335 #define I40IWQPSQ_PUSHWQE_SHIFT 56
1336 #define I40IWQPSQ_PUSHWQE_MASK (1ULL << I40IWQPSQ_PUSHWQE_SHIFT)
1338 #define I40IWQPSQ_STREAMMODE_SHIFT 58
1339 #define I40IWQPSQ_STREAMMODE_MASK (1ULL << I40IWQPSQ_STREAMMODE_SHIFT)
1341 #define I40IWQPSQ_WAITFORRCVPDU_SHIFT 59
1342 #define I40IWQPSQ_WAITFORRCVPDU_MASK (1ULL << I40IWQPSQ_WAITFORRCVPDU_SHIFT)
1344 #define I40IWQPSQ_READFENCE_SHIFT 60
1345 #define I40IWQPSQ_READFENCE_MASK (1ULL << I40IWQPSQ_READFENCE_SHIFT)
1347 #define I40IWQPSQ_LOCALFENCE_SHIFT 61
1348 #define I40IWQPSQ_LOCALFENCE_MASK (1ULL << I40IWQPSQ_LOCALFENCE_SHIFT)
1350 #define I40IWQPSQ_SIGCOMPL_SHIFT 62
1351 #define I40IWQPSQ_SIGCOMPL_MASK (1ULL << I40IWQPSQ_SIGCOMPL_SHIFT)
1353 #define I40IWQPSQ_VALID_SHIFT 63
1354 #define I40IWQPSQ_VALID_MASK (1ULL << I40IWQPSQ_VALID_SHIFT)
1356 #define I40IWQPSQ_FRAG_TO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1357 #define I40IWQPSQ_FRAG_TO_MASK I40IW_CQPHC_QPCTX_MASK
1359 #define I40IWQPSQ_FRAG_LEN_SHIFT 0
1360 #define I40IWQPSQ_FRAG_LEN_MASK (0xffffffffUL << I40IWQPSQ_FRAG_LEN_SHIFT)
1362 #define I40IWQPSQ_FRAG_STAG_SHIFT 32
1363 #define I40IWQPSQ_FRAG_STAG_MASK (0xffffffffULL << I40IWQPSQ_FRAG_STAG_SHIFT)
1365 #define I40IWQPSQ_REMSTAGINV_SHIFT 0
1366 #define I40IWQPSQ_REMSTAGINV_MASK (0xffffffffUL << I40IWQPSQ_REMSTAGINV_SHIFT)
1368 #define I40IWQPSQ_INLINEDATAFLAG_SHIFT 57
1369 #define I40IWQPSQ_INLINEDATAFLAG_MASK (1ULL << I40IWQPSQ_INLINEDATAFLAG_SHIFT)
1371 #define I40IWQPSQ_INLINEDATALEN_SHIFT 48
1372 #define I40IWQPSQ_INLINEDATALEN_MASK \
1373 (0x7fULL << I40IWQPSQ_INLINEDATALEN_SHIFT)
1375 /* iwarp send with push mode */
1376 #define I40IWQPSQ_WQDESCIDX_SHIFT 0
1377 #define I40IWQPSQ_WQDESCIDX_MASK (0x3fffUL << I40IWQPSQ_WQDESCIDX_SHIFT)
1380 #define I40IWQPSQ_REMSTAG_SHIFT 0
1381 #define I40IWQPSQ_REMSTAG_MASK (0xffffffffUL << I40IWQPSQ_REMSTAG_SHIFT)
1383 #define I40IWQPSQ_REMTO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1384 #define I40IWQPSQ_REMTO_MASK I40IW_CQPHC_QPCTX_MASK
1387 #define I40IWQPSQ_STAGRIGHTS_SHIFT 48
1388 #define I40IWQPSQ_STAGRIGHTS_MASK (0x1fULL << I40IWQPSQ_STAGRIGHTS_SHIFT)
1390 #define I40IWQPSQ_VABASEDTO_SHIFT 53
1391 #define I40IWQPSQ_VABASEDTO_MASK (1ULL << I40IWQPSQ_VABASEDTO_SHIFT)
1393 #define I40IWQPSQ_MWLEN_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1394 #define I40IWQPSQ_MWLEN_MASK I40IW_CQPHC_QPCTX_MASK
1396 #define I40IWQPSQ_PARENTMRSTAG_SHIFT 0
1397 #define I40IWQPSQ_PARENTMRSTAG_MASK \
1398 (0xffffffffUL << I40IWQPSQ_PARENTMRSTAG_SHIFT)
1400 #define I40IWQPSQ_MWSTAG_SHIFT 32
1401 #define I40IWQPSQ_MWSTAG_MASK (0xffffffffULL << I40IWQPSQ_MWSTAG_SHIFT)
1403 #define I40IWQPSQ_BASEVA_TO_FBO_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1404 #define I40IWQPSQ_BASEVA_TO_FBO_MASK I40IW_CQPHC_QPCTX_MASK
1406 /* Local Invalidate */
1407 #define I40IWQPSQ_LOCSTAG_SHIFT 32
1408 #define I40IWQPSQ_LOCSTAG_MASK (0xffffffffULL << I40IWQPSQ_LOCSTAG_SHIFT)
1411 #define I40IWQPSQ_STAGKEY_SHIFT 0
1412 #define I40IWQPSQ_STAGKEY_MASK (0xffUL << I40IWQPSQ_STAGKEY_SHIFT)
1414 #define I40IWQPSQ_STAGINDEX_SHIFT 8
1415 #define I40IWQPSQ_STAGINDEX_MASK (0xffffffUL << I40IWQPSQ_STAGINDEX_SHIFT)
1417 #define I40IWQPSQ_COPYHOSTPBLS_SHIFT 43
1418 #define I40IWQPSQ_COPYHOSTPBLS_MASK (1ULL << I40IWQPSQ_COPYHOSTPBLS_SHIFT)
1420 #define I40IWQPSQ_LPBLSIZE_SHIFT 44
1421 #define I40IWQPSQ_LPBLSIZE_MASK (3ULL << I40IWQPSQ_LPBLSIZE_SHIFT)
1423 #define I40IWQPSQ_HPAGESIZE_SHIFT 46
1424 #define I40IWQPSQ_HPAGESIZE_MASK (3ULL << I40IWQPSQ_HPAGESIZE_SHIFT)
1426 #define I40IWQPSQ_STAGLEN_SHIFT 0
1427 #define I40IWQPSQ_STAGLEN_MASK (0x1ffffffffffULL << I40IWQPSQ_STAGLEN_SHIFT)
1429 #define I40IWQPSQ_FIRSTPMPBLIDXLO_SHIFT 48
1430 #define I40IWQPSQ_FIRSTPMPBLIDXLO_MASK \
1431 (0xffffULL << I40IWQPSQ_FIRSTPMPBLIDXLO_SHIFT)
1433 #define I40IWQPSQ_FIRSTPMPBLIDXHI_SHIFT 0
1434 #define I40IWQPSQ_FIRSTPMPBLIDXHI_MASK \
1435 (0xfffUL << I40IWQPSQ_FIRSTPMPBLIDXHI_SHIFT)
1437 #define I40IWQPSQ_PBLADDR_SHIFT 12
1438 #define I40IWQPSQ_PBLADDR_MASK (0xfffffffffffffULL << I40IWQPSQ_PBLADDR_SHIFT)
1440 /* iwarp QP RQ WQE common fields */
1441 #define I40IWQPRQ_ADDFRAGCNT_SHIFT I40IWQPSQ_ADDFRAGCNT_SHIFT
1442 #define I40IWQPRQ_ADDFRAGCNT_MASK I40IWQPSQ_ADDFRAGCNT_MASK
1444 #define I40IWQPRQ_VALID_SHIFT I40IWQPSQ_VALID_SHIFT
1445 #define I40IWQPRQ_VALID_MASK I40IWQPSQ_VALID_MASK
1447 #define I40IWQPRQ_COMPLCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT
1448 #define I40IWQPRQ_COMPLCTX_MASK I40IW_CQPHC_QPCTX_MASK
1450 #define I40IWQPRQ_FRAG_LEN_SHIFT I40IWQPSQ_FRAG_LEN_SHIFT
1451 #define I40IWQPRQ_FRAG_LEN_MASK I40IWQPSQ_FRAG_LEN_MASK
1453 #define I40IWQPRQ_STAG_SHIFT I40IWQPSQ_FRAG_STAG_SHIFT
1454 #define I40IWQPRQ_STAG_MASK I40IWQPSQ_FRAG_STAG_MASK
1456 #define I40IWQPRQ_TO_SHIFT I40IWQPSQ_FRAG_TO_SHIFT
1457 #define I40IWQPRQ_TO_MASK I40IWQPSQ_FRAG_TO_MASK
1459 /* Query FPM CQP buf */
1460 #define I40IW_QUERY_FPM_MAX_QPS_SHIFT 0
1461 #define I40IW_QUERY_FPM_MAX_QPS_MASK \
1462 (0x7ffffUL << I40IW_QUERY_FPM_MAX_QPS_SHIFT)
1464 #define I40IW_QUERY_FPM_MAX_CQS_SHIFT 0
1465 #define I40IW_QUERY_FPM_MAX_CQS_MASK \
1466 (0x3ffffUL << I40IW_QUERY_FPM_MAX_CQS_SHIFT)
1468 #define I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_SHIFT 0
1469 #define I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_MASK \
1470 (0x3fffUL << I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_SHIFT)
1472 #define I40IW_QUERY_FPM_MAX_PE_SDS_SHIFT 32
1473 #define I40IW_QUERY_FPM_MAX_PE_SDS_MASK \
1474 (0x3fffULL << I40IW_QUERY_FPM_MAX_PE_SDS_SHIFT)
1476 #define I40IW_QUERY_FPM_MAX_QPS_SHIFT 0
1477 #define I40IW_QUERY_FPM_MAX_QPS_MASK \
1478 (0x7ffffUL << I40IW_QUERY_FPM_MAX_QPS_SHIFT)
1480 #define I40IW_QUERY_FPM_MAX_CQS_SHIFT 0
1481 #define I40IW_QUERY_FPM_MAX_CQS_MASK \
1482 (0x3ffffUL << I40IW_QUERY_FPM_MAX_CQS_SHIFT)
1484 #define I40IW_QUERY_FPM_MAX_CEQS_SHIFT 0
1485 #define I40IW_QUERY_FPM_MAX_CEQS_MASK \
1486 (0xffUL << I40IW_QUERY_FPM_MAX_CEQS_SHIFT)
1488 #define I40IW_QUERY_FPM_XFBLOCKSIZE_SHIFT 32
1489 #define I40IW_QUERY_FPM_XFBLOCKSIZE_MASK \
1490 (0xffffffffULL << I40IW_QUERY_FPM_XFBLOCKSIZE_SHIFT)
1492 #define I40IW_QUERY_FPM_Q1BLOCKSIZE_SHIFT 32
1493 #define I40IW_QUERY_FPM_Q1BLOCKSIZE_MASK \
1494 (0xffffffffULL << I40IW_QUERY_FPM_Q1BLOCKSIZE_SHIFT)
1496 #define I40IW_QUERY_FPM_HTMULTIPLIER_SHIFT 16
1497 #define I40IW_QUERY_FPM_HTMULTIPLIER_MASK \
1498 (0xfUL << I40IW_QUERY_FPM_HTMULTIPLIER_SHIFT)
1500 #define I40IW_QUERY_FPM_TIMERBUCKET_SHIFT 32
1501 #define I40IW_QUERY_FPM_TIMERBUCKET_MASK \
1502 (0xffFFULL << I40IW_QUERY_FPM_TIMERBUCKET_SHIFT)
1504 /* Static HMC pages allocated buf */
1505 #define I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_SHIFT 0
1506 #define I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_MASK \
1507 (0x3fUL << I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_SHIFT)
1509 #define I40IW_HW_PAGE_SIZE 4096
1510 #define I40IW_DONE_COUNT 1000
1511 #define I40IW_SLEEP_COUNT 10
1514 I40IW_QUEUES_ALIGNMENT_MASK
= (128 - 1),
1515 I40IW_AEQ_ALIGNMENT_MASK
= (256 - 1),
1516 I40IW_Q2_ALIGNMENT_MASK
= (256 - 1),
1517 I40IW_CEQ_ALIGNMENT_MASK
= (256 - 1),
1518 I40IW_CQ0_ALIGNMENT_MASK
= (256 - 1),
1519 I40IW_HOST_CTX_ALIGNMENT_MASK
= (4 - 1),
1520 I40IW_SHADOWAREA_MASK
= (128 - 1),
1521 I40IW_FPM_QUERY_BUF_ALIGNMENT_MASK
= (4 - 1),
1522 I40IW_FPM_COMMIT_BUF_ALIGNMENT_MASK
= (4 - 1)
1525 enum i40iw_alignment
{
1526 I40IW_CQP_ALIGNMENT
= 0x200,
1527 I40IW_AEQ_ALIGNMENT
= 0x100,
1528 I40IW_CEQ_ALIGNMENT
= 0x100,
1529 I40IW_CQ0_ALIGNMENT
= 0x100,
1530 I40IW_SD_BUF_ALIGNMENT
= 0x80
1533 #define I40IW_WQE_SIZE_64 64
1535 #define I40IW_QP_WQE_MIN_SIZE 32
1536 #define I40IW_QP_WQE_MAX_SIZE 128
1538 #define I40IW_UPDATE_SD_BUF_SIZE 128
1540 #define I40IW_CQE_QTYPE_RQ 0
1541 #define I40IW_CQE_QTYPE_SQ 1
1543 #define I40IW_RING_INIT(_ring, _size) \
1547 (_ring).size = (_size); \
1549 #define I40IW_RING_GETSIZE(_ring) ((_ring).size)
1550 #define I40IW_RING_GETCURRENT_HEAD(_ring) ((_ring).head)
1551 #define I40IW_RING_GETCURRENT_TAIL(_ring) ((_ring).tail)
1553 #define I40IW_RING_MOVE_HEAD(_ring, _retcode) \
1555 register u32 size; \
1556 size = (_ring).size; \
1557 if (!I40IW_RING_FULL_ERR(_ring)) { \
1558 (_ring).head = ((_ring).head + 1) % size; \
1561 (_retcode) = I40IW_ERR_RING_FULL; \
1565 #define I40IW_RING_MOVE_HEAD_BY_COUNT(_ring, _count, _retcode) \
1567 register u32 size; \
1568 size = (_ring).size; \
1569 if ((I40IW_RING_WORK_AVAILABLE(_ring) + (_count)) < size) { \
1570 (_ring).head = ((_ring).head + (_count)) % size; \
1573 (_retcode) = I40IW_ERR_RING_FULL; \
1577 #define I40IW_RING_MOVE_TAIL(_ring) \
1578 (_ring).tail = ((_ring).tail + 1) % (_ring).size
1580 #define I40IW_RING_MOVE_HEAD_NOCHECK(_ring) \
1581 (_ring).head = ((_ring).head + 1) % (_ring).size
1583 #define I40IW_RING_MOVE_TAIL_BY_COUNT(_ring, _count) \
1584 (_ring).tail = ((_ring).tail + (_count)) % (_ring).size
1586 #define I40IW_RING_SET_TAIL(_ring, _pos) \
1587 (_ring).tail = (_pos) % (_ring).size
1589 #define I40IW_RING_FULL_ERR(_ring) \
1591 (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 1)) \
1594 #define I40IW_ERR_RING_FULL2(_ring) \
1596 (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 2)) \
1599 #define I40IW_ERR_RING_FULL3(_ring) \
1601 (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 3)) \
1604 #define I40IW_RING_MORE_WORK(_ring) \
1606 (I40IW_RING_WORK_AVAILABLE(_ring) != 0) \
1609 #define I40IW_RING_WORK_AVAILABLE(_ring) \
1611 (((_ring).head + (_ring).size - (_ring).tail) % (_ring).size) \
1614 #define I40IW_RING_GET_WQES_AVAILABLE(_ring) \
1616 ((_ring).size - I40IW_RING_WORK_AVAILABLE(_ring) - 1) \
1619 #define I40IW_ATOMIC_RING_MOVE_HEAD(_ring, index, _retcode) \
1621 index = I40IW_RING_GETCURRENT_HEAD(_ring); \
1622 I40IW_RING_MOVE_HEAD(_ring, _retcode); \
1625 /* Async Events codes */
1626 #define I40IW_AE_AMP_UNALLOCATED_STAG 0x0102
1627 #define I40IW_AE_AMP_INVALID_STAG 0x0103
1628 #define I40IW_AE_AMP_BAD_QP 0x0104
1629 #define I40IW_AE_AMP_BAD_PD 0x0105
1630 #define I40IW_AE_AMP_BAD_STAG_KEY 0x0106
1631 #define I40IW_AE_AMP_BAD_STAG_INDEX 0x0107
1632 #define I40IW_AE_AMP_BOUNDS_VIOLATION 0x0108
1633 #define I40IW_AE_AMP_RIGHTS_VIOLATION 0x0109
1634 #define I40IW_AE_AMP_TO_WRAP 0x010a
1635 #define I40IW_AE_AMP_FASTREG_SHARED 0x010b
1636 #define I40IW_AE_AMP_FASTREG_VALID_STAG 0x010c
1637 #define I40IW_AE_AMP_FASTREG_MW_STAG 0x010d
1638 #define I40IW_AE_AMP_FASTREG_INVALID_RIGHTS 0x010e
1639 #define I40IW_AE_AMP_FASTREG_PBL_TABLE_OVERFLOW 0x010f
1640 #define I40IW_AE_AMP_FASTREG_INVALID_LENGTH 0x0110
1641 #define I40IW_AE_AMP_INVALIDATE_SHARED 0x0111
1642 #define I40IW_AE_AMP_INVALIDATE_NO_REMOTE_ACCESS_RIGHTS 0x0112
1643 #define I40IW_AE_AMP_INVALIDATE_MR_WITH_BOUND_WINDOWS 0x0113
1644 #define I40IW_AE_AMP_MWBIND_VALID_STAG 0x0114
1645 #define I40IW_AE_AMP_MWBIND_OF_MR_STAG 0x0115
1646 #define I40IW_AE_AMP_MWBIND_TO_ZERO_BASED_STAG 0x0116
1647 #define I40IW_AE_AMP_MWBIND_TO_MW_STAG 0x0117
1648 #define I40IW_AE_AMP_MWBIND_INVALID_RIGHTS 0x0118
1649 #define I40IW_AE_AMP_MWBIND_INVALID_BOUNDS 0x0119
1650 #define I40IW_AE_AMP_MWBIND_TO_INVALID_PARENT 0x011a
1651 #define I40IW_AE_AMP_MWBIND_BIND_DISABLED 0x011b
1652 #define I40IW_AE_UDA_XMIT_DGRAM_TOO_LONG 0x0132
1653 #define I40IW_AE_UDA_XMIT_DGRAM_TOO_SHORT 0x0134
1654 #define I40IW_AE_BAD_CLOSE 0x0201
1655 #define I40IW_AE_RDMAP_ROE_BAD_LLP_CLOSE 0x0202
1656 #define I40IW_AE_CQ_OPERATION_ERROR 0x0203
1657 #define I40IW_AE_PRIV_OPERATION_DENIED 0x011c
1658 #define I40IW_AE_RDMA_READ_WHILE_ORD_ZERO 0x0205
1659 #define I40IW_AE_STAG_ZERO_INVALID 0x0206
1660 #define I40IW_AE_IB_RREQ_AND_Q1_FULL 0x0207
1661 #define I40IW_AE_WQE_UNEXPECTED_OPCODE 0x020a
1662 #define I40IW_AE_WQE_INVALID_PARAMETER 0x020b
1663 #define I40IW_AE_WQE_LSMM_TOO_LONG 0x0220
1664 #define I40IW_AE_DDP_INVALID_MSN_GAP_IN_MSN 0x0301
1665 #define I40IW_AE_DDP_UBE_DDP_MESSAGE_TOO_LONG_FOR_AVAILABLE_BUFFER 0x0303
1666 #define I40IW_AE_DDP_UBE_INVALID_DDP_VERSION 0x0304
1667 #define I40IW_AE_DDP_UBE_INVALID_MO 0x0305
1668 #define I40IW_AE_DDP_UBE_INVALID_MSN_NO_BUFFER_AVAILABLE 0x0306
1669 #define I40IW_AE_DDP_UBE_INVALID_QN 0x0307
1670 #define I40IW_AE_DDP_NO_L_BIT 0x0308
1671 #define I40IW_AE_RDMAP_ROE_INVALID_RDMAP_VERSION 0x0311
1672 #define I40IW_AE_RDMAP_ROE_UNEXPECTED_OPCODE 0x0312
1673 #define I40IW_AE_ROE_INVALID_RDMA_READ_REQUEST 0x0313
1674 #define I40IW_AE_ROE_INVALID_RDMA_WRITE_OR_READ_RESP 0x0314
1675 #define I40IW_AE_INVALID_ARP_ENTRY 0x0401
1676 #define I40IW_AE_INVALID_TCP_OPTION_RCVD 0x0402
1677 #define I40IW_AE_STALE_ARP_ENTRY 0x0403
1678 #define I40IW_AE_INVALID_MAC_ENTRY 0x0405
1679 #define I40IW_AE_LLP_CLOSE_COMPLETE 0x0501
1680 #define I40IW_AE_LLP_CONNECTION_RESET 0x0502
1681 #define I40IW_AE_LLP_FIN_RECEIVED 0x0503
1682 #define I40IW_AE_LLP_RECEIVED_MPA_CRC_ERROR 0x0505
1683 #define I40IW_AE_LLP_SEGMENT_TOO_LARGE 0x0506
1684 #define I40IW_AE_LLP_SEGMENT_TOO_SMALL 0x0507
1685 #define I40IW_AE_LLP_SYN_RECEIVED 0x0508
1686 #define I40IW_AE_LLP_TERMINATE_RECEIVED 0x0509
1687 #define I40IW_AE_LLP_TOO_MANY_RETRIES 0x050a
1688 #define I40IW_AE_LLP_TOO_MANY_KEEPALIVE_RETRIES 0x050b
1689 #define I40IW_AE_LLP_DOUBT_REACHABILITY 0x050c
1690 #define I40IW_AE_LLP_RX_VLAN_MISMATCH 0x050d
1691 #define I40IW_AE_RESOURCE_EXHAUSTION 0x0520
1692 #define I40IW_AE_RESET_SENT 0x0601
1693 #define I40IW_AE_TERMINATE_SENT 0x0602
1694 #define I40IW_AE_RESET_NOT_SENT 0x0603
1695 #define I40IW_AE_LCE_QP_CATASTROPHIC 0x0700
1696 #define I40IW_AE_LCE_FUNCTION_CATASTROPHIC 0x0701
1697 #define I40IW_AE_LCE_CQ_CATASTROPHIC 0x0702
1698 #define I40IW_AE_QP_SUSPEND_COMPLETE 0x0900
1700 #define OP_DELETE_LOCAL_MAC_IPADDR_ENTRY 1
1701 #define OP_CEQ_DESTROY 2
1702 #define OP_AEQ_DESTROY 3
1703 #define OP_DELETE_ARP_CACHE_ENTRY 4
1704 #define OP_MANAGE_APBVT_ENTRY 5
1705 #define OP_CEQ_CREATE 6
1706 #define OP_AEQ_CREATE 7
1707 #define OP_ALLOC_LOCAL_MAC_IPADDR_ENTRY 8
1708 #define OP_ADD_LOCAL_MAC_IPADDR_ENTRY 9
1709 #define OP_MANAGE_QHASH_TABLE_ENTRY 10
1710 #define OP_QP_MODIFY 11
1711 #define OP_QP_UPLOAD_CONTEXT 12
1712 #define OP_CQ_CREATE 13
1713 #define OP_CQ_DESTROY 14
1714 #define OP_QP_CREATE 15
1715 #define OP_QP_DESTROY 16
1716 #define OP_ALLOC_STAG 17
1717 #define OP_MR_REG_NON_SHARED 18
1718 #define OP_DEALLOC_STAG 19
1719 #define OP_MW_ALLOC 20
1720 #define OP_QP_FLUSH_WQES 21
1721 #define OP_ADD_ARP_CACHE_ENTRY 22
1722 #define OP_MANAGE_PUSH_PAGE 23
1723 #define OP_UPDATE_PE_SDS 24
1724 #define OP_MANAGE_HMC_PM_FUNC_TABLE 25
1725 #define OP_SUSPEND 26
1726 #define OP_RESUME 27
1727 #define OP_MANAGE_VF_PBLE_BP 28
1728 #define OP_QUERY_FPM_VALUES 29
1729 #define OP_COMMIT_FPM_VALUES 30
1730 #define OP_REQUESTED_COMMANDS 31
1731 #define OP_COMPLETED_COMMANDS 32
1732 #define OP_SIZE_CQP_STAT_ARRAY 33