1 // SPDX-License-Identifier: GPL-2.0-or-later
4 * Copyright (c) 2004 MIPS Inc
5 * Author: chris@mips.com
7 * Copyright (C) 2004, 06 Ralf Baechle <ralf@linux-mips.org>
9 #include <linux/interrupt.h>
10 #include <linux/kernel.h>
11 #include <linux/sched.h>
12 #include <linux/kernel_stat.h>
15 #include <asm/msc01_ic.h>
16 #include <asm/traps.h>
18 static unsigned long _icctrl_msc
;
19 #define MSC01_IC_REG_BASE _icctrl_msc
21 #define MSCIC_WRITE(reg, data) do { *(volatile u32 *)(reg) = data; } while (0)
22 #define MSCIC_READ(reg, data) do { data = *(volatile u32 *)(reg); } while (0)
24 static unsigned int irq_base
;
26 /* mask off an interrupt */
27 static inline void mask_msc_irq(struct irq_data
*d
)
29 unsigned int irq
= d
->irq
;
31 if (irq
< (irq_base
+ 32))
32 MSCIC_WRITE(MSC01_IC_DISL
, 1<<(irq
- irq_base
));
34 MSCIC_WRITE(MSC01_IC_DISH
, 1<<(irq
- irq_base
- 32));
37 /* unmask an interrupt */
38 static inline void unmask_msc_irq(struct irq_data
*d
)
40 unsigned int irq
= d
->irq
;
42 if (irq
< (irq_base
+ 32))
43 MSCIC_WRITE(MSC01_IC_ENAL
, 1<<(irq
- irq_base
));
45 MSCIC_WRITE(MSC01_IC_ENAH
, 1<<(irq
- irq_base
- 32));
49 * Masks and ACKs an IRQ
51 static void level_mask_and_ack_msc_irq(struct irq_data
*d
)
55 MSCIC_WRITE(MSC01_IC_EOI
, 0);
59 * Masks and ACKs an IRQ
61 static void edge_mask_and_ack_msc_irq(struct irq_data
*d
)
63 unsigned int irq
= d
->irq
;
67 MSCIC_WRITE(MSC01_IC_EOI
, 0);
70 MSCIC_READ(MSC01_IC_SUP
+irq
*8, r
);
71 MSCIC_WRITE(MSC01_IC_SUP
+irq
*8, r
| ~MSC01_IC_SUP_EDGE_BIT
);
72 MSCIC_WRITE(MSC01_IC_SUP
+irq
*8, r
);
77 * Interrupt handler for interrupts coming from SOC-it.
83 /* read the interrupt vector register */
84 MSCIC_READ(MSC01_IC_VEC
, irq
);
86 do_IRQ(irq
+ irq_base
);
88 /* Ignore spurious interrupt */
92 static void msc_bind_eic_interrupt(int irq
, int set
)
94 MSCIC_WRITE(MSC01_IC_RAMW
,
95 (irq
<<MSC01_IC_RAMW_ADDR_SHF
) | (set
<<MSC01_IC_RAMW_DATA_SHF
));
98 static struct irq_chip msc_levelirq_type
= {
99 .name
= "SOC-it-Level",
100 .irq_ack
= level_mask_and_ack_msc_irq
,
101 .irq_mask
= mask_msc_irq
,
102 .irq_mask_ack
= level_mask_and_ack_msc_irq
,
103 .irq_unmask
= unmask_msc_irq
,
104 .irq_eoi
= unmask_msc_irq
,
107 static struct irq_chip msc_edgeirq_type
= {
108 .name
= "SOC-it-Edge",
109 .irq_ack
= edge_mask_and_ack_msc_irq
,
110 .irq_mask
= mask_msc_irq
,
111 .irq_mask_ack
= edge_mask_and_ack_msc_irq
,
112 .irq_unmask
= unmask_msc_irq
,
113 .irq_eoi
= unmask_msc_irq
,
117 void __init
init_msc_irqs(unsigned long icubase
, unsigned int irqbase
, msc_irqmap_t
*imp
, int nirq
)
119 _icctrl_msc
= (unsigned long) ioremap(icubase
, 0x40000);
121 /* Reset interrupt controller - initialises all registers to 0 */
122 MSCIC_WRITE(MSC01_IC_RST
, MSC01_IC_RST_RST_BIT
);
124 board_bind_eic_interrupt
= &msc_bind_eic_interrupt
;
126 for (; nirq
> 0; nirq
--, imp
++) {
129 switch (imp
->im_type
) {
131 irq_set_chip_and_handler_name(irqbase
+ n
,
136 MSCIC_WRITE(MSC01_IC_SUP
+n
*8, MSC01_IC_SUP_EDGE_BIT
);
138 MSCIC_WRITE(MSC01_IC_SUP
+n
*8, MSC01_IC_SUP_EDGE_BIT
| imp
->im_lvl
);
140 case MSC01_IRQ_LEVEL
:
141 irq_set_chip_and_handler_name(irqbase
+ n
,
146 MSCIC_WRITE(MSC01_IC_SUP
+n
*8, 0);
148 MSCIC_WRITE(MSC01_IC_SUP
+n
*8, imp
->im_lvl
);
154 MSCIC_WRITE(MSC01_IC_GENA
, MSC01_IC_GENA_GENA_BIT
); /* Enable interrupt generation */