1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * Copyright (C) 2001,2002,2003 Broadcom Corporation
4 * Copyright (C) 2004 by Ralf Baechle (ralf@linux-mips.org)
8 * BCM1250-specific PCI support
10 * This module provides the glue between Linux's PCI subsystem
11 * and the hardware. We basically provide glue for accessing
12 * configuration space, and set up the translation for I/O
15 * To access configuration space, we use ioremap. In the 32-bit
16 * kernel, this consumes either 4 or 8 page table pages, and 16MB of
17 * kernel mapped memory. Hopefully neither of these should be a huge
20 #include <linux/types.h>
21 #include <linux/pci.h>
22 #include <linux/kernel.h>
23 #include <linux/init.h>
25 #include <linux/console.h>
26 #include <linux/tty.h>
31 #include <asm/sibyte/sb1250_defs.h>
32 #include <asm/sibyte/sb1250_regs.h>
33 #include <asm/sibyte/sb1250_scd.h>
34 #include <asm/sibyte/board.h>
37 * Macros for calculating offsets into config space given a device
38 * structure or dev/fun/reg
40 #define CFGOFFSET(bus, devfn, where) (((bus)<<16) + ((devfn)<<8) + (where))
41 #define CFGADDR(bus, devfn, where) CFGOFFSET((bus)->number, (devfn), where)
43 static void *cfg_space
;
45 #define PCI_BUS_ENABLED 1
46 #define LDT_BUS_ENABLED 2
47 #define PCI_DEVICE_MODE 4
49 static int sb1250_bus_status
;
51 #define PCI_BRIDGE_DEVICE 0
52 #define LDT_BRIDGE_DEVICE 1
54 #ifdef CONFIG_SIBYTE_HAS_LDT
56 * HT's level-sensitive interrupts require EOI, which is generated
57 * through a 4MB memory-mapped region
59 unsigned long ldt_eoi_space
;
63 * Read/write 32-bit values in config space.
65 static inline u32
READCFG32(u32 addr
)
67 return *(u32
*) (cfg_space
+ (addr
& ~3));
70 static inline void WRITECFG32(u32 addr
, u32 data
)
72 *(u32
*) (cfg_space
+ (addr
& ~3)) = data
;
75 int pcibios_map_irq(const struct pci_dev
*dev
, u8 slot
, u8 pin
)
80 /* Do platform specific device initialization at pci_enable_device() time */
81 int pcibios_plat_dev_init(struct pci_dev
*dev
)
87 * Some checks before doing config cycles:
88 * In PCI Device Mode, hide everything on bus 0 except the LDT host
89 * bridge. Otherwise, access is controlled by bridge MasterEn bits.
91 static int sb1250_pci_can_access(struct pci_bus
*bus
, int devfn
)
95 if (!(sb1250_bus_status
& (PCI_BUS_ENABLED
| PCI_DEVICE_MODE
)))
98 if (bus
->number
== 0) {
99 devno
= PCI_SLOT(devfn
);
100 if (devno
== LDT_BRIDGE_DEVICE
)
101 return (sb1250_bus_status
& LDT_BUS_ENABLED
) != 0;
102 else if (sb1250_bus_status
& PCI_DEVICE_MODE
)
111 * Read/write access functions for various sizes of values
112 * in config space. Return all 1's for disallowed accesses
113 * for a kludgy but adequate simulation of master aborts.
116 static int sb1250_pcibios_read(struct pci_bus
*bus
, unsigned int devfn
,
117 int where
, int size
, u32
* val
)
121 if ((size
== 2) && (where
& 1))
122 return PCIBIOS_BAD_REGISTER_NUMBER
;
123 else if ((size
== 4) && (where
& 3))
124 return PCIBIOS_BAD_REGISTER_NUMBER
;
126 if (sb1250_pci_can_access(bus
, devfn
))
127 data
= READCFG32(CFGADDR(bus
, devfn
, where
));
132 *val
= (data
>> ((where
& 3) << 3)) & 0xff;
134 *val
= (data
>> ((where
& 3) << 3)) & 0xffff;
138 return PCIBIOS_SUCCESSFUL
;
141 static int sb1250_pcibios_write(struct pci_bus
*bus
, unsigned int devfn
,
142 int where
, int size
, u32 val
)
144 u32 cfgaddr
= CFGADDR(bus
, devfn
, where
);
147 if ((size
== 2) && (where
& 1))
148 return PCIBIOS_BAD_REGISTER_NUMBER
;
149 else if ((size
== 4) && (where
& 3))
150 return PCIBIOS_BAD_REGISTER_NUMBER
;
152 if (!sb1250_pci_can_access(bus
, devfn
))
153 return PCIBIOS_BAD_REGISTER_NUMBER
;
155 data
= READCFG32(cfgaddr
);
158 data
= (data
& ~(0xff << ((where
& 3) << 3))) |
159 (val
<< ((where
& 3) << 3));
161 data
= (data
& ~(0xffff << ((where
& 3) << 3))) |
162 (val
<< ((where
& 3) << 3));
166 WRITECFG32(cfgaddr
, data
);
168 return PCIBIOS_SUCCESSFUL
;
171 struct pci_ops sb1250_pci_ops
= {
172 .read
= sb1250_pcibios_read
,
173 .write
= sb1250_pcibios_write
,
176 static struct resource sb1250_mem_resource
= {
177 .name
= "SB1250 PCI MEM",
178 .start
= 0x40000000UL
,
180 .flags
= IORESOURCE_MEM
,
183 static struct resource sb1250_io_resource
= {
184 .name
= "SB1250 PCI I/O",
185 .start
= 0x00000000UL
,
187 .flags
= IORESOURCE_IO
,
190 struct pci_controller sb1250_controller
= {
191 .pci_ops
= &sb1250_pci_ops
,
192 .mem_resource
= &sb1250_mem_resource
,
193 .io_resource
= &sb1250_io_resource
,
196 static int __init
sb1250_pcibios_init(void)
198 void __iomem
*io_map_base
;
202 /* CFE will assign PCI resources */
203 pci_set_flags(PCI_PROBE_ONLY
);
205 /* Avoid ISA compat ranges. */
206 PCIBIOS_MIN_IO
= 0x00008000UL
;
207 PCIBIOS_MIN_MEM
= 0x01000000UL
;
209 /* Set I/O resource limits. */
210 ioport_resource
.end
= 0x01ffffffUL
; /* 32MB accessible by sb1250 */
211 iomem_resource
.end
= 0xffffffffUL
; /* no HT support yet */
214 ioremap(A_PHYS_LDTPCI_CFG_MATCH_BITS
, 16 * 1024 * 1024);
217 * See if the PCI bus has been configured by the firmware.
219 reg
= __raw_readq(IOADDR(A_SCD_SYSTEM_CFG
));
220 if (!(reg
& M_SYS_PCI_HOST
)) {
221 sb1250_bus_status
|= PCI_DEVICE_MODE
;
225 (0, PCI_DEVFN(PCI_BRIDGE_DEVICE
, 0),
227 if (!(cmdreg
& PCI_COMMAND_MASTER
)) {
229 ("PCI: Skipping PCI probe. Bus is not initialized.\n");
233 sb1250_bus_status
|= PCI_BUS_ENABLED
;
237 * Establish mappings in KSEG2 (kernel virtual) to PCI I/O
238 * space. Use "match bytes" policy to make everything look
239 * little-endian. So, you need to also set
240 * CONFIG_SWAP_IO_SPACE, but this is the combination that
241 * works correctly with most of Linux's drivers.
242 * XXX ehs: Should this happen in PCI Device mode?
244 io_map_base
= ioremap(A_PHYS_LDTPCI_IO_MATCH_BYTES
, 1024 * 1024);
245 sb1250_controller
.io_map_base
= (unsigned long)io_map_base
;
246 set_io_port_base((unsigned long)io_map_base
);
248 #ifdef CONFIG_SIBYTE_HAS_LDT
250 * Also check the LDT bridge's enable, just in case we didn't
251 * initialize that one.
254 cmdreg
= READCFG32(CFGOFFSET(0, PCI_DEVFN(LDT_BRIDGE_DEVICE
, 0),
256 if (cmdreg
& PCI_COMMAND_MASTER
) {
257 sb1250_bus_status
|= LDT_BUS_ENABLED
;
260 * Need bits 23:16 to convey vector number. Note that
261 * this consumes 4MB of kernel-mapped memory
262 * (Kseg2/Kseg3) for 32-bit kernel.
264 ldt_eoi_space
= (unsigned long)
265 ioremap(A_PHYS_LDT_SPECIAL_MATCH_BYTES
,
270 register_pci_controller(&sb1250_controller
);
272 #ifdef CONFIG_VGA_CONSOLE
274 do_take_over_console(&vga_con
, 0, MAX_NR_CONSOLES
- 1, 1);
279 arch_initcall(sb1250_pcibios_init
);