1 // SPDX-License-Identifier: GPL-2.0
2 /* irq.c: UltraSparc IRQ handling/init/registry.
4 * Copyright (C) 1997, 2007, 2008 David S. Miller (davem@davemloft.net)
5 * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
6 * Copyright (C) 1998 Jakub Jelinek (jj@ultra.linux.cz)
9 #include <linux/sched.h>
10 #include <linux/linkage.h>
11 #include <linux/ptrace.h>
12 #include <linux/errno.h>
13 #include <linux/kernel_stat.h>
14 #include <linux/signal.h>
16 #include <linux/interrupt.h>
17 #include <linux/slab.h>
18 #include <linux/random.h>
19 #include <linux/init.h>
20 #include <linux/delay.h>
21 #include <linux/proc_fs.h>
22 #include <linux/seq_file.h>
23 #include <linux/ftrace.h>
24 #include <linux/irq.h>
26 #include <asm/ptrace.h>
27 #include <asm/processor.h>
28 #include <linux/atomic.h>
31 #include <asm/iommu.h>
33 #include <asm/oplib.h>
35 #include <asm/timer.h>
37 #include <asm/starfire.h>
38 #include <linux/uaccess.h>
39 #include <asm/cache.h>
40 #include <asm/cpudata.h>
41 #include <asm/auxio.h>
43 #include <asm/hypervisor.h>
44 #include <asm/cacheflush.h>
45 #include <asm/softirq_stack.h>
51 struct ino_bucket
*ivector_table
;
52 unsigned long ivector_table_pa
;
54 /* On several sun4u processors, it is illegal to mix bypass and
55 * non-bypass accesses. Therefore we access all INO buckets
56 * using bypass accesses only.
58 static unsigned long bucket_get_chain_pa(unsigned long bucket_pa
)
62 __asm__
__volatile__("ldxa [%1] %2, %0"
65 offsetof(struct ino_bucket
,
67 "i" (ASI_PHYS_USE_EC
));
72 static void bucket_clear_chain_pa(unsigned long bucket_pa
)
74 __asm__
__volatile__("stxa %%g0, [%0] %1"
77 offsetof(struct ino_bucket
,
79 "i" (ASI_PHYS_USE_EC
));
82 static unsigned int bucket_get_irq(unsigned long bucket_pa
)
86 __asm__
__volatile__("lduwa [%1] %2, %0"
89 offsetof(struct ino_bucket
,
91 "i" (ASI_PHYS_USE_EC
));
96 static void bucket_set_irq(unsigned long bucket_pa
, unsigned int irq
)
98 __asm__
__volatile__("stwa %0, [%1] %2"
102 offsetof(struct ino_bucket
,
104 "i" (ASI_PHYS_USE_EC
));
107 #define irq_work_pa(__cpu) &(trap_block[(__cpu)].irq_worklist_pa)
109 static unsigned long hvirq_major __initdata
;
110 static int __init
early_hvirq_major(char *p
)
112 int rc
= kstrtoul(p
, 10, &hvirq_major
);
116 early_param("hvirq", early_hvirq_major
);
118 static int hv_irq_version
;
120 /* Major version 2.0 of HV_GRP_INTR added support for the VIRQ cookie
121 * based interfaces, but:
123 * 1) Several OSs, Solaris and Linux included, use them even when only
124 * negotiating version 1.0 (or failing to negotiate at all). So the
125 * hypervisor has a workaround that provides the VIRQ interfaces even
126 * when only verion 1.0 of the API is in use.
128 * 2) Second, and more importantly, with major version 2.0 these VIRQ
129 * interfaces only were actually hooked up for LDC interrupts, even
130 * though the Hypervisor specification clearly stated:
132 * The new interrupt API functions will be available to a guest
133 * when it negotiates version 2.0 in the interrupt API group 0x2. When
134 * a guest negotiates version 2.0, all interrupt sources will only
135 * support using the cookie interface, and any attempt to use the
136 * version 1.0 interrupt APIs numbered 0xa0 to 0xa6 will result in the
137 * ENOTSUPPORTED error being returned.
139 * with an emphasis on "all interrupt sources".
141 * To correct this, major version 3.0 was created which does actually
142 * support VIRQs for all interrupt sources (not just LDC devices). So
143 * if we want to move completely over the cookie based VIRQs we must
144 * negotiate major version 3.0 or later of HV_GRP_INTR.
146 static bool sun4v_cookie_only_virqs(void)
148 if (hv_irq_version
>= 3)
153 static void __init
irq_init_hv(void)
155 unsigned long hv_error
, major
, minor
= 0;
157 if (tlb_type
!= hypervisor
)
165 hv_error
= sun4v_hvapi_register(HV_GRP_INTR
, major
, &minor
);
167 hv_irq_version
= major
;
171 pr_info("SUN4V: Using IRQ API major %d, cookie only virqs %s\n",
173 sun4v_cookie_only_virqs() ? "enabled" : "disabled");
176 /* This function is for the timer interrupt.*/
177 int __init
arch_probe_nr_irqs(void)
182 #define DEFAULT_NUM_IVECS (0xfffU)
183 static unsigned int nr_ivec
= DEFAULT_NUM_IVECS
;
184 #define NUM_IVECS (nr_ivec)
186 static unsigned int __init
size_nr_ivec(void)
188 if (tlb_type
== hypervisor
) {
189 switch (sun4v_chip_type
) {
190 /* Athena's devhandle|devino is large.*/
191 case SUN4V_CHIP_SPARC64X
:
199 struct irq_handler_data
{
202 unsigned int dev_handle
;
203 unsigned int dev_ino
;
205 unsigned long sysino
;
207 struct ino_bucket bucket
;
212 static inline unsigned int irq_data_to_handle(struct irq_data
*data
)
214 struct irq_handler_data
*ihd
= irq_data_get_irq_handler_data(data
);
216 return ihd
->dev_handle
;
219 static inline unsigned int irq_data_to_ino(struct irq_data
*data
)
221 struct irq_handler_data
*ihd
= irq_data_get_irq_handler_data(data
);
226 static inline unsigned long irq_data_to_sysino(struct irq_data
*data
)
228 struct irq_handler_data
*ihd
= irq_data_get_irq_handler_data(data
);
233 void irq_free(unsigned int irq
)
235 void *data
= irq_get_handler_data(irq
);
238 irq_set_handler_data(irq
, NULL
);
239 irq_free_descs(irq
, 1);
242 unsigned int irq_alloc(unsigned int dev_handle
, unsigned int dev_ino
)
246 irq
= __irq_alloc_descs(-1, 1, 1, numa_node_id(), NULL
, NULL
);
255 static unsigned int cookie_exists(u32 devhandle
, unsigned int devino
)
257 unsigned long hv_err
, cookie
;
258 struct ino_bucket
*bucket
;
259 unsigned int irq
= 0U;
261 hv_err
= sun4v_vintr_get_cookie(devhandle
, devino
, &cookie
);
263 pr_err("HV get cookie failed hv_err = %ld\n", hv_err
);
267 if (cookie
& ((1UL << 63UL))) {
269 bucket
= (struct ino_bucket
*) __va(cookie
);
276 static unsigned int sysino_exists(u32 devhandle
, unsigned int devino
)
278 unsigned long sysino
= sun4v_devino_to_sysino(devhandle
, devino
);
279 struct ino_bucket
*bucket
;
282 bucket
= &ivector_table
[sysino
];
283 irq
= bucket_get_irq(__pa(bucket
));
288 void ack_bad_irq(unsigned int irq
)
290 pr_crit("BAD IRQ ack %d\n", irq
);
293 void irq_install_pre_handler(int irq
,
294 void (*func
)(unsigned int, void *, void *),
295 void *arg1
, void *arg2
)
297 pr_warn("IRQ pre handler NOT supported.\n");
301 * /proc/interrupts printing:
303 int arch_show_interrupts(struct seq_file
*p
, int prec
)
307 seq_printf(p
, "NMI: ");
308 for_each_online_cpu(j
)
309 seq_printf(p
, "%10u ", cpu_data(j
).__nmi_count
);
310 seq_printf(p
, " Non-maskable interrupts\n");
314 static unsigned int sun4u_compute_tid(unsigned long imap
, unsigned long cpuid
)
318 if (this_is_starfire
) {
319 tid
= starfire_translate(imap
, cpuid
);
320 tid
<<= IMAP_TID_SHIFT
;
323 if (tlb_type
== cheetah
|| tlb_type
== cheetah_plus
) {
326 __asm__ ("rdpr %%ver, %0" : "=r" (ver
));
327 if ((ver
>> 32UL) == __JALAPENO_ID
||
328 (ver
>> 32UL) == __SERRANO_ID
) {
329 tid
= cpuid
<< IMAP_TID_SHIFT
;
330 tid
&= IMAP_TID_JBUS
;
332 unsigned int a
= cpuid
& 0x1f;
333 unsigned int n
= (cpuid
>> 5) & 0x1f;
335 tid
= ((a
<< IMAP_AID_SHIFT
) |
336 (n
<< IMAP_NID_SHIFT
));
337 tid
&= (IMAP_AID_SAFARI
|
341 tid
= cpuid
<< IMAP_TID_SHIFT
;
350 static int irq_choose_cpu(unsigned int irq
, const struct cpumask
*affinity
)
354 if (cpumask_equal(affinity
, cpu_online_mask
)) {
355 cpuid
= map_to_cpu(irq
);
357 cpuid
= cpumask_first_and(affinity
, cpu_online_mask
);
358 cpuid
= cpuid
< nr_cpu_ids
? cpuid
: map_to_cpu(irq
);
364 #define irq_choose_cpu(irq, affinity) \
365 real_hard_smp_processor_id()
368 static void sun4u_irq_enable(struct irq_data
*data
)
370 struct irq_handler_data
*handler_data
;
372 handler_data
= irq_data_get_irq_handler_data(data
);
373 if (likely(handler_data
)) {
374 unsigned long cpuid
, imap
, val
;
377 cpuid
= irq_choose_cpu(data
->irq
,
378 irq_data_get_affinity_mask(data
));
379 imap
= handler_data
->imap
;
381 tid
= sun4u_compute_tid(imap
, cpuid
);
383 val
= upa_readq(imap
);
384 val
&= ~(IMAP_TID_UPA
| IMAP_TID_JBUS
|
385 IMAP_AID_SAFARI
| IMAP_NID_SAFARI
);
386 val
|= tid
| IMAP_VALID
;
387 upa_writeq(val
, imap
);
388 upa_writeq(ICLR_IDLE
, handler_data
->iclr
);
392 static int sun4u_set_affinity(struct irq_data
*data
,
393 const struct cpumask
*mask
, bool force
)
395 struct irq_handler_data
*handler_data
;
397 handler_data
= irq_data_get_irq_handler_data(data
);
398 if (likely(handler_data
)) {
399 unsigned long cpuid
, imap
, val
;
402 cpuid
= irq_choose_cpu(data
->irq
, mask
);
403 imap
= handler_data
->imap
;
405 tid
= sun4u_compute_tid(imap
, cpuid
);
407 val
= upa_readq(imap
);
408 val
&= ~(IMAP_TID_UPA
| IMAP_TID_JBUS
|
409 IMAP_AID_SAFARI
| IMAP_NID_SAFARI
);
410 val
|= tid
| IMAP_VALID
;
411 upa_writeq(val
, imap
);
412 upa_writeq(ICLR_IDLE
, handler_data
->iclr
);
418 /* Don't do anything. The desc->status check for IRQ_DISABLED in
419 * handler_irq() will skip the handler call and that will leave the
420 * interrupt in the sent state. The next ->enable() call will hit the
421 * ICLR register to reset the state machine.
423 * This scheme is necessary, instead of clearing the Valid bit in the
424 * IMAP register, to handle the case of IMAP registers being shared by
425 * multiple INOs (and thus ICLR registers). Since we use a different
426 * virtual IRQ for each shared IMAP instance, the generic code thinks
427 * there is only one user so it prematurely calls ->disable() on
430 * We have to provide an explicit ->disable() method instead of using
431 * NULL to get the default. The reason is that if the generic code
432 * sees that, it also hooks up a default ->shutdown method which
433 * invokes ->mask() which we do not want. See irq_chip_set_defaults().
435 static void sun4u_irq_disable(struct irq_data
*data
)
439 static void sun4u_irq_eoi(struct irq_data
*data
)
441 struct irq_handler_data
*handler_data
;
443 handler_data
= irq_data_get_irq_handler_data(data
);
444 if (likely(handler_data
))
445 upa_writeq(ICLR_IDLE
, handler_data
->iclr
);
448 static void sun4v_irq_enable(struct irq_data
*data
)
450 unsigned long cpuid
= irq_choose_cpu(data
->irq
,
451 irq_data_get_affinity_mask(data
));
452 unsigned int ino
= irq_data_to_sysino(data
);
455 err
= sun4v_intr_settarget(ino
, cpuid
);
457 printk(KERN_ERR
"sun4v_intr_settarget(%x,%lu): "
458 "err(%d)\n", ino
, cpuid
, err
);
459 err
= sun4v_intr_setstate(ino
, HV_INTR_STATE_IDLE
);
461 printk(KERN_ERR
"sun4v_intr_setstate(%x): "
462 "err(%d)\n", ino
, err
);
463 err
= sun4v_intr_setenabled(ino
, HV_INTR_ENABLED
);
465 printk(KERN_ERR
"sun4v_intr_setenabled(%x): err(%d)\n",
469 static int sun4v_set_affinity(struct irq_data
*data
,
470 const struct cpumask
*mask
, bool force
)
472 unsigned long cpuid
= irq_choose_cpu(data
->irq
, mask
);
473 unsigned int ino
= irq_data_to_sysino(data
);
476 err
= sun4v_intr_settarget(ino
, cpuid
);
478 printk(KERN_ERR
"sun4v_intr_settarget(%x,%lu): "
479 "err(%d)\n", ino
, cpuid
, err
);
484 static void sun4v_irq_disable(struct irq_data
*data
)
486 unsigned int ino
= irq_data_to_sysino(data
);
489 err
= sun4v_intr_setenabled(ino
, HV_INTR_DISABLED
);
491 printk(KERN_ERR
"sun4v_intr_setenabled(%x): "
492 "err(%d)\n", ino
, err
);
495 static void sun4v_irq_eoi(struct irq_data
*data
)
497 unsigned int ino
= irq_data_to_sysino(data
);
500 err
= sun4v_intr_setstate(ino
, HV_INTR_STATE_IDLE
);
502 printk(KERN_ERR
"sun4v_intr_setstate(%x): "
503 "err(%d)\n", ino
, err
);
506 static void sun4v_virq_enable(struct irq_data
*data
)
508 unsigned long dev_handle
= irq_data_to_handle(data
);
509 unsigned long dev_ino
= irq_data_to_ino(data
);
513 cpuid
= irq_choose_cpu(data
->irq
, irq_data_get_affinity_mask(data
));
515 err
= sun4v_vintr_set_target(dev_handle
, dev_ino
, cpuid
);
517 printk(KERN_ERR
"sun4v_vintr_set_target(%lx,%lx,%lu): "
519 dev_handle
, dev_ino
, cpuid
, err
);
520 err
= sun4v_vintr_set_state(dev_handle
, dev_ino
,
523 printk(KERN_ERR
"sun4v_vintr_set_state(%lx,%lx,"
524 "HV_INTR_STATE_IDLE): err(%d)\n",
525 dev_handle
, dev_ino
, err
);
526 err
= sun4v_vintr_set_valid(dev_handle
, dev_ino
,
529 printk(KERN_ERR
"sun4v_vintr_set_state(%lx,%lx,"
530 "HV_INTR_ENABLED): err(%d)\n",
531 dev_handle
, dev_ino
, err
);
534 static int sun4v_virt_set_affinity(struct irq_data
*data
,
535 const struct cpumask
*mask
, bool force
)
537 unsigned long dev_handle
= irq_data_to_handle(data
);
538 unsigned long dev_ino
= irq_data_to_ino(data
);
542 cpuid
= irq_choose_cpu(data
->irq
, mask
);
544 err
= sun4v_vintr_set_target(dev_handle
, dev_ino
, cpuid
);
546 printk(KERN_ERR
"sun4v_vintr_set_target(%lx,%lx,%lu): "
548 dev_handle
, dev_ino
, cpuid
, err
);
553 static void sun4v_virq_disable(struct irq_data
*data
)
555 unsigned long dev_handle
= irq_data_to_handle(data
);
556 unsigned long dev_ino
= irq_data_to_ino(data
);
560 err
= sun4v_vintr_set_valid(dev_handle
, dev_ino
,
563 printk(KERN_ERR
"sun4v_vintr_set_state(%lx,%lx,"
564 "HV_INTR_DISABLED): err(%d)\n",
565 dev_handle
, dev_ino
, err
);
568 static void sun4v_virq_eoi(struct irq_data
*data
)
570 unsigned long dev_handle
= irq_data_to_handle(data
);
571 unsigned long dev_ino
= irq_data_to_ino(data
);
574 err
= sun4v_vintr_set_state(dev_handle
, dev_ino
,
577 printk(KERN_ERR
"sun4v_vintr_set_state(%lx,%lx,"
578 "HV_INTR_STATE_IDLE): err(%d)\n",
579 dev_handle
, dev_ino
, err
);
582 static struct irq_chip sun4u_irq
= {
584 .irq_enable
= sun4u_irq_enable
,
585 .irq_disable
= sun4u_irq_disable
,
586 .irq_eoi
= sun4u_irq_eoi
,
587 .irq_set_affinity
= sun4u_set_affinity
,
588 .flags
= IRQCHIP_EOI_IF_HANDLED
,
591 static struct irq_chip sun4v_irq
= {
593 .irq_enable
= sun4v_irq_enable
,
594 .irq_disable
= sun4v_irq_disable
,
595 .irq_eoi
= sun4v_irq_eoi
,
596 .irq_set_affinity
= sun4v_set_affinity
,
597 .flags
= IRQCHIP_EOI_IF_HANDLED
,
600 static struct irq_chip sun4v_virq
= {
602 .irq_enable
= sun4v_virq_enable
,
603 .irq_disable
= sun4v_virq_disable
,
604 .irq_eoi
= sun4v_virq_eoi
,
605 .irq_set_affinity
= sun4v_virt_set_affinity
,
606 .flags
= IRQCHIP_EOI_IF_HANDLED
,
609 unsigned int build_irq(int inofixup
, unsigned long iclr
, unsigned long imap
)
611 struct irq_handler_data
*handler_data
;
612 struct ino_bucket
*bucket
;
616 BUG_ON(tlb_type
== hypervisor
);
618 ino
= (upa_readq(imap
) & (IMAP_IGN
| IMAP_INO
)) + inofixup
;
619 bucket
= &ivector_table
[ino
];
620 irq
= bucket_get_irq(__pa(bucket
));
622 irq
= irq_alloc(0, ino
);
623 bucket_set_irq(__pa(bucket
), irq
);
624 irq_set_chip_and_handler_name(irq
, &sun4u_irq
,
625 handle_fasteoi_irq
, "IVEC");
628 handler_data
= irq_get_handler_data(irq
);
629 if (unlikely(handler_data
))
632 handler_data
= kzalloc(sizeof(struct irq_handler_data
), GFP_ATOMIC
);
633 if (unlikely(!handler_data
)) {
634 prom_printf("IRQ: kzalloc(irq_handler_data) failed.\n");
637 irq_set_handler_data(irq
, handler_data
);
639 handler_data
->imap
= imap
;
640 handler_data
->iclr
= iclr
;
646 static unsigned int sun4v_build_common(u32 devhandle
, unsigned int devino
,
647 void (*handler_data_init
)(struct irq_handler_data
*data
,
648 u32 devhandle
, unsigned int devino
),
649 struct irq_chip
*chip
)
651 struct irq_handler_data
*data
;
654 irq
= irq_alloc(devhandle
, devino
);
658 data
= kzalloc(sizeof(struct irq_handler_data
), GFP_ATOMIC
);
659 if (unlikely(!data
)) {
660 pr_err("IRQ handler data allocation failed.\n");
666 irq_set_handler_data(irq
, data
);
667 handler_data_init(data
, devhandle
, devino
);
668 irq_set_chip_and_handler_name(irq
, chip
, handle_fasteoi_irq
, "IVEC");
675 static unsigned long cookie_assign(unsigned int irq
, u32 devhandle
,
678 struct irq_handler_data
*ihd
= irq_get_handler_data(irq
);
679 unsigned long hv_error
, cookie
;
681 /* handler_irq needs to find the irq. cookie is seen signed in
682 * sun4v_dev_mondo and treated as a non ivector_table delivery.
684 ihd
->bucket
.__irq
= irq
;
685 cookie
= ~__pa(&ihd
->bucket
);
687 hv_error
= sun4v_vintr_set_cookie(devhandle
, devino
, cookie
);
689 pr_err("HV vintr set cookie failed = %ld\n", hv_error
);
694 static void cookie_handler_data(struct irq_handler_data
*data
,
695 u32 devhandle
, unsigned int devino
)
697 data
->dev_handle
= devhandle
;
698 data
->dev_ino
= devino
;
701 static unsigned int cookie_build_irq(u32 devhandle
, unsigned int devino
,
702 struct irq_chip
*chip
)
704 unsigned long hv_error
;
707 irq
= sun4v_build_common(devhandle
, devino
, cookie_handler_data
, chip
);
709 hv_error
= cookie_assign(irq
, devhandle
, devino
);
718 static unsigned int sun4v_build_cookie(u32 devhandle
, unsigned int devino
)
722 irq
= cookie_exists(devhandle
, devino
);
726 irq
= cookie_build_irq(devhandle
, devino
, &sun4v_virq
);
732 static void sysino_set_bucket(unsigned int irq
)
734 struct irq_handler_data
*ihd
= irq_get_handler_data(irq
);
735 struct ino_bucket
*bucket
;
736 unsigned long sysino
;
738 sysino
= sun4v_devino_to_sysino(ihd
->dev_handle
, ihd
->dev_ino
);
739 BUG_ON(sysino
>= nr_ivec
);
740 bucket
= &ivector_table
[sysino
];
741 bucket_set_irq(__pa(bucket
), irq
);
744 static void sysino_handler_data(struct irq_handler_data
*data
,
745 u32 devhandle
, unsigned int devino
)
747 unsigned long sysino
;
749 sysino
= sun4v_devino_to_sysino(devhandle
, devino
);
750 data
->sysino
= sysino
;
753 static unsigned int sysino_build_irq(u32 devhandle
, unsigned int devino
,
754 struct irq_chip
*chip
)
758 irq
= sun4v_build_common(devhandle
, devino
, sysino_handler_data
, chip
);
762 sysino_set_bucket(irq
);
767 static int sun4v_build_sysino(u32 devhandle
, unsigned int devino
)
771 irq
= sysino_exists(devhandle
, devino
);
775 irq
= sysino_build_irq(devhandle
, devino
, &sun4v_irq
);
780 unsigned int sun4v_build_irq(u32 devhandle
, unsigned int devino
)
784 if (sun4v_cookie_only_virqs())
785 irq
= sun4v_build_cookie(devhandle
, devino
);
787 irq
= sun4v_build_sysino(devhandle
, devino
);
792 unsigned int sun4v_build_virq(u32 devhandle
, unsigned int devino
)
796 irq
= cookie_build_irq(devhandle
, devino
, &sun4v_virq
);
800 /* This is borrowed from the original function.
802 irq_set_status_flags(irq
, IRQ_NOAUTOEN
);
808 void *hardirq_stack
[NR_CPUS
];
809 void *softirq_stack
[NR_CPUS
];
811 void __irq_entry
handler_irq(int pil
, struct pt_regs
*regs
)
813 unsigned long pstate
, bucket_pa
;
814 struct pt_regs
*old_regs
;
817 clear_softint(1 << pil
);
819 old_regs
= set_irq_regs(regs
);
822 /* Grab an atomic snapshot of the pending IVECs. */
823 __asm__
__volatile__("rdpr %%pstate, %0\n\t"
824 "wrpr %0, %3, %%pstate\n\t"
827 "wrpr %0, 0x0, %%pstate\n\t"
828 : "=&r" (pstate
), "=&r" (bucket_pa
)
829 : "r" (irq_work_pa(smp_processor_id())),
833 orig_sp
= set_hardirq_stack();
836 unsigned long next_pa
;
839 next_pa
= bucket_get_chain_pa(bucket_pa
);
840 irq
= bucket_get_irq(bucket_pa
);
841 bucket_clear_chain_pa(bucket_pa
);
843 generic_handle_irq(irq
);
848 restore_hardirq_stack(orig_sp
);
851 set_irq_regs(old_regs
);
854 #ifdef CONFIG_SOFTIRQ_ON_OWN_STACK
855 void do_softirq_own_stack(void)
857 void *orig_sp
, *sp
= softirq_stack
[smp_processor_id()];
859 sp
+= THREAD_SIZE
- 192 - STACK_BIAS
;
861 __asm__
__volatile__("mov %%sp, %0\n\t"
866 __asm__
__volatile__("mov %0, %%sp"
871 #ifdef CONFIG_HOTPLUG_CPU
872 void fixup_irqs(void)
876 for (irq
= 0; irq
< NR_IRQS
; irq
++) {
877 struct irq_desc
*desc
= irq_to_desc(irq
);
878 struct irq_data
*data
;
883 data
= irq_desc_get_irq_data(desc
);
884 raw_spin_lock_irqsave(&desc
->lock
, flags
);
885 if (desc
->action
&& !irqd_is_per_cpu(data
)) {
886 if (data
->chip
->irq_set_affinity
)
887 data
->chip
->irq_set_affinity(data
,
888 irq_data_get_affinity_mask(data
),
891 raw_spin_unlock_irqrestore(&desc
->lock
, flags
);
894 tick_ops
->disable_irq();
905 static struct sun5_timer
*prom_timers
;
906 static u64 prom_limit0
, prom_limit1
;
908 static void map_prom_timers(void)
910 struct device_node
*dp
;
911 const unsigned int *addr
;
913 /* PROM timer node hangs out in the top level of device siblings... */
914 dp
= of_find_node_by_path("/");
917 if (of_node_name_eq(dp
, "counter-timer"))
922 /* Assume if node is not present, PROM uses different tick mechanism
923 * which we should not care about.
926 prom_timers
= (struct sun5_timer
*) 0;
930 /* If PROM is really using this, it must be mapped by him. */
931 addr
= of_get_property(dp
, "address", NULL
);
933 prom_printf("PROM does not have timer mapped, trying to continue.\n");
934 prom_timers
= (struct sun5_timer
*) 0;
937 prom_timers
= (struct sun5_timer
*) ((unsigned long)addr
[0]);
940 static void kill_prom_timer(void)
945 /* Save them away for later. */
946 prom_limit0
= prom_timers
->limit0
;
947 prom_limit1
= prom_timers
->limit1
;
949 /* Just as in sun4c PROM uses timer which ticks at IRQ 14.
950 * We turn both off here just to be paranoid.
952 prom_timers
->limit0
= 0;
953 prom_timers
->limit1
= 0;
955 /* Wheee, eat the interrupt packet too... */
956 __asm__
__volatile__(
958 " ldxa [%%g0] %0, %%g1\n"
959 " ldxa [%%g2] %1, %%g1\n"
960 " stxa %%g0, [%%g0] %0\n"
963 : "i" (ASI_INTR_RECEIVE
), "i" (ASI_INTR_R
)
967 void notrace
init_irqwork_curcpu(void)
969 int cpu
= hard_smp_processor_id();
971 trap_block
[cpu
].irq_worklist_pa
= 0UL;
974 /* Please be very careful with register_one_mondo() and
975 * sun4v_register_mondo_queues().
977 * On SMP this gets invoked from the CPU trampoline before
978 * the cpu has fully taken over the trap table from OBP,
979 * and its kernel stack + %g6 thread register state is
980 * not fully cooked yet.
982 * Therefore you cannot make any OBP calls, not even prom_printf,
983 * from these two routines.
985 static void notrace
register_one_mondo(unsigned long paddr
, unsigned long type
,
988 unsigned long num_entries
= (qmask
+ 1) / 64;
989 unsigned long status
;
991 status
= sun4v_cpu_qconf(type
, paddr
, num_entries
);
992 if (status
!= HV_EOK
) {
993 prom_printf("SUN4V: sun4v_cpu_qconf(%lu:%lx:%lu) failed, "
994 "err %lu\n", type
, paddr
, num_entries
, status
);
999 void notrace
sun4v_register_mondo_queues(int this_cpu
)
1001 struct trap_per_cpu
*tb
= &trap_block
[this_cpu
];
1003 register_one_mondo(tb
->cpu_mondo_pa
, HV_CPU_QUEUE_CPU_MONDO
,
1004 tb
->cpu_mondo_qmask
);
1005 register_one_mondo(tb
->dev_mondo_pa
, HV_CPU_QUEUE_DEVICE_MONDO
,
1006 tb
->dev_mondo_qmask
);
1007 register_one_mondo(tb
->resum_mondo_pa
, HV_CPU_QUEUE_RES_ERROR
,
1009 register_one_mondo(tb
->nonresum_mondo_pa
, HV_CPU_QUEUE_NONRES_ERROR
,
1010 tb
->nonresum_qmask
);
1013 /* Each queue region must be a power of 2 multiple of 64 bytes in
1014 * size. The base real address must be aligned to the size of the
1015 * region. Thus, an 8KB queue must be 8KB aligned, for example.
1017 static void __init
alloc_one_queue(unsigned long *pa_ptr
, unsigned long qmask
)
1019 unsigned long size
= PAGE_ALIGN(qmask
+ 1);
1020 unsigned long order
= get_order(size
);
1023 p
= __get_free_pages(GFP_KERNEL
| __GFP_ZERO
, order
);
1025 prom_printf("SUN4V: Error, cannot allocate queue.\n");
1032 static void __init
init_cpu_send_mondo_info(struct trap_per_cpu
*tb
)
1038 BUILD_BUG_ON((NR_CPUS
* sizeof(u16
)) > PAGE_SIZE
);
1040 /* Make sure mondo block is 64byte aligned */
1041 p
= kzalloc(127, GFP_KERNEL
);
1043 prom_printf("SUN4V: Error, cannot allocate mondo block.\n");
1046 mondo
= (void *)(((unsigned long)p
+ 63) & ~0x3f);
1047 tb
->cpu_mondo_block_pa
= __pa(mondo
);
1049 page
= get_zeroed_page(GFP_KERNEL
);
1051 prom_printf("SUN4V: Error, cannot allocate cpu list page.\n");
1055 tb
->cpu_list_pa
= __pa(page
);
1059 /* Allocate mondo and error queues for all possible cpus. */
1060 static void __init
sun4v_init_mondo_queues(void)
1064 for_each_possible_cpu(cpu
) {
1065 struct trap_per_cpu
*tb
= &trap_block
[cpu
];
1067 alloc_one_queue(&tb
->cpu_mondo_pa
, tb
->cpu_mondo_qmask
);
1068 alloc_one_queue(&tb
->dev_mondo_pa
, tb
->dev_mondo_qmask
);
1069 alloc_one_queue(&tb
->resum_mondo_pa
, tb
->resum_qmask
);
1070 alloc_one_queue(&tb
->resum_kernel_buf_pa
, tb
->resum_qmask
);
1071 alloc_one_queue(&tb
->nonresum_mondo_pa
, tb
->nonresum_qmask
);
1072 alloc_one_queue(&tb
->nonresum_kernel_buf_pa
,
1073 tb
->nonresum_qmask
);
1077 static void __init
init_send_mondo_info(void)
1081 for_each_possible_cpu(cpu
) {
1082 struct trap_per_cpu
*tb
= &trap_block
[cpu
];
1084 init_cpu_send_mondo_info(tb
);
1088 static struct irqaction timer_irq_action
= {
1092 static void __init
irq_ivector_init(void)
1094 unsigned long size
, order
;
1097 /* If we are doing cookie only VIRQs then we do not need the ivector
1098 * table to process interrupts.
1100 if (sun4v_cookie_only_virqs())
1103 ivecs
= size_nr_ivec();
1104 size
= sizeof(struct ino_bucket
) * ivecs
;
1105 order
= get_order(size
);
1106 ivector_table
= (struct ino_bucket
*)
1107 __get_free_pages(GFP_KERNEL
| __GFP_ZERO
, order
);
1108 if (!ivector_table
) {
1109 prom_printf("Fatal error, cannot allocate ivector_table\n");
1112 __flush_dcache_range((unsigned long) ivector_table
,
1113 ((unsigned long) ivector_table
) + size
);
1115 ivector_table_pa
= __pa(ivector_table
);
1118 /* Only invoked on boot processor.*/
1119 void __init
init_IRQ(void)
1126 if (tlb_type
== hypervisor
)
1127 sun4v_init_mondo_queues();
1129 init_send_mondo_info();
1131 if (tlb_type
== hypervisor
) {
1132 /* Load up the boot cpu's entries. */
1133 sun4v_register_mondo_queues(hard_smp_processor_id());
1136 /* We need to clear any IRQ's pending in the soft interrupt
1137 * registers, a spurious one could be left around from the
1138 * PROM timer which we just disabled.
1140 clear_softint(get_softint());
1142 /* Now that ivector table is initialized, it is safe
1143 * to receive IRQ vector traps. We will normally take
1144 * one or two right now, in case some device PROM used
1145 * to boot us wants to speak to us. We just ignore them.
1147 __asm__
__volatile__("rdpr %%pstate, %%g1\n\t"
1148 "or %%g1, %0, %%g1\n\t"
1149 "wrpr %%g1, 0x0, %%pstate"
1154 irq_to_desc(0)->action
= &timer_irq_action
;