2 * linux/include/asm-arm/arch-sa1100/hardware.h
4 * Copyright (C) 1998 Nicolas Pitre <nico@cam.org>
6 * This file contains the hardware definitions for SA1100 architecture
8 * 2000/05/23 John Dorsey <john+@cs.cmu.edu>
9 * Definitions for SA1111 added.
12 #ifndef __ASM_ARCH_HARDWARE_H
13 #define __ASM_ARCH_HARDWARE_H
15 #include <linux/config.h>
18 #define FLUSH_BASE_PHYS 0xe0000000 /* SA1100 zero bank */
19 #define FLUSH_BASE 0xf5000000
20 #define FLUSH_BASE_MINICACHE 0xf5800000
21 #define UNCACHEABLE_ADDR 0xfa050000
25 * We requires absolute addresses i.e. (PCMCIA_IO_0_BASE + 0x3f8) for
26 * in*()/out*() macros to be usable for all cases.
32 * SA1100 internal I/O mappings
34 * We have the following mapping:
42 #define VIO_BASE 0xf8000000 /* virtual start of IO space */
43 #define VIO_SHIFT 3 /* x = IO space shrink power */
44 #define PIO_START 0x80000000 /* physical start of IO space */
47 ( (((x)&0x00ffffff) | (((x)&0x30000000)>>VIO_SHIFT)) + VIO_BASE )
49 ( (((x)&0x00ffffff) | (((x)&(0x30000000>>VIO_SHIFT))<<VIO_SHIFT)) + PIO_START )
52 #include <asm/types.h>
55 # define __REG(x) (*((volatile u32 *)io_p2v(x)))
58 * This __REG() version gives the same results as the one above, except
59 * that we are fooling gcc somehow so it generates far better and smaller
60 * assembly code for access to contigous registers. It's a shame that gcc
61 * doesn't guess this by itself.
63 typedef struct { volatile u32 offset
[4096]; } __regbase
;
64 # define __REGP(x) ((__regbase *)((x)&~4095))->offset[((x)&4095)>>2]
65 # define __REG(x) __REGP(io_p2v(x))
68 # define __PREG(x) (io_v2p((u32)&(x)))
72 # define __REG(x) io_p2v(x)
73 # define __PREG(x) io_v2p(x)
83 #endif /* _ASM_ARCH_HARDWARE_H */