2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 1994, 95, 96, 97, 98, 99, 2003 by Ralf Baechle
7 * Copyright (C) 1996 by Paul M. Antoine
8 * Copyright (C) 1999 Silicon Graphics
9 * Copyright (C) 2000 MIPS Technologies, Inc.
11 #ifndef _ASM_IRQFLAGS_H
12 #define _ASM_IRQFLAGS_H
16 #include <linux/compiler.h>
17 #include <asm/hazards.h>
20 " .macro arch_local_irq_enable \n"
24 #ifdef CONFIG_MIPS_MT_SMTC
25 " mfc0 $1, $2, 1 # SMTC - clear TCStatus.IXMT \n"
29 #elif defined(CONFIG_CPU_MIPSR2)
37 " irq_enable_hazard \n"
41 extern void smtc_ipi_replay(void);
43 static inline void arch_local_irq_enable(void)
45 #ifdef CONFIG_MIPS_MT_SMTC
47 * SMTC kernel needs to do a software replay of queued
48 * IPIs, at the cost of call overhead on each local_irq_enable()
53 "arch_local_irq_enable"
61 * For cli() we have to insert nops to make sure that the new value
62 * has actually arrived in the status register before the end of this
64 * R4000/R4400 need three nops, the R4600 two nops and the R10000 needs
68 * For TX49, operating only IE bit is not enough.
70 * If mfc0 $12 follows store and the mfc0 is last instruction of a
71 * page and fetching the next instruction causes TLB miss, the result
72 * of the mfc0 might wrongly contain EXL bit.
74 * ERT-TX49H2-027, ERT-TX49H3-012, ERT-TX49HL3-006, ERT-TX49H4-008
76 * Workaround: mask EXL bit of the result or place a nop before mfc0.
79 " .macro arch_local_irq_disable\n"
82 #ifdef CONFIG_MIPS_MT_SMTC
87 #elif defined(CONFIG_CPU_MIPSR2)
96 " irq_disable_hazard \n"
100 static inline void arch_local_irq_disable(void)
102 __asm__
__volatile__(
103 "arch_local_irq_disable"
110 " .macro arch_local_save_flags flags \n"
113 #ifdef CONFIG_MIPS_MT_SMTC
114 " mfc0 \\flags, $2, 1 \n"
116 " mfc0 \\flags, $12 \n"
121 static inline unsigned long arch_local_save_flags(void)
124 asm volatile("arch_local_save_flags %0" : "=r" (flags
));
129 " .macro arch_local_irq_save result \n"
133 #ifdef CONFIG_MIPS_MT_SMTC
134 " mfc0 \\result, $2, 1 \n"
135 " ori $1, \\result, 0x400 \n"
138 " andi \\result, \\result, 0x400 \n"
139 #elif defined(CONFIG_CPU_MIPSR2)
141 " andi \\result, 1 \n"
143 " mfc0 \\result, $12 \n"
144 " ori $1, \\result, 0x1f \n"
149 " irq_disable_hazard \n"
153 static inline unsigned long arch_local_irq_save(void)
156 asm volatile("arch_local_irq_save\t%0"
164 " .macro arch_local_irq_restore flags \n"
168 #ifdef CONFIG_MIPS_MT_SMTC
170 "andi \\flags, 0x400 \n"
174 "mtc0 \\flags, $2, 1 \n"
175 #elif defined(CONFIG_CPU_MIPSR2) && defined(CONFIG_IRQ_CPU)
177 * Slow, but doesn't suffer from a relatively unlikely race
178 * condition we're having since days 1.
180 " beqz \\flags, 1f \n"
184 #elif defined(CONFIG_CPU_MIPSR2)
186 * Fast, dangerous. Life is fun, life is good.
189 " ins $1, \\flags, 0, 1 \n"
193 " andi \\flags, 1 \n"
197 " mtc0 \\flags, $12 \n"
199 " irq_disable_hazard \n"
204 static inline void arch_local_irq_restore(unsigned long flags
)
206 unsigned long __tmp1
;
208 #ifdef CONFIG_MIPS_MT_SMTC
210 * SMTC kernel needs to do a software replay of queued
211 * IPIs, at the cost of branch and call overhead on each
212 * local_irq_restore()
214 if (unlikely(!(flags
& 0x0400)))
218 __asm__
__volatile__(
219 "arch_local_irq_restore\t%0"
225 static inline void __arch_local_irq_restore(unsigned long flags
)
227 unsigned long __tmp1
;
229 __asm__
__volatile__(
230 "arch_local_irq_restore\t%0"
236 static inline int arch_irqs_disabled_flags(unsigned long flags
)
238 #ifdef CONFIG_MIPS_MT_SMTC
240 * SMTC model uses TCStatus.IXMT to disable interrupts for a thread/CPU
242 return flags
& 0x400;
251 * Do the CPU's IRQ-state tracing from assembly code.
253 #ifdef CONFIG_TRACE_IRQFLAGS
254 /* Reload some registers clobbered by trace_hardirqs_on */
256 # define TRACE_IRQS_RELOAD_REGS \
257 LONG_L $11, PT_R11(sp); \
258 LONG_L $10, PT_R10(sp); \
259 LONG_L $9, PT_R9(sp); \
260 LONG_L $8, PT_R8(sp); \
261 LONG_L $7, PT_R7(sp); \
262 LONG_L $6, PT_R6(sp); \
263 LONG_L $5, PT_R5(sp); \
264 LONG_L $4, PT_R4(sp); \
267 # define TRACE_IRQS_RELOAD_REGS \
268 LONG_L $7, PT_R7(sp); \
269 LONG_L $6, PT_R6(sp); \
270 LONG_L $5, PT_R5(sp); \
271 LONG_L $4, PT_R4(sp); \
274 # define TRACE_IRQS_ON \
275 CLI; /* make sure trace_hardirqs_on() is called in kernel level */ \
276 jal trace_hardirqs_on
277 # define TRACE_IRQS_ON_RELOAD \
279 TRACE_IRQS_RELOAD_REGS
280 # define TRACE_IRQS_OFF \
281 jal trace_hardirqs_off
283 # define TRACE_IRQS_ON
284 # define TRACE_IRQS_ON_RELOAD
285 # define TRACE_IRQS_OFF
288 #endif /* _ASM_IRQFLAGS_H */