2 * linux/arch/arm/kernel/head.S
4 * Copyright (C) 1994-2002 Russell King
5 * Copyright (c) 2003 ARM Limited
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
12 * Kernel startup code for all 32-bit CPUs
14 #include <linux/linkage.h>
15 #include <linux/init.h>
17 #include <asm/assembler.h>
18 #include <asm/domain.h>
19 #include <asm/ptrace.h>
20 #include <asm/asm-offsets.h>
21 #include <asm/memory.h>
22 #include <asm/thread_info.h>
23 #include <asm/system.h>
25 #ifdef CONFIG_DEBUG_LL
26 #include <mach/debug-macro.S>
30 * swapper_pg_dir is the virtual address of the initial page table.
31 * We place the page tables 16K below KERNEL_RAM_VADDR. Therefore, we must
32 * make sure that KERNEL_RAM_VADDR is correctly set. Currently, we expect
33 * the least significant 16 bits to be 0x8000, but we could probably
34 * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
36 #define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
37 #if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
38 #error KERNEL_RAM_VADDR must start at 0xXXXX8000
42 .equ swapper_pg_dir, KERNEL_RAM_VADDR - 0x4000
44 .macro pgtbl, rd, phys
45 add \rd, \phys, #TEXT_OFFSET - 0x4000
48 #ifdef CONFIG_XIP_KERNEL
49 #define KERNEL_START XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
50 #define KERNEL_END _edata_loc
52 #define KERNEL_START KERNEL_RAM_VADDR
53 #define KERNEL_END _end
57 * Kernel startup entry point.
58 * ---------------------------
60 * This is normally called from the decompressor code. The requirements
61 * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
62 * r1 = machine nr, r2 = atags or dtb pointer.
64 * This code is mostly position independent, so if you link the kernel at
65 * 0xc0008000, you call this at __pa(0xc0008000).
67 * See linux/arch/arm/tools/mach-types for the complete list of machine
70 * We're trying to keep crap to a minimum; DO NOT add any machine specific
71 * crap here - that's what the boot loader (or in extreme, well justified
72 * circumstances, zImage) is for.
79 THUMB( adr r9, BSYM(1f) ) @ Kernel is always entered in ARM.
80 THUMB( bx r9 ) @ If this is a Thumb-2 kernel,
81 THUMB( .thumb ) @ switch to Thumb now.
84 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
86 mrc p15, 0, r9, c0, c0 @ get processor id
87 bl __lookup_processor_type @ r5=procinfo r9=cpuid
88 movs r10, r5 @ invalid processor (r5=0)?
89 THUMB( it eq ) @ force fixup-able long branch encoding
90 beq __error_p @ yes, error 'p'
92 #ifndef CONFIG_XIP_KERNEL
95 sub r4, r3, r4 @ (PHYS_OFFSET - PAGE_OFFSET)
96 add r8, r8, r4 @ PHYS_OFFSET
98 ldr r8, =PLAT_PHYS_OFFSET
102 * r1 = machine no, r2 = atags or dtb,
103 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
106 #ifdef CONFIG_SMP_ON_UP
109 #ifdef CONFIG_ARM_PATCH_PHYS_VIRT
112 bl __create_page_tables
115 * The following calls CPU specific code in a position independent
116 * manner. See arch/arm/mm/proc-*.S for details. r10 = base of
117 * xxx_proc_info structure selected by __lookup_processor_type
118 * above. On return, the CPU will be ready for the MMU to be
119 * turned on, and r0 will hold the CPU control register value.
121 ldr r13, =__mmap_switched @ address to jump to after
122 @ mmu has been enabled
123 adr lr, BSYM(1f) @ return (PIC) address
124 mov r8, r4 @ set TTBR1 to swapper_pg_dir
125 ARM( add pc, r10, #PROCINFO_INITFUNC )
126 THUMB( add r12, r10, #PROCINFO_INITFUNC )
131 #ifndef CONFIG_XIP_KERNEL
137 * Setup the initial page tables. We only setup the barest
138 * amount which are required to get the kernel running, which
139 * generally means mapping in the kernel code.
141 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
144 * r0, r3, r5-r7 corrupted
145 * r4 = physical page table address
147 __create_page_tables:
148 pgtbl r4, r8 @ page table address
151 * Clear the 16K level 1 swapper page table
163 ldr r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
166 * Create identity mapping to cater for __enable_mmu.
167 * This identity mapping will be removed by paging_init().
169 adr r0, __enable_mmu_loc
170 ldmia r0, {r3, r5, r6}
171 sub r0, r0, r3 @ virt->phys offset
172 add r5, r5, r0 @ phys __enable_mmu
173 add r6, r6, r0 @ phys __enable_mmu_end
177 1: orr r3, r7, r5, lsl #20 @ flags + kernel base
178 str r3, [r4, r5, lsl #2] @ identity mapping
180 addne r5, r5, #1 @ next section
184 * Now setup the pagetables for our kernel direct
189 orr r3, r7, r3, lsl #20
190 add r0, r4, #(KERNEL_START & 0xff000000) >> 18
191 str r3, [r0, #(KERNEL_START & 0x00f00000) >> 18]!
192 ldr r6, =(KERNEL_END - 1)
194 add r6, r4, r6, lsr #18
200 #ifdef CONFIG_XIP_KERNEL
202 * Map some ram to cover our .data and .bss areas.
204 add r3, r8, #TEXT_OFFSET
206 add r0, r4, #(KERNEL_RAM_VADDR & 0xff000000) >> 18
207 str r3, [r0, #(KERNEL_RAM_VADDR & 0x00f00000) >> 18]!
210 add r6, r4, r6, lsr #18
218 * Then map boot params address in r2 or
219 * the first 1MB of ram if boot params address is not specified.
225 add r3, r3, #PAGE_OFFSET
226 add r3, r4, r3, lsr #18
230 #ifdef CONFIG_DEBUG_LL
231 #ifndef CONFIG_DEBUG_ICEDCC
233 * Map in IO space for serial debugging.
234 * This allows debug messages to be output
235 * via a serial console before paging_init.
243 rsb r3, r3, #0x4000 @ PTRS_PER_PGD*sizeof(long)
244 cmp r3, #0x0800 @ limit to 512MB
248 ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
249 orr r3, r7, r3, lsl #20
255 #else /* CONFIG_DEBUG_ICEDCC */
256 /* we don't need any serial debugging mappings for ICEDCC */
257 ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
258 #endif /* !CONFIG_DEBUG_ICEDCC */
260 #if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
262 * If we're using the NetWinder or CATS, we also need to map
263 * in the 16550-type serial port for the debug messages
265 add r0, r4, #0xff000000 >> 18
266 orr r3, r7, #0x7c000000
269 #ifdef CONFIG_ARCH_RPC
271 * Map in screen at 0x02000000 & SCREEN2_BASE
272 * Similar reasons here - for debug. This is
273 * only for Acorn RiscPC architectures.
275 add r0, r4, #0x02000000 >> 18
276 orr r3, r7, #0x02000000
278 add r0, r4, #0xd8000000 >> 18
283 ENDPROC(__create_page_tables)
289 .long __enable_mmu_end
291 #if defined(CONFIG_SMP)
293 ENTRY(secondary_startup)
295 * Common entry point for secondary CPUs.
297 * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
298 * the processor type - there is no need to check the machine type
299 * as it has already been validated by the primary processor.
301 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9
302 mrc p15, 0, r9, c0, c0 @ get processor id
303 bl __lookup_processor_type
304 movs r10, r5 @ invalid processor?
305 moveq r0, #'p' @ yes, error 'p'
306 THUMB( it eq ) @ force fixup-able long branch encoding
310 * Use the page tables supplied from __cpu_up.
312 adr r4, __secondary_data
313 ldmia r4, {r5, r7, r12} @ address to jump to after
314 sub lr, r4, r5 @ mmu has been enabled
315 ldr r4, [r7, lr] @ get secondary_data.pgdir
317 ldr r8, [r7, lr] @ get secondary_data.swapper_pg_dir
318 adr lr, BSYM(__enable_mmu) @ return address
319 mov r13, r12 @ __secondary_switched address
320 ARM( add pc, r10, #PROCINFO_INITFUNC ) @ initialise processor
321 @ (return control reg)
322 THUMB( add r12, r10, #PROCINFO_INITFUNC )
324 ENDPROC(secondary_startup)
327 * r6 = &secondary_data
329 ENTRY(__secondary_switched)
330 ldr sp, [r7, #4] @ get secondary_data.stack
332 b secondary_start_kernel
333 ENDPROC(__secondary_switched)
337 .type __secondary_data, %object
341 .long __secondary_switched
342 #endif /* defined(CONFIG_SMP) */
347 * Setup common bits before finally enabling the MMU. Essentially
348 * this is just loading the page table pointer and domain access
351 * r0 = cp#15 control register
353 * r2 = atags or dtb pointer
354 * r4 = page table pointer
356 * r13 = *virtual* address to jump to upon completion
359 #ifdef CONFIG_ALIGNMENT_TRAP
364 #ifdef CONFIG_CPU_DCACHE_DISABLE
367 #ifdef CONFIG_CPU_BPREDICT_DISABLE
370 #ifdef CONFIG_CPU_ICACHE_DISABLE
373 mov r5, #(domain_val(DOMAIN_USER, DOMAIN_MANAGER) | \
374 domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \
375 domain_val(DOMAIN_TABLE, DOMAIN_MANAGER) | \
376 domain_val(DOMAIN_IO, DOMAIN_CLIENT))
377 mcr p15, 0, r5, c3, c0, 0 @ load domain access register
378 mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
380 ENDPROC(__enable_mmu)
383 * Enable the MMU. This completely changes the structure of the visible
384 * memory space. You will not be able to trace execution through this.
385 * If you have an enquiry about this, *please* check the linux-arm-kernel
386 * mailing list archives BEFORE sending another post to the list.
388 * r0 = cp#15 control register
390 * r2 = atags or dtb pointer
392 * r13 = *virtual* address to jump to upon completion
394 * other registers depend on the function called upon completion
399 mcr p15, 0, r0, c1, c0, 0 @ write control reg
400 mrc p15, 0, r3, c0, c0, 0 @ read id reg
405 ENDPROC(__turn_mmu_on)
408 #ifdef CONFIG_SMP_ON_UP
411 and r3, r9, #0x000f0000 @ architecture version
412 teq r3, #0x000f0000 @ CPU ID supported?
413 bne __fixup_smp_on_up @ no, assume UP
415 bic r3, r9, #0x00ff0000
416 bic r3, r3, #0x0000000f @ mask 0xff00fff0
418 orr r4, r4, #0x0000b000
419 orr r4, r4, #0x00000020 @ val 0x4100b020
420 teq r3, r4 @ ARM 11MPCore?
421 moveq pc, lr @ yes, assume SMP
423 mrc p15, 0, r0, c0, c0, 5 @ read MPIDR
424 and r0, r0, #0xc0000000 @ multiprocessing extensions and
425 teq r0, #0x80000000 @ not part of a uniprocessor system?
426 moveq pc, lr @ yes, assume SMP
434 b __do_fixup_smp_on_up
451 __do_fixup_smp_on_up:
455 ARM( str r6, [r0, r3] )
456 THUMB( add r0, r0, r3 )
458 THUMB( mov r6, r6, ror #16 ) @ Convert word order for big-endian.
460 THUMB( strh r6, [r0], #2 ) @ For Thumb-2, store as two halfwords
461 THUMB( mov r6, r6, lsr #16 ) @ to be robust against misaligned r3.
462 THUMB( strh r6, [r0] )
463 b __do_fixup_smp_on_up
464 ENDPROC(__do_fixup_smp_on_up)
467 stmfd sp!, {r4 - r6, lr}
471 bl __do_fixup_smp_on_up
472 ldmfd sp!, {r4 - r6, pc}
475 #ifdef CONFIG_ARM_PATCH_PHYS_VIRT
477 /* __fixup_pv_table - patch the stub instructions with the delta between
478 * PHYS_OFFSET and PAGE_OFFSET, which is assumed to be 16MiB aligned and
479 * can be expressed by an immediate shifter operand. The stub instruction
480 * has a form of '(add|sub) rd, rn, #imm'.
485 ldmia r0, {r3-r5, r7}
486 sub r3, r0, r3 @ PHYS_OFFSET - PAGE_OFFSET
487 add r4, r4, r3 @ adjust table start address
488 add r5, r5, r3 @ adjust table end address
489 add r7, r7, r3 @ adjust __pv_phys_offset address
490 str r8, [r7] @ save computed PHYS_OFFSET to __pv_phys_offset
491 #ifndef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
492 mov r6, r3, lsr #24 @ constant for add/sub instructions
493 teq r3, r6, lsl #24 @ must be 16MiB aligned
495 mov r6, r3, lsr #16 @ constant for add/sub instructions
496 teq r3, r6, lsl #16 @ must be 64kiB aligned
498 THUMB( it ne @ cross section branch )
500 str r6, [r7, #4] @ save to __pv_offset
502 ENDPROC(__fixup_pv_table)
506 .long __pv_table_begin
508 2: .long __pv_phys_offset
512 #ifdef CONFIG_THUMB2_KERNEL
513 #ifdef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
523 orr r0, r0, r7, lsl #12
533 orr r6, r6, r7, lsl #12
536 2: @ at this point the C flag is always clear
538 #ifdef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
540 tst ip, 0x0400 @ the i bit tells us LS or MS byte
542 cmp r0, #0 @ set C flag, and ...
543 biceq ip, 0x0400 @ immediate zero value has a special encoding
544 streqh ip, [r7] @ that requires the i bit cleared
548 orrcc ip, r6 @ mask in offset bits 31-24
549 orrcs ip, r0 @ mask in offset bits 23-16
552 ldrcc r7, [r4], #4 @ use branch for delay slot
556 #ifdef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
557 and r0, r6, #255 @ offset bits 23-16
558 mov r6, r6, lsr #8 @ offset bits 31-24
560 mov r0, #0 @ just in case...
564 bic ip, ip, #0x000000ff
565 tst ip, #0x400 @ rotate shift tells us LS or MS byte
566 orrne ip, ip, r6 @ mask in offset bits 31-24
567 orreq ip, ip, r0 @ mask in offset bits 23-16
570 ldrcc r7, [r4], #4 @ use branch for delay slot
574 ENDPROC(__fixup_a_pv_table)
576 ENTRY(fixup_pv_table)
577 stmfd sp!, {r4 - r7, lr}
578 ldr r2, 2f @ get address of __pv_phys_offset
579 mov r3, #0 @ no offset
580 mov r4, r0 @ r0 = table start
581 add r5, r0, r1 @ r1 = table size
582 ldr r6, [r2, #4] @ get __pv_offset
583 bl __fixup_a_pv_table
584 ldmfd sp!, {r4 - r7, pc}
585 ENDPROC(fixup_pv_table)
588 2: .long __pv_phys_offset
591 .globl __pv_phys_offset
592 .type __pv_phys_offset, %object
595 .size __pv_phys_offset, . - __pv_phys_offset
600 #include "head-common.S"