2 * Device Tree Source for AMCC Kilauea (405EX)
4 * Copyright 2007-2009 DENX Software Engineering, Stefan Roese <sr@denx.de>
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without
8 * any warranty of any kind, whether express or implied.
16 model = "amcc,kilauea";
17 compatible = "amcc,kilauea";
18 dcr-parent = <&{/cpus/cpu@0}>;
33 model = "PowerPC,405EX";
35 clock-frequency = <0>; /* Filled in by U-Boot */
36 timebase-frequency = <0>; /* Filled in by U-Boot */
37 i-cache-line-size = <32>;
38 d-cache-line-size = <32>;
39 i-cache-size = <16384>; /* 16 kB */
40 d-cache-size = <16384>; /* 16 kB */
42 dcr-access-method = "native";
47 device_type = "memory";
48 reg = <0x00000000 0x00000000>; /* Filled in by U-Boot */
51 UIC0: interrupt-controller {
52 compatible = "ibm,uic-405ex", "ibm,uic";
55 dcr-reg = <0x0c0 0x009>;
58 #interrupt-cells = <2>;
61 UIC1: interrupt-controller1 {
62 compatible = "ibm,uic-405ex","ibm,uic";
65 dcr-reg = <0x0d0 0x009>;
68 #interrupt-cells = <2>;
69 interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
70 interrupt-parent = <&UIC0>;
73 UIC2: interrupt-controller2 {
74 compatible = "ibm,uic-405ex","ibm,uic";
77 dcr-reg = <0x0e0 0x009>;
80 #interrupt-cells = <2>;
81 interrupts = <0x1c 0x4 0x1d 0x4>; /* cascade */
82 interrupt-parent = <&UIC0>;
86 compatible = "ibm,plb-405ex", "ibm,plb4";
90 clock-frequency = <0>; /* Filled in by U-Boot */
92 SDRAM0: memory-controller {
93 compatible = "ibm,sdram-405ex", "ibm,sdram-4xx-ddr2";
94 dcr-reg = <0x010 0x002>;
95 interrupt-parent = <&UIC2>;
96 interrupts = <0x5 0x4 /* ECC DED Error */
97 0x6 0x4>; /* ECC SEC Error */
100 CRYPTO: crypto@ef700000 {
101 compatible = "amcc,ppc405ex-crypto", "amcc,ppc4xx-crypto";
102 reg = <0xef700000 0x80400>;
103 interrupt-parent = <&UIC0>;
104 interrupts = <0x17 0x2>;
108 compatible = "ibm,mcmal-405ex", "ibm,mcmal2";
109 dcr-reg = <0x180 0x062>;
112 interrupt-parent = <&MAL0>;
113 interrupts = <0x0 0x1 0x2 0x3 0x4>;
114 #interrupt-cells = <1>;
115 #address-cells = <0>;
117 interrupt-map = </*TXEOB*/ 0x0 &UIC0 0xa 0x4
118 /*RXEOB*/ 0x1 &UIC0 0xb 0x4
119 /*SERR*/ 0x2 &UIC1 0x0 0x4
120 /*TXDE*/ 0x3 &UIC1 0x1 0x4
121 /*RXDE*/ 0x4 &UIC1 0x2 0x4>;
122 interrupt-map-mask = <0xffffffff>;
126 compatible = "ibm,opb-405ex", "ibm,opb";
127 #address-cells = <1>;
129 ranges = <0x80000000 0x80000000 0x10000000
130 0xef600000 0xef600000 0x00a00000
131 0xf0000000 0xf0000000 0x10000000>;
132 dcr-reg = <0x0a0 0x005>;
133 clock-frequency = <0>; /* Filled in by U-Boot */
136 compatible = "ibm,ebc-405ex", "ibm,ebc";
137 dcr-reg = <0x012 0x002>;
138 #address-cells = <2>;
140 clock-frequency = <0>; /* Filled in by U-Boot */
141 /* ranges property is supplied by U-Boot */
142 interrupts = <0x5 0x1>;
143 interrupt-parent = <&UIC1>;
146 compatible = "amd,s29gl512n", "cfi-flash";
148 reg = <0x00000000 0x00000000 0x04000000>;
149 #address-cells = <1>;
153 reg = <0x00000000 0x001e0000>;
157 reg = <0x001e0000 0x00020000>;
161 reg = <0x00200000 0x00200000>;
165 reg = <0x00400000 0x03b60000>;
169 reg = <0x03f60000 0x00040000>;
173 reg = <0x03fa0000 0x00060000>;
178 compatible = "ibm,ndfc";
179 reg = <0x00000001 0x00000000 0x00002000>;
181 bank-settings = <0x80002222>;
182 #address-cells = <1>;
186 #address-cells = <1>;
191 reg = <0x00000000 0x00100000>;
195 reg = <0x00000000 0x03f00000>;
201 UART0: serial@ef600200 {
202 device_type = "serial";
203 compatible = "ns16550";
204 reg = <0xef600200 0x00000008>;
205 virtual-reg = <0xef600200>;
206 clock-frequency = <0>; /* Filled in by U-Boot */
208 interrupt-parent = <&UIC0>;
209 interrupts = <0x1a 0x4>;
212 UART1: serial@ef600300 {
213 device_type = "serial";
214 compatible = "ns16550";
215 reg = <0xef600300 0x00000008>;
216 virtual-reg = <0xef600300>;
217 clock-frequency = <0>; /* Filled in by U-Boot */
219 interrupt-parent = <&UIC0>;
220 interrupts = <0x1 0x4>;
224 compatible = "ibm,iic-405ex", "ibm,iic";
225 reg = <0xef600400 0x00000014>;
226 interrupt-parent = <&UIC0>;
227 interrupts = <0x2 0x4>;
228 #address-cells = <1>;
232 compatible = "dallas,ds1338";
237 compatible = "dallas,ds1775";
243 compatible = "ibm,iic-405ex", "ibm,iic";
244 reg = <0xef600500 0x00000014>;
245 interrupt-parent = <&UIC0>;
246 interrupts = <0x7 0x4>;
249 RGMII0: emac-rgmii@ef600b00 {
250 compatible = "ibm,rgmii-405ex", "ibm,rgmii";
251 reg = <0xef600b00 0x00000104>;
255 EMAC0: ethernet@ef600900 {
256 linux,network-index = <0x0>;
257 device_type = "network";
258 compatible = "ibm,emac-405ex", "ibm,emac4sync";
259 interrupt-parent = <&EMAC0>;
260 interrupts = <0x0 0x1>;
261 #interrupt-cells = <1>;
262 #address-cells = <0>;
264 interrupt-map = </*Status*/ 0x0 &UIC0 0x18 0x4
265 /*Wake*/ 0x1 &UIC1 0x1d 0x4>;
266 reg = <0xef600900 0x000000c4>;
267 local-mac-address = [000000000000]; /* Filled in by U-Boot */
268 mal-device = <&MAL0>;
269 mal-tx-channel = <0>;
270 mal-rx-channel = <0>;
272 max-frame-size = <9000>;
273 rx-fifo-size = <4096>;
274 tx-fifo-size = <2048>;
276 phy-map = <0x00000000>;
277 rgmii-device = <&RGMII0>;
279 has-inverted-stacr-oc;
280 has-new-stacr-staopc;
283 EMAC1: ethernet@ef600a00 {
284 linux,network-index = <0x1>;
285 device_type = "network";
286 compatible = "ibm,emac-405ex", "ibm,emac4sync";
287 interrupt-parent = <&EMAC1>;
288 interrupts = <0x0 0x1>;
289 #interrupt-cells = <1>;
290 #address-cells = <0>;
292 interrupt-map = </*Status*/ 0x0 &UIC0 0x19 0x4
293 /*Wake*/ 0x1 &UIC1 0x1f 0x4>;
294 reg = <0xef600a00 0x000000c4>;
295 local-mac-address = [000000000000]; /* Filled in by U-Boot */
296 mal-device = <&MAL0>;
297 mal-tx-channel = <1>;
298 mal-rx-channel = <1>;
300 max-frame-size = <9000>;
301 rx-fifo-size = <4096>;
302 tx-fifo-size = <2048>;
304 phy-map = <0x00000000>;
305 rgmii-device = <&RGMII0>;
307 has-inverted-stacr-oc;
308 has-new-stacr-staopc;
312 PCIE0: pciex@0a0000000 {
314 #interrupt-cells = <1>;
316 #address-cells = <3>;
317 compatible = "ibm,plb-pciex-405ex", "ibm,plb-pciex";
319 port = <0x0>; /* port number */
320 reg = <0xa0000000 0x20000000 /* Config space access */
321 0xef000000 0x00001000>; /* Registers */
322 dcr-reg = <0x040 0x020>;
325 /* Outbound ranges, one memory and one IO,
326 * later cannot be changed
328 ranges = <0x02000000 0x00000000 0x80000000 0x90000000 0x00000000 0x08000000
329 0x01000000 0x00000000 0x00000000 0xe0000000 0x00000000 0x00010000>;
331 /* Inbound 2GB range starting at 0 */
332 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x80000000>;
334 /* This drives busses 0x00 to 0x3f */
335 bus-range = <0x0 0x3f>;
337 /* Legacy interrupts (note the weird polarity, the bridge seems
338 * to invert PCIe legacy interrupts).
339 * We are de-swizzling here because the numbers are actually for
340 * port of the root complex virtual P2P bridge. But I want
341 * to avoid putting a node for it in the tree, so the numbers
342 * below are basically de-swizzled numbers.
343 * The real slot is on idsel 0, so the swizzling is 1:1
345 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
347 0x0 0x0 0x0 0x1 &UIC2 0x0 0x4 /* swizzled int A */
348 0x0 0x0 0x0 0x2 &UIC2 0x1 0x4 /* swizzled int B */
349 0x0 0x0 0x0 0x3 &UIC2 0x2 0x4 /* swizzled int C */
350 0x0 0x0 0x0 0x4 &UIC2 0x3 0x4 /* swizzled int D */>;
353 PCIE1: pciex@0c0000000 {
355 #interrupt-cells = <1>;
357 #address-cells = <3>;
358 compatible = "ibm,plb-pciex-405ex", "ibm,plb-pciex";
360 port = <0x1>; /* port number */
361 reg = <0xc0000000 0x20000000 /* Config space access */
362 0xef001000 0x00001000>; /* Registers */
363 dcr-reg = <0x060 0x020>;
366 /* Outbound ranges, one memory and one IO,
367 * later cannot be changed
369 ranges = <0x02000000 0x00000000 0x80000000 0x98000000 0x00000000 0x08000000
370 0x01000000 0x00000000 0x00000000 0xe0010000 0x00000000 0x00010000>;
372 /* Inbound 2GB range starting at 0 */
373 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x80000000>;
375 /* This drives busses 0x40 to 0x7f */
376 bus-range = <0x40 0x7f>;
378 /* Legacy interrupts (note the weird polarity, the bridge seems
379 * to invert PCIe legacy interrupts).
380 * We are de-swizzling here because the numbers are actually for
381 * port of the root complex virtual P2P bridge. But I want
382 * to avoid putting a node for it in the tree, so the numbers
383 * below are basically de-swizzled numbers.
384 * The real slot is on idsel 0, so the swizzling is 1:1
386 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
388 0x0 0x0 0x0 0x1 &UIC2 0xb 0x4 /* swizzled int A */
389 0x0 0x0 0x0 0x2 &UIC2 0xc 0x4 /* swizzled int B */
390 0x0 0x0 0x0 0x3 &UIC2 0xd 0x4 /* swizzled int C */
391 0x0 0x0 0x0 0x4 &UIC2 0xe 0x4 /* swizzled int D */>;