1 // SPDX-License-Identifier: GPL-2.0
2 /* Copyright (c) 2018, Sensor-Technik Wiedemann GmbH
3 * Copyright (c) 2018-2019, Vladimir Oltean <olteanv@gmail.com>
6 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
8 #include <linux/delay.h>
9 #include <linux/module.h>
10 #include <linux/printk.h>
11 #include <linux/spi/spi.h>
12 #include <linux/errno.h>
13 #include <linux/gpio/consumer.h>
14 #include <linux/phylink.h>
16 #include <linux/of_net.h>
17 #include <linux/of_mdio.h>
18 #include <linux/netdev_features.h>
19 #include <linux/netdevice.h>
20 #include <linux/if_bridge.h>
21 #include <linux/if_ether.h>
22 #include <linux/dsa/8021q.h>
23 #include <linux/units.h>
26 #include "sja1105_tas.h"
28 #define SJA1105_UNKNOWN_MULTICAST 0x010000000000ull
30 /* Configure the optional reset pin and bring up switch */
31 static int sja1105_hw_reset(struct device
*dev
, unsigned int pulse_len
,
32 unsigned int startup_delay
)
34 struct gpio_desc
*gpio
;
36 gpio
= gpiod_get_optional(dev
, "reset", GPIOD_OUT_HIGH
);
43 gpiod_set_value_cansleep(gpio
, 1);
44 /* Wait for minimum reset pulse length */
46 gpiod_set_value_cansleep(gpio
, 0);
47 /* Wait until chip is ready after reset */
48 msleep(startup_delay
);
56 sja1105_port_allow_traffic(struct sja1105_l2_forwarding_entry
*l2_fwd
,
57 int from
, int to
, bool allow
)
60 l2_fwd
[from
].reach_port
|= BIT(to
);
62 l2_fwd
[from
].reach_port
&= ~BIT(to
);
65 static bool sja1105_can_forward(struct sja1105_l2_forwarding_entry
*l2_fwd
,
68 return !!(l2_fwd
[from
].reach_port
& BIT(to
));
71 static int sja1105_is_vlan_configured(struct sja1105_private
*priv
, u16 vid
)
73 struct sja1105_vlan_lookup_entry
*vlan
;
76 vlan
= priv
->static_config
.tables
[BLK_IDX_VLAN_LOOKUP
].entries
;
77 count
= priv
->static_config
.tables
[BLK_IDX_VLAN_LOOKUP
].entry_count
;
79 for (i
= 0; i
< count
; i
++)
80 if (vlan
[i
].vlanid
== vid
)
83 /* Return an invalid entry index if not found */
87 static int sja1105_drop_untagged(struct dsa_switch
*ds
, int port
, bool drop
)
89 struct sja1105_private
*priv
= ds
->priv
;
90 struct sja1105_mac_config_entry
*mac
;
92 mac
= priv
->static_config
.tables
[BLK_IDX_MAC_CONFIG
].entries
;
94 if (mac
[port
].drpuntag
== drop
)
97 mac
[port
].drpuntag
= drop
;
99 return sja1105_dynamic_config_write(priv
, BLK_IDX_MAC_CONFIG
, port
,
103 static int sja1105_pvid_apply(struct sja1105_private
*priv
, int port
, u16 pvid
)
105 struct sja1105_mac_config_entry
*mac
;
107 mac
= priv
->static_config
.tables
[BLK_IDX_MAC_CONFIG
].entries
;
109 if (mac
[port
].vlanid
== pvid
)
112 mac
[port
].vlanid
= pvid
;
114 return sja1105_dynamic_config_write(priv
, BLK_IDX_MAC_CONFIG
, port
,
118 static int sja1105_commit_pvid(struct dsa_switch
*ds
, int port
)
120 struct dsa_port
*dp
= dsa_to_port(ds
, port
);
121 struct net_device
*br
= dsa_port_bridge_dev_get(dp
);
122 struct sja1105_private
*priv
= ds
->priv
;
123 struct sja1105_vlan_lookup_entry
*vlan
;
124 bool drop_untagged
= false;
128 if (br
&& br_vlan_enabled(br
))
129 pvid
= priv
->bridge_pvid
[port
];
131 pvid
= priv
->tag_8021q_pvid
[port
];
133 rc
= sja1105_pvid_apply(priv
, port
, pvid
);
137 /* Only force dropping of untagged packets when the port is under a
138 * VLAN-aware bridge. When the tag_8021q pvid is used, we are
139 * deliberately removing the RX VLAN from the port's VMEMB_PORT list,
140 * to prevent DSA tag spoofing from the link partner. Untagged packets
141 * are the only ones that should be received with tag_8021q, so
142 * definitely don't drop them.
144 if (pvid
== priv
->bridge_pvid
[port
]) {
145 vlan
= priv
->static_config
.tables
[BLK_IDX_VLAN_LOOKUP
].entries
;
147 match
= sja1105_is_vlan_configured(priv
, pvid
);
149 if (match
< 0 || !(vlan
[match
].vmemb_port
& BIT(port
)))
150 drop_untagged
= true;
153 if (dsa_is_cpu_port(ds
, port
) || dsa_is_dsa_port(ds
, port
))
154 drop_untagged
= true;
156 return sja1105_drop_untagged(ds
, port
, drop_untagged
);
159 static int sja1105_init_mac_settings(struct sja1105_private
*priv
)
161 struct sja1105_mac_config_entry default_mac
= {
162 /* Enable all 8 priority queues on egress.
163 * Every queue i holds top[i] - base[i] frames.
164 * Sum of top[i] - base[i] is 511 (max hardware limit).
166 .top
= {0x3F, 0x7F, 0xBF, 0xFF, 0x13F, 0x17F, 0x1BF, 0x1FF},
167 .base
= {0x0, 0x40, 0x80, 0xC0, 0x100, 0x140, 0x180, 0x1C0},
168 .enabled
= {true, true, true, true, true, true, true, true},
169 /* Keep standard IFG of 12 bytes on egress. */
171 /* Always put the MAC speed in automatic mode, where it can be
172 * adjusted at runtime by PHYLINK.
174 .speed
= priv
->info
->port_speed
[SJA1105_SPEED_AUTO
],
175 /* No static correction for 1-step 1588 events */
178 /* Disable aging for critical TTEthernet traffic */
180 /* Internal VLAN (pvid) to apply to untagged ingress */
185 /* Don't drop traffic with other EtherType than ETH_P_IP */
187 /* Don't drop double-tagged traffic */
189 /* Don't drop untagged traffic */
191 /* Don't retag 802.1p (VID 0) traffic with the pvid */
193 /* Disable learning and I/O on user ports by default -
194 * STP will enable it.
200 struct sja1105_mac_config_entry
*mac
;
201 struct dsa_switch
*ds
= priv
->ds
;
202 struct sja1105_table
*table
;
205 table
= &priv
->static_config
.tables
[BLK_IDX_MAC_CONFIG
];
207 /* Discard previous MAC Configuration Table */
208 if (table
->entry_count
) {
209 kfree(table
->entries
);
210 table
->entry_count
= 0;
213 table
->entries
= kcalloc(table
->ops
->max_entry_count
,
214 table
->ops
->unpacked_entry_size
, GFP_KERNEL
);
218 table
->entry_count
= table
->ops
->max_entry_count
;
220 mac
= table
->entries
;
222 list_for_each_entry(dp
, &ds
->dst
->ports
, list
) {
226 mac
[dp
->index
] = default_mac
;
228 /* Let sja1105_bridge_stp_state_set() keep address learning
229 * enabled for the DSA ports. CPU ports use software-assisted
230 * learning to ensure that only FDB entries belonging to the
231 * bridge are learned, and that they are learned towards all
232 * CPU ports in a cross-chip topology if multiple CPU ports
235 if (dsa_port_is_dsa(dp
))
238 /* Disallow untagged packets from being received on the
241 if (dsa_port_is_cpu(dp
) || dsa_port_is_dsa(dp
))
242 mac
[dp
->index
].drpuntag
= true;
248 static int sja1105_init_mii_settings(struct sja1105_private
*priv
)
250 struct device
*dev
= &priv
->spidev
->dev
;
251 struct sja1105_xmii_params_entry
*mii
;
252 struct dsa_switch
*ds
= priv
->ds
;
253 struct sja1105_table
*table
;
256 table
= &priv
->static_config
.tables
[BLK_IDX_XMII_PARAMS
];
258 /* Discard previous xMII Mode Parameters Table */
259 if (table
->entry_count
) {
260 kfree(table
->entries
);
261 table
->entry_count
= 0;
264 table
->entries
= kcalloc(table
->ops
->max_entry_count
,
265 table
->ops
->unpacked_entry_size
, GFP_KERNEL
);
269 /* Override table based on PHYLINK DT bindings */
270 table
->entry_count
= table
->ops
->max_entry_count
;
272 mii
= table
->entries
;
274 for (i
= 0; i
< ds
->num_ports
; i
++) {
275 sja1105_mii_role_t role
= XMII_MAC
;
277 if (dsa_is_unused_port(priv
->ds
, i
))
280 switch (priv
->phy_mode
[i
]) {
281 case PHY_INTERFACE_MODE_INTERNAL
:
282 if (priv
->info
->internal_phy
[i
] == SJA1105_NO_PHY
)
285 mii
->xmii_mode
[i
] = XMII_MODE_MII
;
286 if (priv
->info
->internal_phy
[i
] == SJA1105_PHY_BASE_TX
)
287 mii
->special
[i
] = true;
290 case PHY_INTERFACE_MODE_REVMII
:
293 case PHY_INTERFACE_MODE_MII
:
294 if (!priv
->info
->supports_mii
[i
])
297 mii
->xmii_mode
[i
] = XMII_MODE_MII
;
299 case PHY_INTERFACE_MODE_REVRMII
:
302 case PHY_INTERFACE_MODE_RMII
:
303 if (!priv
->info
->supports_rmii
[i
])
306 mii
->xmii_mode
[i
] = XMII_MODE_RMII
;
308 case PHY_INTERFACE_MODE_RGMII
:
309 case PHY_INTERFACE_MODE_RGMII_ID
:
310 case PHY_INTERFACE_MODE_RGMII_RXID
:
311 case PHY_INTERFACE_MODE_RGMII_TXID
:
312 if (!priv
->info
->supports_rgmii
[i
])
315 mii
->xmii_mode
[i
] = XMII_MODE_RGMII
;
317 case PHY_INTERFACE_MODE_SGMII
:
318 if (!priv
->info
->supports_sgmii
[i
])
321 mii
->xmii_mode
[i
] = XMII_MODE_SGMII
;
322 mii
->special
[i
] = true;
324 case PHY_INTERFACE_MODE_2500BASEX
:
325 if (!priv
->info
->supports_2500basex
[i
])
328 mii
->xmii_mode
[i
] = XMII_MODE_SGMII
;
329 mii
->special
[i
] = true;
333 dev_err(dev
, "Unsupported PHY mode %s on port %d!\n",
334 phy_modes(priv
->phy_mode
[i
]), i
);
338 mii
->phy_mac
[i
] = role
;
343 static int sja1105_init_static_fdb(struct sja1105_private
*priv
)
345 struct sja1105_l2_lookup_entry
*l2_lookup
;
346 struct sja1105_table
*table
;
349 table
= &priv
->static_config
.tables
[BLK_IDX_L2_LOOKUP
];
351 /* We only populate the FDB table through dynamic L2 Address Lookup
352 * entries, except for a special entry at the end which is a catch-all
353 * for unknown multicast and will be used to control flooding domain.
355 if (table
->entry_count
) {
356 kfree(table
->entries
);
357 table
->entry_count
= 0;
360 if (!priv
->info
->can_limit_mcast_flood
)
363 table
->entries
= kcalloc(1, table
->ops
->unpacked_entry_size
,
368 table
->entry_count
= 1;
369 l2_lookup
= table
->entries
;
371 /* All L2 multicast addresses have an odd first octet */
372 l2_lookup
[0].macaddr
= SJA1105_UNKNOWN_MULTICAST
;
373 l2_lookup
[0].mask_macaddr
= SJA1105_UNKNOWN_MULTICAST
;
374 l2_lookup
[0].lockeds
= true;
375 l2_lookup
[0].index
= SJA1105_MAX_L2_LOOKUP_COUNT
- 1;
377 /* Flood multicast to every port by default */
378 for (port
= 0; port
< priv
->ds
->num_ports
; port
++)
379 if (!dsa_is_unused_port(priv
->ds
, port
))
380 l2_lookup
[0].destports
|= BIT(port
);
385 static int sja1105_init_l2_lookup_params(struct sja1105_private
*priv
)
387 struct sja1105_l2_lookup_params_entry default_l2_lookup_params
= {
388 /* Learned FDB entries are forgotten after 300 seconds */
389 .maxage
= SJA1105_AGEING_TIME_MS(300000),
390 /* All entries within a FDB bin are available for learning */
391 .dyn_tbsz
= SJA1105ET_FDB_BIN_SIZE
,
392 /* And the P/Q/R/S equivalent setting: */
394 /* 2^8 + 2^5 + 2^3 + 2^2 + 2^1 + 1 in Koopman notation */
396 /* Always use Independent VLAN Learning (IVL) */
397 .shared_learn
= false,
398 /* Don't discard management traffic based on ENFPORT -
399 * we don't perform SMAC port enforcement anyway, so
400 * what we are setting here doesn't matter.
402 .no_enf_hostprt
= false,
403 /* Don't learn SMAC for mac_fltres1 and mac_fltres0.
404 * Maybe correlate with no_linklocal_learn from bridge driver?
406 .no_mgmt_learn
= true,
409 /* Dynamically learned FDB entries can overwrite other (older)
410 * dynamic FDB entries
415 struct dsa_switch
*ds
= priv
->ds
;
416 int port
, num_used_ports
= 0;
417 struct sja1105_table
*table
;
420 for (port
= 0; port
< ds
->num_ports
; port
++)
421 if (!dsa_is_unused_port(ds
, port
))
424 max_fdb_entries
= SJA1105_MAX_L2_LOOKUP_COUNT
/ num_used_ports
;
426 for (port
= 0; port
< ds
->num_ports
; port
++) {
427 if (dsa_is_unused_port(ds
, port
))
430 default_l2_lookup_params
.maxaddrp
[port
] = max_fdb_entries
;
433 table
= &priv
->static_config
.tables
[BLK_IDX_L2_LOOKUP_PARAMS
];
435 if (table
->entry_count
) {
436 kfree(table
->entries
);
437 table
->entry_count
= 0;
440 table
->entries
= kcalloc(table
->ops
->max_entry_count
,
441 table
->ops
->unpacked_entry_size
, GFP_KERNEL
);
445 table
->entry_count
= table
->ops
->max_entry_count
;
447 /* This table only has a single entry */
448 ((struct sja1105_l2_lookup_params_entry
*)table
->entries
)[0] =
449 default_l2_lookup_params
;
454 /* Set up a default VLAN for untagged traffic injected from the CPU
455 * using management routes (e.g. STP, PTP) as opposed to tag_8021q.
456 * All DT-defined ports are members of this VLAN, and there are no
457 * restrictions on forwarding (since the CPU selects the destination).
458 * Frames from this VLAN will always be transmitted as untagged, and
459 * neither the bridge nor the 8021q module cannot create this VLAN ID.
461 static int sja1105_init_static_vlan(struct sja1105_private
*priv
)
463 struct sja1105_table
*table
;
464 struct sja1105_vlan_lookup_entry pvid
= {
465 .type_entry
= SJA1110_VLAN_D_TAG
,
471 .vlanid
= SJA1105_DEFAULT_VLAN
,
473 struct dsa_switch
*ds
= priv
->ds
;
476 table
= &priv
->static_config
.tables
[BLK_IDX_VLAN_LOOKUP
];
478 if (table
->entry_count
) {
479 kfree(table
->entries
);
480 table
->entry_count
= 0;
483 table
->entries
= kzalloc(table
->ops
->unpacked_entry_size
,
488 table
->entry_count
= 1;
490 for (port
= 0; port
< ds
->num_ports
; port
++) {
491 if (dsa_is_unused_port(ds
, port
))
494 pvid
.vmemb_port
|= BIT(port
);
495 pvid
.vlan_bc
|= BIT(port
);
496 pvid
.tag_port
&= ~BIT(port
);
498 if (dsa_is_cpu_port(ds
, port
) || dsa_is_dsa_port(ds
, port
)) {
499 priv
->tag_8021q_pvid
[port
] = SJA1105_DEFAULT_VLAN
;
500 priv
->bridge_pvid
[port
] = SJA1105_DEFAULT_VLAN
;
504 ((struct sja1105_vlan_lookup_entry
*)table
->entries
)[0] = pvid
;
508 static int sja1105_init_l2_forwarding(struct sja1105_private
*priv
)
510 struct sja1105_l2_forwarding_entry
*l2fwd
;
511 struct dsa_switch
*ds
= priv
->ds
;
512 struct dsa_switch_tree
*dst
;
513 struct sja1105_table
*table
;
518 table
= &priv
->static_config
.tables
[BLK_IDX_L2_FORWARDING
];
520 if (table
->entry_count
) {
521 kfree(table
->entries
);
522 table
->entry_count
= 0;
525 table
->entries
= kcalloc(table
->ops
->max_entry_count
,
526 table
->ops
->unpacked_entry_size
, GFP_KERNEL
);
530 table
->entry_count
= table
->ops
->max_entry_count
;
532 l2fwd
= table
->entries
;
534 /* First 5 entries in the L2 Forwarding Table define the forwarding
535 * rules and the VLAN PCP to ingress queue mapping.
536 * Set up the ingress queue mapping first.
538 for (port
= 0; port
< ds
->num_ports
; port
++) {
539 if (dsa_is_unused_port(ds
, port
))
542 for (tc
= 0; tc
< SJA1105_NUM_TC
; tc
++)
543 l2fwd
[port
].vlan_pmap
[tc
] = tc
;
546 /* Then manage the forwarding domain for user ports. These can forward
547 * only to the always-on domain (CPU port and DSA links)
549 for (from
= 0; from
< ds
->num_ports
; from
++) {
550 if (!dsa_is_user_port(ds
, from
))
553 for (to
= 0; to
< ds
->num_ports
; to
++) {
554 if (!dsa_is_cpu_port(ds
, to
) &&
555 !dsa_is_dsa_port(ds
, to
))
558 l2fwd
[from
].bc_domain
|= BIT(to
);
559 l2fwd
[from
].fl_domain
|= BIT(to
);
561 sja1105_port_allow_traffic(l2fwd
, from
, to
, true);
565 /* Then manage the forwarding domain for DSA links and CPU ports (the
566 * always-on domain). These can send packets to any enabled port except
569 for (from
= 0; from
< ds
->num_ports
; from
++) {
570 if (!dsa_is_cpu_port(ds
, from
) && !dsa_is_dsa_port(ds
, from
))
573 for (to
= 0; to
< ds
->num_ports
; to
++) {
574 if (dsa_is_unused_port(ds
, to
))
580 l2fwd
[from
].bc_domain
|= BIT(to
);
581 l2fwd
[from
].fl_domain
|= BIT(to
);
583 sja1105_port_allow_traffic(l2fwd
, from
, to
, true);
587 /* In odd topologies ("H" connections where there is a DSA link to
588 * another switch which also has its own CPU port), TX packets can loop
589 * back into the system (they are flooded from CPU port 1 to the DSA
590 * link, and from there to CPU port 2). Prevent this from happening by
591 * cutting RX from DSA links towards our CPU port, if the remote switch
592 * has its own CPU port and therefore doesn't need ours for network
597 list_for_each_entry(dl
, &dst
->rtable
, list
) {
598 if (dl
->dp
->ds
!= ds
|| dl
->link_dp
->cpu_dp
== dl
->dp
->cpu_dp
)
601 from
= dl
->dp
->index
;
602 to
= dsa_upstream_port(ds
, from
);
605 "H topology detected, cutting RX from DSA link %d to CPU port %d to prevent TX packet loops\n",
608 sja1105_port_allow_traffic(l2fwd
, from
, to
, false);
610 l2fwd
[from
].bc_domain
&= ~BIT(to
);
611 l2fwd
[from
].fl_domain
&= ~BIT(to
);
614 /* Finally, manage the egress flooding domain. All ports start up with
615 * flooding enabled, including the CPU port and DSA links.
617 for (port
= 0; port
< ds
->num_ports
; port
++) {
618 if (dsa_is_unused_port(ds
, port
))
621 priv
->ucast_egress_floods
|= BIT(port
);
622 priv
->bcast_egress_floods
|= BIT(port
);
625 /* Next 8 entries define VLAN PCP mapping from ingress to egress.
626 * Create a one-to-one mapping.
628 for (tc
= 0; tc
< SJA1105_NUM_TC
; tc
++) {
629 for (port
= 0; port
< ds
->num_ports
; port
++) {
630 if (dsa_is_unused_port(ds
, port
))
633 l2fwd
[ds
->num_ports
+ tc
].vlan_pmap
[port
] = tc
;
636 l2fwd
[ds
->num_ports
+ tc
].type_egrpcp2outputq
= true;
642 static int sja1110_init_pcp_remapping(struct sja1105_private
*priv
)
644 struct sja1110_pcp_remapping_entry
*pcp_remap
;
645 struct dsa_switch
*ds
= priv
->ds
;
646 struct sja1105_table
*table
;
649 table
= &priv
->static_config
.tables
[BLK_IDX_PCP_REMAPPING
];
651 /* Nothing to do for SJA1105 */
652 if (!table
->ops
->max_entry_count
)
655 if (table
->entry_count
) {
656 kfree(table
->entries
);
657 table
->entry_count
= 0;
660 table
->entries
= kcalloc(table
->ops
->max_entry_count
,
661 table
->ops
->unpacked_entry_size
, GFP_KERNEL
);
665 table
->entry_count
= table
->ops
->max_entry_count
;
667 pcp_remap
= table
->entries
;
669 /* Repeat the configuration done for vlan_pmap */
670 for (port
= 0; port
< ds
->num_ports
; port
++) {
671 if (dsa_is_unused_port(ds
, port
))
674 for (tc
= 0; tc
< SJA1105_NUM_TC
; tc
++)
675 pcp_remap
[port
].egrpcp
[tc
] = tc
;
681 static int sja1105_init_l2_forwarding_params(struct sja1105_private
*priv
)
683 struct sja1105_l2_forwarding_params_entry
*l2fwd_params
;
684 struct sja1105_table
*table
;
686 table
= &priv
->static_config
.tables
[BLK_IDX_L2_FORWARDING_PARAMS
];
688 if (table
->entry_count
) {
689 kfree(table
->entries
);
690 table
->entry_count
= 0;
693 table
->entries
= kcalloc(table
->ops
->max_entry_count
,
694 table
->ops
->unpacked_entry_size
, GFP_KERNEL
);
698 table
->entry_count
= table
->ops
->max_entry_count
;
700 /* This table only has a single entry */
701 l2fwd_params
= table
->entries
;
703 /* Disallow dynamic reconfiguration of vlan_pmap */
704 l2fwd_params
->max_dynp
= 0;
705 /* Use a single memory partition for all ingress queues */
706 l2fwd_params
->part_spc
[0] = priv
->info
->max_frame_mem
;
711 void sja1105_frame_memory_partitioning(struct sja1105_private
*priv
)
713 struct sja1105_l2_forwarding_params_entry
*l2_fwd_params
;
714 struct sja1105_vl_forwarding_params_entry
*vl_fwd_params
;
715 struct sja1105_table
*table
;
717 table
= &priv
->static_config
.tables
[BLK_IDX_L2_FORWARDING_PARAMS
];
718 l2_fwd_params
= table
->entries
;
719 l2_fwd_params
->part_spc
[0] = SJA1105_MAX_FRAME_MEMORY
;
721 /* If we have any critical-traffic virtual links, we need to reserve
722 * some frame buffer memory for them. At the moment, hardcode the value
723 * at 100 blocks of 128 bytes of memory each. This leaves 829 blocks
724 * remaining for best-effort traffic. TODO: figure out a more flexible
725 * way to perform the frame buffer partitioning.
727 if (!priv
->static_config
.tables
[BLK_IDX_VL_FORWARDING
].entry_count
)
730 table
= &priv
->static_config
.tables
[BLK_IDX_VL_FORWARDING_PARAMS
];
731 vl_fwd_params
= table
->entries
;
733 l2_fwd_params
->part_spc
[0] -= SJA1105_VL_FRAME_MEMORY
;
734 vl_fwd_params
->partspc
[0] = SJA1105_VL_FRAME_MEMORY
;
737 /* SJA1110 TDMACONFIGIDX values:
739 * | 100 Mbps ports | 1Gbps ports | 2.5Gbps ports | Disabled ports
740 * -----+----------------+---------------+---------------+---------------
741 * 0 | 0, [5:10] | [1:2] | [3:4] | retag
742 * 1 |0, [5:10], retag| [1:2] | [3:4] | -
743 * 2 | 0, [5:10] | [1:3], retag | 4 | -
744 * 3 | 0, [5:10] |[1:2], 4, retag| 3 | -
745 * 4 | 0, 2, [5:10] | 1, retag | [3:4] | -
746 * 5 | 0, 1, [5:10] | 2, retag | [3:4] | -
747 * 14 | 0, [5:10] | [1:4], retag | - | -
748 * 15 | [5:10] | [0:4], retag | - | -
750 static void sja1110_select_tdmaconfigidx(struct sja1105_private
*priv
)
752 struct sja1105_general_params_entry
*general_params
;
753 struct sja1105_table
*table
;
754 bool port_1_is_base_tx
;
759 if (priv
->info
->device_id
!= SJA1110_DEVICE_ID
)
762 table
= &priv
->static_config
.tables
[BLK_IDX_GENERAL_PARAMS
];
763 general_params
= table
->entries
;
765 /* All the settings below are "as opposed to SGMII", which is the
766 * other pinmuxing option.
768 port_1_is_base_tx
= priv
->phy_mode
[1] == PHY_INTERFACE_MODE_INTERNAL
;
769 port_3_is_2500
= priv
->phy_mode
[3] == PHY_INTERFACE_MODE_2500BASEX
;
770 port_4_is_2500
= priv
->phy_mode
[4] == PHY_INTERFACE_MODE_2500BASEX
;
772 if (port_1_is_base_tx
)
773 /* Retagging port will operate at 1 Gbps */
775 else if (port_3_is_2500
&& port_4_is_2500
)
776 /* Retagging port will operate at 100 Mbps */
778 else if (port_3_is_2500
)
779 /* Retagging port will operate at 1 Gbps */
781 else if (port_4_is_2500
)
782 /* Retagging port will operate at 1 Gbps */
785 /* Retagging port will operate at 1 Gbps */
788 general_params
->tdmaconfigidx
= tdmaconfigidx
;
791 static int sja1105_init_topology(struct sja1105_private
*priv
,
792 struct sja1105_general_params_entry
*general_params
)
794 struct dsa_switch
*ds
= priv
->ds
;
797 /* The host port is the destination for traffic matching mac_fltres1
798 * and mac_fltres0 on all ports except itself. Default to an invalid
801 general_params
->host_port
= ds
->num_ports
;
803 /* Link-local traffic received on casc_port will be forwarded
804 * to host_port without embedding the source port and device ID
805 * info in the destination MAC address, and no RX timestamps will be
806 * taken either (presumably because it is a cascaded port and a
807 * downstream SJA switch already did that).
808 * To disable the feature, we need to do different things depending on
809 * switch generation. On SJA1105 we need to set an invalid port, while
810 * on SJA1110 which support multiple cascaded ports, this field is a
811 * bitmask so it must be left zero.
813 if (!priv
->info
->multiple_cascade_ports
)
814 general_params
->casc_port
= ds
->num_ports
;
816 for (port
= 0; port
< ds
->num_ports
; port
++) {
817 bool is_upstream
= dsa_is_upstream_port(ds
, port
);
818 bool is_dsa_link
= dsa_is_dsa_port(ds
, port
);
820 /* Upstream ports can be dedicated CPU ports or
821 * upstream-facing DSA links
824 if (general_params
->host_port
== ds
->num_ports
) {
825 general_params
->host_port
= port
;
828 "Port %llu is already a host port, configuring %d as one too is not supported\n",
829 general_params
->host_port
, port
);
834 /* Cascade ports are downstream-facing DSA links */
835 if (is_dsa_link
&& !is_upstream
) {
836 if (priv
->info
->multiple_cascade_ports
) {
837 general_params
->casc_port
|= BIT(port
);
838 } else if (general_params
->casc_port
== ds
->num_ports
) {
839 general_params
->casc_port
= port
;
842 "Port %llu is already a cascade port, configuring %d as one too is not supported\n",
843 general_params
->casc_port
, port
);
849 if (general_params
->host_port
== ds
->num_ports
) {
850 dev_err(ds
->dev
, "No host port configured\n");
857 static int sja1105_init_general_params(struct sja1105_private
*priv
)
859 struct sja1105_general_params_entry default_general_params
= {
860 /* Allow dynamic changing of the mirror port */
862 .switchid
= priv
->ds
->index
,
863 /* Priority queue for link-local management frames
864 * (both ingress to and egress from CPU - PTP, STP etc)
867 .mac_fltres1
= SJA1105_LINKLOCAL_FILTER_A
,
868 .mac_flt1
= SJA1105_LINKLOCAL_FILTER_A_MASK
,
871 .mac_fltres0
= SJA1105_LINKLOCAL_FILTER_B
,
872 .mac_flt0
= SJA1105_LINKLOCAL_FILTER_B_MASK
,
875 /* Default to an invalid value */
876 .mirr_port
= priv
->ds
->num_ports
,
878 .vllupformat
= SJA1105_VL_FORMAT_PSFP
,
881 /* Only update correctionField for 1-step PTP (L2 transport) */
883 /* Forcefully disable VLAN filtering by telling
884 * the switch that VLAN has a different EtherType.
886 .tpid
= ETH_P_SJA1105
,
887 .tpid2
= ETH_P_SJA1105
,
888 /* Enable the TTEthernet engine on SJA1110 */
890 /* Set up the EtherType for control packets on SJA1110 */
891 .header_type
= ETH_P_SJA1110
,
893 struct sja1105_general_params_entry
*general_params
;
894 struct sja1105_table
*table
;
897 rc
= sja1105_init_topology(priv
, &default_general_params
);
901 table
= &priv
->static_config
.tables
[BLK_IDX_GENERAL_PARAMS
];
903 if (table
->entry_count
) {
904 kfree(table
->entries
);
905 table
->entry_count
= 0;
908 table
->entries
= kcalloc(table
->ops
->max_entry_count
,
909 table
->ops
->unpacked_entry_size
, GFP_KERNEL
);
913 table
->entry_count
= table
->ops
->max_entry_count
;
915 general_params
= table
->entries
;
917 /* This table only has a single entry */
918 general_params
[0] = default_general_params
;
920 sja1110_select_tdmaconfigidx(priv
);
925 static int sja1105_init_avb_params(struct sja1105_private
*priv
)
927 struct sja1105_avb_params_entry
*avb
;
928 struct sja1105_table
*table
;
930 table
= &priv
->static_config
.tables
[BLK_IDX_AVB_PARAMS
];
932 /* Discard previous AVB Parameters Table */
933 if (table
->entry_count
) {
934 kfree(table
->entries
);
935 table
->entry_count
= 0;
938 table
->entries
= kcalloc(table
->ops
->max_entry_count
,
939 table
->ops
->unpacked_entry_size
, GFP_KERNEL
);
943 table
->entry_count
= table
->ops
->max_entry_count
;
945 avb
= table
->entries
;
947 /* Configure the MAC addresses for meta frames */
948 avb
->destmeta
= SJA1105_META_DMAC
;
949 avb
->srcmeta
= SJA1105_META_SMAC
;
950 /* On P/Q/R/S, configure the direction of the PTP_CLK pin as input by
951 * default. This is because there might be boards with a hardware
952 * layout where enabling the pin as output might cause an electrical
953 * clash. On E/T the pin is always an output, which the board designers
954 * probably already knew, so even if there are going to be electrical
955 * issues, there's nothing we can do.
957 avb
->cas_master
= false;
962 /* The L2 policing table is 2-stage. The table is looked up for each frame
963 * according to the ingress port, whether it was broadcast or not, and the
964 * classified traffic class (given by VLAN PCP). This portion of the lookup is
965 * fixed, and gives access to the SHARINDX, an indirection register pointing
966 * within the policing table itself, which is used to resolve the policer that
967 * will be used for this frame.
970 * +------------+--------+ +---------------------------------+
971 * |Port 0 TC 0 |SHARINDX| | Policer 0: Rate, Burst, MTU |
972 * +------------+--------+ +---------------------------------+
973 * |Port 0 TC 1 |SHARINDX| | Policer 1: Rate, Burst, MTU |
974 * +------------+--------+ +---------------------------------+
975 * ... | Policer 2: Rate, Burst, MTU |
976 * +------------+--------+ +---------------------------------+
977 * |Port 0 TC 7 |SHARINDX| | Policer 3: Rate, Burst, MTU |
978 * +------------+--------+ +---------------------------------+
979 * |Port 1 TC 0 |SHARINDX| | Policer 4: Rate, Burst, MTU |
980 * +------------+--------+ +---------------------------------+
981 * ... | Policer 5: Rate, Burst, MTU |
982 * +------------+--------+ +---------------------------------+
983 * |Port 1 TC 7 |SHARINDX| | Policer 6: Rate, Burst, MTU |
984 * +------------+--------+ +---------------------------------+
985 * ... | Policer 7: Rate, Burst, MTU |
986 * +------------+--------+ +---------------------------------+
987 * |Port 4 TC 7 |SHARINDX| ...
988 * +------------+--------+
989 * |Port 0 BCAST|SHARINDX| ...
990 * +------------+--------+
991 * |Port 1 BCAST|SHARINDX| ...
992 * +------------+--------+
994 * +------------+--------+ +---------------------------------+
995 * |Port 4 BCAST|SHARINDX| | Policer 44: Rate, Burst, MTU |
996 * +------------+--------+ +---------------------------------+
998 * In this driver, we shall use policers 0-4 as statically alocated port
999 * (matchall) policers. So we need to make the SHARINDX for all lookups
1000 * corresponding to this ingress port (8 VLAN PCP lookups and 1 broadcast
1002 * The remaining policers (40) shall be dynamically allocated for flower
1003 * policers, where the key is either vlan_prio or dst_mac ff:ff:ff:ff:ff:ff.
1005 #define SJA1105_RATE_MBPS(speed) (((speed) * 64000) / 1000)
1007 static int sja1105_init_l2_policing(struct sja1105_private
*priv
)
1009 struct sja1105_l2_policing_entry
*policing
;
1010 struct dsa_switch
*ds
= priv
->ds
;
1011 struct sja1105_table
*table
;
1014 table
= &priv
->static_config
.tables
[BLK_IDX_L2_POLICING
];
1016 /* Discard previous L2 Policing Table */
1017 if (table
->entry_count
) {
1018 kfree(table
->entries
);
1019 table
->entry_count
= 0;
1022 table
->entries
= kcalloc(table
->ops
->max_entry_count
,
1023 table
->ops
->unpacked_entry_size
, GFP_KERNEL
);
1024 if (!table
->entries
)
1027 table
->entry_count
= table
->ops
->max_entry_count
;
1029 policing
= table
->entries
;
1031 /* Setup shared indices for the matchall policers */
1032 for (port
= 0; port
< ds
->num_ports
; port
++) {
1033 int mcast
= (ds
->num_ports
* (SJA1105_NUM_TC
+ 1)) + port
;
1034 int bcast
= (ds
->num_ports
* SJA1105_NUM_TC
) + port
;
1036 for (tc
= 0; tc
< SJA1105_NUM_TC
; tc
++)
1037 policing
[port
* SJA1105_NUM_TC
+ tc
].sharindx
= port
;
1039 policing
[bcast
].sharindx
= port
;
1040 /* Only SJA1110 has multicast policers */
1041 if (mcast
< table
->ops
->max_entry_count
)
1042 policing
[mcast
].sharindx
= port
;
1045 /* Setup the matchall policer parameters */
1046 for (port
= 0; port
< ds
->num_ports
; port
++) {
1047 int mtu
= VLAN_ETH_FRAME_LEN
+ ETH_FCS_LEN
;
1049 if (dsa_is_cpu_port(ds
, port
) || dsa_is_dsa_port(ds
, port
))
1052 policing
[port
].smax
= 65535; /* Burst size in bytes */
1053 policing
[port
].rate
= SJA1105_RATE_MBPS(1000);
1054 policing
[port
].maxlen
= mtu
;
1055 policing
[port
].partition
= 0;
1061 static int sja1105_static_config_load(struct sja1105_private
*priv
)
1065 sja1105_static_config_free(&priv
->static_config
);
1066 rc
= sja1105_static_config_init(&priv
->static_config
,
1067 priv
->info
->static_ops
,
1068 priv
->info
->device_id
);
1072 /* Build static configuration */
1073 rc
= sja1105_init_mac_settings(priv
);
1076 rc
= sja1105_init_mii_settings(priv
);
1079 rc
= sja1105_init_static_fdb(priv
);
1082 rc
= sja1105_init_static_vlan(priv
);
1085 rc
= sja1105_init_l2_lookup_params(priv
);
1088 rc
= sja1105_init_l2_forwarding(priv
);
1091 rc
= sja1105_init_l2_forwarding_params(priv
);
1094 rc
= sja1105_init_l2_policing(priv
);
1097 rc
= sja1105_init_general_params(priv
);
1100 rc
= sja1105_init_avb_params(priv
);
1103 rc
= sja1110_init_pcp_remapping(priv
);
1107 /* Send initial configuration to hardware via SPI */
1108 return sja1105_static_config_upload(priv
);
1111 /* This is the "new way" for a MAC driver to configure its RGMII delay lines,
1112 * based on the explicit "rx-internal-delay-ps" and "tx-internal-delay-ps"
1113 * properties. It has the advantage of working with fixed links and with PHYs
1114 * that apply RGMII delays too, and the MAC driver needs not perform any
1117 * Previously we were acting upon the "phy-mode" property when we were
1118 * operating in fixed-link, basically acting as a PHY, but with a reversed
1119 * interpretation: PHY_INTERFACE_MODE_RGMII_TXID means that the MAC should
1120 * behave as if it is connected to a PHY which has applied RGMII delays in the
1121 * TX direction. So if anything, RX delays should have been added by the MAC,
1122 * but we were adding TX delays.
1124 * If the "{rx,tx}-internal-delay-ps" properties are not specified, we fall
1125 * back to the legacy behavior and apply delays on fixed-link ports based on
1126 * the reverse interpretation of the phy-mode. This is a deviation from the
1127 * expected default behavior which is to simply apply no delays. To achieve
1128 * that behavior with the new bindings, it is mandatory to specify
1129 * "{rx,tx}-internal-delay-ps" with a value of 0.
1131 static int sja1105_parse_rgmii_delays(struct sja1105_private
*priv
, int port
,
1132 struct device_node
*port_dn
)
1134 phy_interface_t phy_mode
= priv
->phy_mode
[port
];
1135 struct device
*dev
= &priv
->spidev
->dev
;
1136 int rx_delay
= -1, tx_delay
= -1;
1138 if (!phy_interface_mode_is_rgmii(phy_mode
))
1141 of_property_read_u32(port_dn
, "rx-internal-delay-ps", &rx_delay
);
1142 of_property_read_u32(port_dn
, "tx-internal-delay-ps", &tx_delay
);
1144 if (rx_delay
== -1 && tx_delay
== -1 && priv
->fixed_link
[port
]) {
1146 "Port %d interpreting RGMII delay settings based on \"phy-mode\" property, "
1147 "please update device tree to specify \"rx-internal-delay-ps\" and "
1148 "\"tx-internal-delay-ps\"",
1151 if (phy_mode
== PHY_INTERFACE_MODE_RGMII_RXID
||
1152 phy_mode
== PHY_INTERFACE_MODE_RGMII_ID
)
1155 if (phy_mode
== PHY_INTERFACE_MODE_RGMII_TXID
||
1156 phy_mode
== PHY_INTERFACE_MODE_RGMII_ID
)
1165 if ((rx_delay
|| tx_delay
) && !priv
->info
->setup_rgmii_delay
) {
1166 dev_err(dev
, "Chip cannot apply RGMII delays\n");
1170 if ((rx_delay
&& rx_delay
< SJA1105_RGMII_DELAY_MIN_PS
) ||
1171 (tx_delay
&& tx_delay
< SJA1105_RGMII_DELAY_MIN_PS
) ||
1172 (rx_delay
> SJA1105_RGMII_DELAY_MAX_PS
) ||
1173 (tx_delay
> SJA1105_RGMII_DELAY_MAX_PS
)) {
1175 "port %d RGMII delay values out of range, must be between %d and %d ps\n",
1176 port
, SJA1105_RGMII_DELAY_MIN_PS
, SJA1105_RGMII_DELAY_MAX_PS
);
1180 priv
->rgmii_rx_delay_ps
[port
] = rx_delay
;
1181 priv
->rgmii_tx_delay_ps
[port
] = tx_delay
;
1186 static int sja1105_parse_ports_node(struct sja1105_private
*priv
,
1187 struct device_node
*ports_node
)
1189 struct device
*dev
= &priv
->spidev
->dev
;
1191 for_each_available_child_of_node_scoped(ports_node
, child
) {
1192 struct device_node
*phy_node
;
1193 phy_interface_t phy_mode
;
1197 /* Get switch port number from DT */
1198 if (of_property_read_u32(child
, "reg", &index
) < 0) {
1199 dev_err(dev
, "Port number not defined in device tree "
1200 "(property \"reg\")\n");
1204 /* Get PHY mode from DT */
1205 err
= of_get_phy_mode(child
, &phy_mode
);
1207 dev_err(dev
, "Failed to read phy-mode or "
1208 "phy-interface-type property for port %d\n",
1213 phy_node
= of_parse_phandle(child
, "phy-handle", 0);
1215 if (!of_phy_is_fixed_link(child
)) {
1216 dev_err(dev
, "phy-handle or fixed-link "
1217 "properties missing!\n");
1220 /* phy-handle is missing, but fixed-link isn't.
1221 * So it's a fixed link. Default to PHY role.
1223 priv
->fixed_link
[index
] = true;
1225 of_node_put(phy_node
);
1228 priv
->phy_mode
[index
] = phy_mode
;
1230 err
= sja1105_parse_rgmii_delays(priv
, index
, child
);
1238 static int sja1105_parse_dt(struct sja1105_private
*priv
)
1240 struct device
*dev
= &priv
->spidev
->dev
;
1241 struct device_node
*switch_node
= dev
->of_node
;
1242 struct device_node
*ports_node
;
1245 ports_node
= of_get_child_by_name(switch_node
, "ports");
1247 ports_node
= of_get_child_by_name(switch_node
, "ethernet-ports");
1249 dev_err(dev
, "Incorrect bindings: absent \"ports\" node\n");
1253 rc
= sja1105_parse_ports_node(priv
, ports_node
);
1254 of_node_put(ports_node
);
1259 static int sja1105_set_port_speed(struct sja1105_private
*priv
, int port
,
1262 struct sja1105_mac_config_entry
*mac
;
1265 /* On P/Q/R/S, one can read from the device via the MAC reconfiguration
1266 * tables. On E/T, MAC reconfig tables are not readable, only writable.
1267 * We have to *know* what the MAC looks like. For the sake of keeping
1268 * the code common, we'll use the static configuration tables as a
1269 * reasonable approximation for both E/T and P/Q/R/S.
1271 mac
= priv
->static_config
.tables
[BLK_IDX_MAC_CONFIG
].entries
;
1273 switch (speed_mbps
) {
1275 /* PHYLINK called sja1105_mac_config() to inform us about
1276 * the state->interface, but AN has not completed and the
1277 * speed is not yet valid. UM10944.pdf says that setting
1278 * SJA1105_SPEED_AUTO at runtime disables the port, so that is
1279 * ok for power consumption in case AN will never complete -
1280 * otherwise PHYLINK should come back with a new update.
1282 speed
= priv
->info
->port_speed
[SJA1105_SPEED_AUTO
];
1285 speed
= priv
->info
->port_speed
[SJA1105_SPEED_10MBPS
];
1288 speed
= priv
->info
->port_speed
[SJA1105_SPEED_100MBPS
];
1291 speed
= priv
->info
->port_speed
[SJA1105_SPEED_1000MBPS
];
1294 speed
= priv
->info
->port_speed
[SJA1105_SPEED_2500MBPS
];
1297 dev_err(priv
->ds
->dev
, "Invalid speed %iMbps\n", speed_mbps
);
1301 /* Overwrite SJA1105_SPEED_AUTO from the static MAC configuration
1302 * table, since this will be used for the clocking setup, and we no
1303 * longer need to store it in the static config (already told hardware
1304 * we want auto during upload phase).
1305 * Actually for the SGMII port, the MAC is fixed at 1 Gbps and
1306 * we need to configure the PCS only (if even that).
1308 if (priv
->phy_mode
[port
] == PHY_INTERFACE_MODE_SGMII
)
1309 speed
= priv
->info
->port_speed
[SJA1105_SPEED_1000MBPS
];
1310 else if (priv
->phy_mode
[port
] == PHY_INTERFACE_MODE_2500BASEX
)
1311 speed
= priv
->info
->port_speed
[SJA1105_SPEED_2500MBPS
];
1313 mac
[port
].speed
= speed
;
1318 /* Write the MAC Configuration Table entry and, if necessary, the CGU settings,
1319 * after a link speedchange for this port.
1321 static int sja1105_set_port_config(struct sja1105_private
*priv
, int port
)
1323 struct sja1105_mac_config_entry
*mac
;
1324 struct device
*dev
= priv
->ds
->dev
;
1327 /* On P/Q/R/S, one can read from the device via the MAC reconfiguration
1328 * tables. On E/T, MAC reconfig tables are not readable, only writable.
1329 * We have to *know* what the MAC looks like. For the sake of keeping
1330 * the code common, we'll use the static configuration tables as a
1331 * reasonable approximation for both E/T and P/Q/R/S.
1333 mac
= priv
->static_config
.tables
[BLK_IDX_MAC_CONFIG
].entries
;
1335 /* Write to the dynamic reconfiguration tables */
1336 rc
= sja1105_dynamic_config_write(priv
, BLK_IDX_MAC_CONFIG
, port
,
1339 dev_err(dev
, "Failed to write MAC config: %d\n", rc
);
1343 /* Reconfigure the PLLs for the RGMII interfaces (required 125 MHz at
1344 * gigabit, 25 MHz at 100 Mbps and 2.5 MHz at 10 Mbps). For MII and
1345 * RMII no change of the clock setup is required. Actually, changing
1346 * the clock setup does interrupt the clock signal for a certain time
1347 * which causes trouble for all PHYs relying on this signal.
1349 if (!phy_interface_mode_is_rgmii(priv
->phy_mode
[port
]))
1352 return sja1105_clocking_setup_port(priv
, port
);
1355 static struct phylink_pcs
*
1356 sja1105_mac_select_pcs(struct phylink_config
*config
, phy_interface_t iface
)
1358 struct dsa_port
*dp
= dsa_phylink_to_port(config
);
1359 struct sja1105_private
*priv
= dp
->ds
->priv
;
1361 return priv
->pcs
[dp
->index
];
1364 static void sja1105_mac_config(struct phylink_config
*config
,
1366 const struct phylink_link_state
*state
)
1370 static void sja1105_mac_link_down(struct phylink_config
*config
,
1372 phy_interface_t interface
)
1374 struct dsa_port
*dp
= dsa_phylink_to_port(config
);
1376 sja1105_inhibit_tx(dp
->ds
->priv
, BIT(dp
->index
), true);
1379 static void sja1105_mac_link_up(struct phylink_config
*config
,
1380 struct phy_device
*phydev
,
1382 phy_interface_t interface
,
1383 int speed
, int duplex
,
1384 bool tx_pause
, bool rx_pause
)
1386 struct dsa_port
*dp
= dsa_phylink_to_port(config
);
1387 struct sja1105_private
*priv
= dp
->ds
->priv
;
1388 int port
= dp
->index
;
1390 if (!sja1105_set_port_speed(priv
, port
, speed
))
1391 sja1105_set_port_config(priv
, port
);
1393 sja1105_inhibit_tx(priv
, BIT(port
), false);
1396 static void sja1105_phylink_get_caps(struct dsa_switch
*ds
, int port
,
1397 struct phylink_config
*config
)
1399 struct sja1105_private
*priv
= ds
->priv
;
1400 struct sja1105_xmii_params_entry
*mii
;
1401 phy_interface_t phy_mode
;
1403 phy_mode
= priv
->phy_mode
[port
];
1404 if (phy_mode
== PHY_INTERFACE_MODE_SGMII
||
1405 phy_mode
== PHY_INTERFACE_MODE_2500BASEX
) {
1406 /* Changing the PHY mode on SERDES ports is possible and makes
1407 * sense, because that is done through the XPCS. We allow
1408 * changes between SGMII and 2500base-X.
1410 if (priv
->info
->supports_sgmii
[port
])
1411 __set_bit(PHY_INTERFACE_MODE_SGMII
,
1412 config
->supported_interfaces
);
1414 if (priv
->info
->supports_2500basex
[port
])
1415 __set_bit(PHY_INTERFACE_MODE_2500BASEX
,
1416 config
->supported_interfaces
);
1418 /* The SJA1105 MAC programming model is through the static
1419 * config (the xMII Mode table cannot be dynamically
1420 * reconfigured), and we have to program that early.
1422 __set_bit(phy_mode
, config
->supported_interfaces
);
1425 /* The MAC does not support pause frames, and also doesn't
1426 * support half-duplex traffic modes.
1428 config
->mac_capabilities
= MAC_10FD
| MAC_100FD
;
1430 mii
= priv
->static_config
.tables
[BLK_IDX_XMII_PARAMS
].entries
;
1431 if (mii
->xmii_mode
[port
] == XMII_MODE_RGMII
||
1432 mii
->xmii_mode
[port
] == XMII_MODE_SGMII
)
1433 config
->mac_capabilities
|= MAC_1000FD
;
1435 if (priv
->info
->supports_2500basex
[port
])
1436 config
->mac_capabilities
|= MAC_2500FD
;
1440 sja1105_find_static_fdb_entry(struct sja1105_private
*priv
, int port
,
1441 const struct sja1105_l2_lookup_entry
*requested
)
1443 struct sja1105_l2_lookup_entry
*l2_lookup
;
1444 struct sja1105_table
*table
;
1447 table
= &priv
->static_config
.tables
[BLK_IDX_L2_LOOKUP
];
1448 l2_lookup
= table
->entries
;
1450 for (i
= 0; i
< table
->entry_count
; i
++)
1451 if (l2_lookup
[i
].macaddr
== requested
->macaddr
&&
1452 l2_lookup
[i
].vlanid
== requested
->vlanid
&&
1453 l2_lookup
[i
].destports
& BIT(port
))
1459 /* We want FDB entries added statically through the bridge command to persist
1460 * across switch resets, which are a common thing during normal SJA1105
1461 * operation. So we have to back them up in the static configuration tables
1462 * and hence apply them on next static config upload... yay!
1465 sja1105_static_fdb_change(struct sja1105_private
*priv
, int port
,
1466 const struct sja1105_l2_lookup_entry
*requested
,
1469 struct sja1105_l2_lookup_entry
*l2_lookup
;
1470 struct sja1105_table
*table
;
1473 table
= &priv
->static_config
.tables
[BLK_IDX_L2_LOOKUP
];
1475 match
= sja1105_find_static_fdb_entry(priv
, port
, requested
);
1477 /* Can't delete a missing entry. */
1481 /* No match => new entry */
1482 rc
= sja1105_table_resize(table
, table
->entry_count
+ 1);
1486 match
= table
->entry_count
- 1;
1489 /* Assign pointer after the resize (it may be new memory) */
1490 l2_lookup
= table
->entries
;
1493 * If the job was to add this FDB entry, it's already done (mostly
1494 * anyway, since the port forwarding mask may have changed, case in
1495 * which we update it).
1496 * Otherwise we have to delete it.
1499 l2_lookup
[match
] = *requested
;
1503 /* To remove, the strategy is to overwrite the element with
1504 * the last one, and then reduce the array size by 1
1506 l2_lookup
[match
] = l2_lookup
[table
->entry_count
- 1];
1507 return sja1105_table_resize(table
, table
->entry_count
- 1);
1510 /* First-generation switches have a 4-way set associative TCAM that
1511 * holds the FDB entries. An FDB index spans from 0 to 1023 and is comprised of
1512 * a "bin" (grouping of 4 entries) and a "way" (an entry within a bin).
1513 * For the placement of a newly learnt FDB entry, the switch selects the bin
1514 * based on a hash function, and the way within that bin incrementally.
1516 static int sja1105et_fdb_index(int bin
, int way
)
1518 return bin
* SJA1105ET_FDB_BIN_SIZE
+ way
;
1521 static int sja1105et_is_fdb_entry_in_bin(struct sja1105_private
*priv
, int bin
,
1522 const u8
*addr
, u16 vid
,
1523 struct sja1105_l2_lookup_entry
*match
,
1528 for (way
= 0; way
< SJA1105ET_FDB_BIN_SIZE
; way
++) {
1529 struct sja1105_l2_lookup_entry l2_lookup
= {0};
1530 int index
= sja1105et_fdb_index(bin
, way
);
1532 /* Skip unused entries, optionally marking them
1533 * into the return value
1535 if (sja1105_dynamic_config_read(priv
, BLK_IDX_L2_LOOKUP
,
1536 index
, &l2_lookup
)) {
1542 if (l2_lookup
.macaddr
== ether_addr_to_u64(addr
) &&
1543 l2_lookup
.vlanid
== vid
) {
1549 /* Return an invalid entry index if not found */
1553 int sja1105et_fdb_add(struct dsa_switch
*ds
, int port
,
1554 const unsigned char *addr
, u16 vid
)
1556 struct sja1105_l2_lookup_entry l2_lookup
= {0}, tmp
;
1557 struct sja1105_private
*priv
= ds
->priv
;
1558 struct device
*dev
= ds
->dev
;
1559 int last_unused
= -1;
1563 bin
= sja1105et_fdb_hash(priv
, addr
, vid
);
1565 way
= sja1105et_is_fdb_entry_in_bin(priv
, bin
, addr
, vid
,
1566 &l2_lookup
, &last_unused
);
1568 /* We have an FDB entry. Is our port in the destination
1569 * mask? If yes, we need to do nothing. If not, we need
1570 * to rewrite the entry by adding this port to it.
1572 if ((l2_lookup
.destports
& BIT(port
)) && l2_lookup
.lockeds
)
1574 l2_lookup
.destports
|= BIT(port
);
1576 int index
= sja1105et_fdb_index(bin
, way
);
1578 /* We don't have an FDB entry. We construct a new one and
1579 * try to find a place for it within the FDB table.
1581 l2_lookup
.macaddr
= ether_addr_to_u64(addr
);
1582 l2_lookup
.destports
= BIT(port
);
1583 l2_lookup
.vlanid
= vid
;
1585 if (last_unused
>= 0) {
1588 /* Bin is full, need to evict somebody.
1589 * Choose victim at random. If you get these messages
1590 * often, you may need to consider changing the
1591 * distribution function:
1592 * static_config[BLK_IDX_L2_LOOKUP_PARAMS].entries->poly
1594 get_random_bytes(&way
, sizeof(u8
));
1595 way
%= SJA1105ET_FDB_BIN_SIZE
;
1596 dev_warn(dev
, "Warning, FDB bin %d full while adding entry for %pM. Evicting entry %u.\n",
1599 sja1105_dynamic_config_write(priv
, BLK_IDX_L2_LOOKUP
,
1600 index
, NULL
, false);
1603 l2_lookup
.lockeds
= true;
1604 l2_lookup
.index
= sja1105et_fdb_index(bin
, way
);
1606 rc
= sja1105_dynamic_config_write(priv
, BLK_IDX_L2_LOOKUP
,
1607 l2_lookup
.index
, &l2_lookup
,
1612 /* Invalidate a dynamically learned entry if that exists */
1613 start
= sja1105et_fdb_index(bin
, 0);
1614 end
= sja1105et_fdb_index(bin
, way
);
1616 for (i
= start
; i
< end
; i
++) {
1617 rc
= sja1105_dynamic_config_read(priv
, BLK_IDX_L2_LOOKUP
,
1624 if (tmp
.macaddr
!= ether_addr_to_u64(addr
) || tmp
.vlanid
!= vid
)
1627 rc
= sja1105_dynamic_config_write(priv
, BLK_IDX_L2_LOOKUP
,
1635 return sja1105_static_fdb_change(priv
, port
, &l2_lookup
, true);
1638 int sja1105et_fdb_del(struct dsa_switch
*ds
, int port
,
1639 const unsigned char *addr
, u16 vid
)
1641 struct sja1105_l2_lookup_entry l2_lookup
= {0};
1642 struct sja1105_private
*priv
= ds
->priv
;
1643 int index
, bin
, way
, rc
;
1646 bin
= sja1105et_fdb_hash(priv
, addr
, vid
);
1647 way
= sja1105et_is_fdb_entry_in_bin(priv
, bin
, addr
, vid
,
1651 index
= sja1105et_fdb_index(bin
, way
);
1653 /* We have an FDB entry. Is our port in the destination mask? If yes,
1654 * we need to remove it. If the resulting port mask becomes empty, we
1655 * need to completely evict the FDB entry.
1656 * Otherwise we just write it back.
1658 l2_lookup
.destports
&= ~BIT(port
);
1660 if (l2_lookup
.destports
)
1665 rc
= sja1105_dynamic_config_write(priv
, BLK_IDX_L2_LOOKUP
,
1666 index
, &l2_lookup
, keep
);
1670 return sja1105_static_fdb_change(priv
, port
, &l2_lookup
, keep
);
1673 int sja1105pqrs_fdb_add(struct dsa_switch
*ds
, int port
,
1674 const unsigned char *addr
, u16 vid
)
1676 struct sja1105_l2_lookup_entry l2_lookup
= {0}, tmp
;
1677 struct sja1105_private
*priv
= ds
->priv
;
1680 /* Search for an existing entry in the FDB table */
1681 l2_lookup
.macaddr
= ether_addr_to_u64(addr
);
1682 l2_lookup
.vlanid
= vid
;
1683 l2_lookup
.mask_macaddr
= GENMASK_ULL(ETH_ALEN
* 8 - 1, 0);
1684 l2_lookup
.mask_vlanid
= VLAN_VID_MASK
;
1685 l2_lookup
.destports
= BIT(port
);
1689 rc
= sja1105_dynamic_config_read(priv
, BLK_IDX_L2_LOOKUP
,
1690 SJA1105_SEARCH
, &tmp
);
1691 if (rc
== 0 && tmp
.index
!= SJA1105_MAX_L2_LOOKUP_COUNT
- 1) {
1692 /* Found a static entry and this port is already in the entry's
1693 * port mask => job done
1695 if ((tmp
.destports
& BIT(port
)) && tmp
.lockeds
)
1700 /* l2_lookup.index is populated by the switch in case it
1703 l2_lookup
.destports
|= BIT(port
);
1704 goto skip_finding_an_index
;
1707 /* Not found, so try to find an unused spot in the FDB.
1708 * This is slightly inefficient because the strategy is knock-knock at
1709 * every possible position from 0 to 1023.
1711 for (i
= 0; i
< SJA1105_MAX_L2_LOOKUP_COUNT
; i
++) {
1712 rc
= sja1105_dynamic_config_read(priv
, BLK_IDX_L2_LOOKUP
,
1717 if (i
== SJA1105_MAX_L2_LOOKUP_COUNT
) {
1718 dev_err(ds
->dev
, "FDB is full, cannot add entry.\n");
1721 l2_lookup
.index
= i
;
1723 skip_finding_an_index
:
1724 l2_lookup
.lockeds
= true;
1726 rc
= sja1105_dynamic_config_write(priv
, BLK_IDX_L2_LOOKUP
,
1727 l2_lookup
.index
, &l2_lookup
,
1732 /* The switch learns dynamic entries and looks up the FDB left to
1733 * right. It is possible that our addition was concurrent with the
1734 * dynamic learning of the same address, so now that the static entry
1735 * has been installed, we are certain that address learning for this
1736 * particular address has been turned off, so the dynamic entry either
1737 * is in the FDB at an index smaller than the static one, or isn't (it
1738 * can also be at a larger index, but in that case it is inactive
1739 * because the static FDB entry will match first, and the dynamic one
1740 * will eventually age out). Search for a dynamically learned address
1741 * prior to our static one and invalidate it.
1745 rc
= sja1105_dynamic_config_read(priv
, BLK_IDX_L2_LOOKUP
,
1746 SJA1105_SEARCH
, &tmp
);
1749 "port %d failed to read back entry for %pM vid %d: %pe\n",
1750 port
, addr
, vid
, ERR_PTR(rc
));
1754 if (tmp
.index
< l2_lookup
.index
) {
1755 rc
= sja1105_dynamic_config_write(priv
, BLK_IDX_L2_LOOKUP
,
1756 tmp
.index
, NULL
, false);
1761 return sja1105_static_fdb_change(priv
, port
, &l2_lookup
, true);
1764 int sja1105pqrs_fdb_del(struct dsa_switch
*ds
, int port
,
1765 const unsigned char *addr
, u16 vid
)
1767 struct sja1105_l2_lookup_entry l2_lookup
= {0};
1768 struct sja1105_private
*priv
= ds
->priv
;
1772 l2_lookup
.macaddr
= ether_addr_to_u64(addr
);
1773 l2_lookup
.vlanid
= vid
;
1774 l2_lookup
.mask_macaddr
= GENMASK_ULL(ETH_ALEN
* 8 - 1, 0);
1775 l2_lookup
.mask_vlanid
= VLAN_VID_MASK
;
1776 l2_lookup
.destports
= BIT(port
);
1778 rc
= sja1105_dynamic_config_read(priv
, BLK_IDX_L2_LOOKUP
,
1779 SJA1105_SEARCH
, &l2_lookup
);
1783 l2_lookup
.destports
&= ~BIT(port
);
1785 /* Decide whether we remove just this port from the FDB entry,
1786 * or if we remove it completely.
1788 if (l2_lookup
.destports
)
1793 rc
= sja1105_dynamic_config_write(priv
, BLK_IDX_L2_LOOKUP
,
1794 l2_lookup
.index
, &l2_lookup
, keep
);
1798 return sja1105_static_fdb_change(priv
, port
, &l2_lookup
, keep
);
1801 static int sja1105_fdb_add(struct dsa_switch
*ds
, int port
,
1802 const unsigned char *addr
, u16 vid
,
1805 struct sja1105_private
*priv
= ds
->priv
;
1811 vid
= dsa_tag_8021q_standalone_vid(db
.dp
);
1814 vid
= dsa_tag_8021q_bridge_vid(db
.bridge
.num
);
1821 mutex_lock(&priv
->fdb_lock
);
1822 rc
= priv
->info
->fdb_add_cmd(ds
, port
, addr
, vid
);
1823 mutex_unlock(&priv
->fdb_lock
);
1828 static int __sja1105_fdb_del(struct dsa_switch
*ds
, int port
,
1829 const unsigned char *addr
, u16 vid
,
1832 struct sja1105_private
*priv
= ds
->priv
;
1837 vid
= dsa_tag_8021q_standalone_vid(db
.dp
);
1840 vid
= dsa_tag_8021q_bridge_vid(db
.bridge
.num
);
1847 return priv
->info
->fdb_del_cmd(ds
, port
, addr
, vid
);
1850 static int sja1105_fdb_del(struct dsa_switch
*ds
, int port
,
1851 const unsigned char *addr
, u16 vid
,
1854 struct sja1105_private
*priv
= ds
->priv
;
1857 mutex_lock(&priv
->fdb_lock
);
1858 rc
= __sja1105_fdb_del(ds
, port
, addr
, vid
, db
);
1859 mutex_unlock(&priv
->fdb_lock
);
1864 static int sja1105_fdb_dump(struct dsa_switch
*ds
, int port
,
1865 dsa_fdb_dump_cb_t
*cb
, void *data
)
1867 struct sja1105_private
*priv
= ds
->priv
;
1868 struct device
*dev
= ds
->dev
;
1871 for (i
= 0; i
< SJA1105_MAX_L2_LOOKUP_COUNT
; i
++) {
1872 struct sja1105_l2_lookup_entry l2_lookup
= {0};
1873 u8 macaddr
[ETH_ALEN
];
1876 rc
= sja1105_dynamic_config_read(priv
, BLK_IDX_L2_LOOKUP
,
1878 /* No fdb entry at i, not an issue */
1882 dev_err(dev
, "Failed to dump FDB: %d\n", rc
);
1886 /* FDB dump callback is per port. This means we have to
1887 * disregard a valid entry if it's not for this port, even if
1888 * only to revisit it later. This is inefficient because the
1889 * 1024-sized FDB table needs to be traversed 4 times through
1890 * SPI during a 'bridge fdb show' command.
1892 if (!(l2_lookup
.destports
& BIT(port
)))
1895 u64_to_ether_addr(l2_lookup
.macaddr
, macaddr
);
1897 /* Hardware FDB is shared for fdb and mdb, "bridge fdb show"
1898 * only wants to see unicast
1900 if (is_multicast_ether_addr(macaddr
))
1903 /* We need to hide the dsa_8021q VLANs from the user. */
1904 if (vid_is_dsa_8021q(l2_lookup
.vlanid
))
1905 l2_lookup
.vlanid
= 0;
1906 rc
= cb(macaddr
, l2_lookup
.vlanid
, l2_lookup
.lockeds
, data
);
1913 static void sja1105_fast_age(struct dsa_switch
*ds
, int port
)
1915 struct dsa_port
*dp
= dsa_to_port(ds
, port
);
1916 struct sja1105_private
*priv
= ds
->priv
;
1917 struct dsa_db db
= {
1918 .type
= DSA_DB_BRIDGE
,
1920 .dev
= dsa_port_bridge_dev_get(dp
),
1921 .num
= dsa_port_bridge_num_get(dp
),
1926 mutex_lock(&priv
->fdb_lock
);
1928 for (i
= 0; i
< SJA1105_MAX_L2_LOOKUP_COUNT
; i
++) {
1929 struct sja1105_l2_lookup_entry l2_lookup
= {0};
1930 u8 macaddr
[ETH_ALEN
];
1933 rc
= sja1105_dynamic_config_read(priv
, BLK_IDX_L2_LOOKUP
,
1935 /* No fdb entry at i, not an issue */
1939 dev_err(ds
->dev
, "Failed to read FDB: %pe\n",
1944 if (!(l2_lookup
.destports
& BIT(port
)))
1947 /* Don't delete static FDB entries */
1948 if (l2_lookup
.lockeds
)
1951 u64_to_ether_addr(l2_lookup
.macaddr
, macaddr
);
1953 rc
= __sja1105_fdb_del(ds
, port
, macaddr
, l2_lookup
.vlanid
, db
);
1956 "Failed to delete FDB entry %pM vid %lld: %pe\n",
1957 macaddr
, l2_lookup
.vlanid
, ERR_PTR(rc
));
1962 mutex_unlock(&priv
->fdb_lock
);
1965 static int sja1105_mdb_add(struct dsa_switch
*ds
, int port
,
1966 const struct switchdev_obj_port_mdb
*mdb
,
1969 return sja1105_fdb_add(ds
, port
, mdb
->addr
, mdb
->vid
, db
);
1972 static int sja1105_mdb_del(struct dsa_switch
*ds
, int port
,
1973 const struct switchdev_obj_port_mdb
*mdb
,
1976 return sja1105_fdb_del(ds
, port
, mdb
->addr
, mdb
->vid
, db
);
1979 /* Common function for unicast and broadcast flood configuration.
1980 * Flooding is configured between each {ingress, egress} port pair, and since
1981 * the bridge's semantics are those of "egress flooding", it means we must
1982 * enable flooding towards this port from all ingress ports that are in the
1983 * same forwarding domain.
1985 static int sja1105_manage_flood_domains(struct sja1105_private
*priv
)
1987 struct sja1105_l2_forwarding_entry
*l2_fwd
;
1988 struct dsa_switch
*ds
= priv
->ds
;
1991 l2_fwd
= priv
->static_config
.tables
[BLK_IDX_L2_FORWARDING
].entries
;
1993 for (from
= 0; from
< ds
->num_ports
; from
++) {
1994 u64 fl_domain
= 0, bc_domain
= 0;
1996 for (to
= 0; to
< priv
->ds
->num_ports
; to
++) {
1997 if (!sja1105_can_forward(l2_fwd
, from
, to
))
2000 if (priv
->ucast_egress_floods
& BIT(to
))
2001 fl_domain
|= BIT(to
);
2002 if (priv
->bcast_egress_floods
& BIT(to
))
2003 bc_domain
|= BIT(to
);
2006 /* Nothing changed, nothing to do */
2007 if (l2_fwd
[from
].fl_domain
== fl_domain
&&
2008 l2_fwd
[from
].bc_domain
== bc_domain
)
2011 l2_fwd
[from
].fl_domain
= fl_domain
;
2012 l2_fwd
[from
].bc_domain
= bc_domain
;
2014 rc
= sja1105_dynamic_config_write(priv
, BLK_IDX_L2_FORWARDING
,
2015 from
, &l2_fwd
[from
], true);
2023 static int sja1105_bridge_member(struct dsa_switch
*ds
, int port
,
2024 struct dsa_bridge bridge
, bool member
)
2026 struct sja1105_l2_forwarding_entry
*l2_fwd
;
2027 struct sja1105_private
*priv
= ds
->priv
;
2030 l2_fwd
= priv
->static_config
.tables
[BLK_IDX_L2_FORWARDING
].entries
;
2032 for (i
= 0; i
< ds
->num_ports
; i
++) {
2033 /* Add this port to the forwarding matrix of the
2034 * other ports in the same bridge, and viceversa.
2036 if (!dsa_is_user_port(ds
, i
))
2038 /* For the ports already under the bridge, only one thing needs
2039 * to be done, and that is to add this port to their
2040 * reachability domain. So we can perform the SPI write for
2041 * them immediately. However, for this port itself (the one
2042 * that is new to the bridge), we need to add all other ports
2043 * to its reachability domain. So we do that incrementally in
2044 * this loop, and perform the SPI write only at the end, once
2045 * the domain contains all other bridge ports.
2049 if (!dsa_port_offloads_bridge(dsa_to_port(ds
, i
), &bridge
))
2051 sja1105_port_allow_traffic(l2_fwd
, i
, port
, member
);
2052 sja1105_port_allow_traffic(l2_fwd
, port
, i
, member
);
2054 rc
= sja1105_dynamic_config_write(priv
, BLK_IDX_L2_FORWARDING
,
2055 i
, &l2_fwd
[i
], true);
2060 rc
= sja1105_dynamic_config_write(priv
, BLK_IDX_L2_FORWARDING
,
2061 port
, &l2_fwd
[port
], true);
2065 rc
= sja1105_commit_pvid(ds
, port
);
2069 return sja1105_manage_flood_domains(priv
);
2072 static void sja1105_bridge_stp_state_set(struct dsa_switch
*ds
, int port
,
2075 struct dsa_port
*dp
= dsa_to_port(ds
, port
);
2076 struct sja1105_private
*priv
= ds
->priv
;
2077 struct sja1105_mac_config_entry
*mac
;
2079 mac
= priv
->static_config
.tables
[BLK_IDX_MAC_CONFIG
].entries
;
2082 case BR_STATE_DISABLED
:
2083 case BR_STATE_BLOCKING
:
2084 /* From UM10944 description of DRPDTAG (why put this there?):
2085 * "Management traffic flows to the port regardless of the state
2086 * of the INGRESS flag". So BPDUs are still be allowed to pass.
2087 * At the moment no difference between DISABLED and BLOCKING.
2089 mac
[port
].ingress
= false;
2090 mac
[port
].egress
= false;
2091 mac
[port
].dyn_learn
= false;
2093 case BR_STATE_LISTENING
:
2094 mac
[port
].ingress
= true;
2095 mac
[port
].egress
= false;
2096 mac
[port
].dyn_learn
= false;
2098 case BR_STATE_LEARNING
:
2099 mac
[port
].ingress
= true;
2100 mac
[port
].egress
= false;
2101 mac
[port
].dyn_learn
= dp
->learning
;
2103 case BR_STATE_FORWARDING
:
2104 mac
[port
].ingress
= true;
2105 mac
[port
].egress
= true;
2106 mac
[port
].dyn_learn
= dp
->learning
;
2109 dev_err(ds
->dev
, "invalid STP state: %d\n", state
);
2113 sja1105_dynamic_config_write(priv
, BLK_IDX_MAC_CONFIG
, port
,
2117 static int sja1105_bridge_join(struct dsa_switch
*ds
, int port
,
2118 struct dsa_bridge bridge
,
2119 bool *tx_fwd_offload
,
2120 struct netlink_ext_ack
*extack
)
2124 rc
= sja1105_bridge_member(ds
, port
, bridge
, true);
2128 rc
= dsa_tag_8021q_bridge_join(ds
, port
, bridge
, tx_fwd_offload
,
2131 sja1105_bridge_member(ds
, port
, bridge
, false);
2138 static void sja1105_bridge_leave(struct dsa_switch
*ds
, int port
,
2139 struct dsa_bridge bridge
)
2141 dsa_tag_8021q_bridge_leave(ds
, port
, bridge
);
2142 sja1105_bridge_member(ds
, port
, bridge
, false);
2145 /* Port 0 (the uC port) does not have CBS shapers */
2146 #define SJA1110_FIXED_CBS(port, prio) ((((port) - 1) * SJA1105_NUM_TC) + (prio))
2148 static int sja1105_find_cbs_shaper(struct sja1105_private
*priv
,
2153 if (priv
->info
->fixed_cbs_mapping
) {
2154 i
= SJA1110_FIXED_CBS(port
, prio
);
2155 if (i
>= 0 && i
< priv
->info
->num_cbs_shapers
)
2161 for (i
= 0; i
< priv
->info
->num_cbs_shapers
; i
++)
2162 if (priv
->cbs
[i
].port
== port
&& priv
->cbs
[i
].prio
== prio
)
2168 static int sja1105_find_unused_cbs_shaper(struct sja1105_private
*priv
)
2172 if (priv
->info
->fixed_cbs_mapping
)
2175 for (i
= 0; i
< priv
->info
->num_cbs_shapers
; i
++)
2176 if (!priv
->cbs
[i
].idle_slope
&& !priv
->cbs
[i
].send_slope
)
2182 static int sja1105_delete_cbs_shaper(struct sja1105_private
*priv
, int port
,
2187 for (i
= 0; i
< priv
->info
->num_cbs_shapers
; i
++) {
2188 struct sja1105_cbs_entry
*cbs
= &priv
->cbs
[i
];
2190 if (cbs
->port
== port
&& cbs
->prio
== prio
) {
2191 memset(cbs
, 0, sizeof(*cbs
));
2192 return sja1105_dynamic_config_write(priv
, BLK_IDX_CBS
,
2200 static int sja1105_setup_tc_cbs(struct dsa_switch
*ds
, int port
,
2201 struct tc_cbs_qopt_offload
*offload
)
2203 struct sja1105_private
*priv
= ds
->priv
;
2204 struct sja1105_cbs_entry
*cbs
;
2205 s64 port_transmit_rate_kbps
;
2208 if (!offload
->enable
)
2209 return sja1105_delete_cbs_shaper(priv
, port
, offload
->queue
);
2211 /* The user may be replacing an existing shaper */
2212 index
= sja1105_find_cbs_shaper(priv
, port
, offload
->queue
);
2214 /* That isn't the case - see if we can allocate a new one */
2215 index
= sja1105_find_unused_cbs_shaper(priv
);
2220 cbs
= &priv
->cbs
[index
];
2222 cbs
->prio
= offload
->queue
;
2223 /* locredit and sendslope are negative by definition. In hardware,
2224 * positive values must be provided, and the negative sign is implicit.
2226 cbs
->credit_hi
= offload
->hicredit
;
2227 cbs
->credit_lo
= abs(offload
->locredit
);
2228 /* User space is in kbits/sec, while the hardware in bytes/sec times
2229 * link speed. Since the given offload->sendslope is good only for the
2230 * current link speed anyway, and user space is likely to reprogram it
2231 * when that changes, don't even bother to track the port's link speed,
2232 * but deduce the port transmit rate from idleslope - sendslope.
2234 port_transmit_rate_kbps
= offload
->idleslope
- offload
->sendslope
;
2235 cbs
->idle_slope
= div_s64(offload
->idleslope
* BYTES_PER_KBIT
,
2236 port_transmit_rate_kbps
);
2237 cbs
->send_slope
= div_s64(abs(offload
->sendslope
* BYTES_PER_KBIT
),
2238 port_transmit_rate_kbps
);
2239 /* Convert the negative values from 64-bit 2's complement
2240 * to 32-bit 2's complement (for the case of 0x80000000 whose
2241 * negative is still negative).
2243 cbs
->credit_lo
&= GENMASK_ULL(31, 0);
2244 cbs
->send_slope
&= GENMASK_ULL(31, 0);
2246 return sja1105_dynamic_config_write(priv
, BLK_IDX_CBS
, index
, cbs
,
2250 static int sja1105_reload_cbs(struct sja1105_private
*priv
)
2254 /* The credit based shapers are only allocated if
2255 * CONFIG_NET_SCH_CBS is enabled.
2260 for (i
= 0; i
< priv
->info
->num_cbs_shapers
; i
++) {
2261 struct sja1105_cbs_entry
*cbs
= &priv
->cbs
[i
];
2263 if (!cbs
->idle_slope
&& !cbs
->send_slope
)
2266 rc
= sja1105_dynamic_config_write(priv
, BLK_IDX_CBS
, i
, cbs
,
2275 static const char * const sja1105_reset_reasons
[] = {
2276 [SJA1105_VLAN_FILTERING
] = "VLAN filtering",
2277 [SJA1105_AGEING_TIME
] = "Ageing time",
2278 [SJA1105_SCHEDULING
] = "Time-aware scheduling",
2279 [SJA1105_BEST_EFFORT_POLICING
] = "Best-effort policing",
2280 [SJA1105_VIRTUAL_LINKS
] = "Virtual links",
2283 /* For situations where we need to change a setting at runtime that is only
2284 * available through the static configuration, resetting the switch in order
2285 * to upload the new static config is unavoidable. Back up the settings we
2286 * modify at runtime (currently only MAC) and restore them after uploading,
2287 * such that this operation is relatively seamless.
2289 int sja1105_static_config_reload(struct sja1105_private
*priv
,
2290 enum sja1105_reset_reason reason
)
2292 struct ptp_system_timestamp ptp_sts_before
;
2293 struct ptp_system_timestamp ptp_sts_after
;
2294 u16 bmcr
[SJA1105_MAX_NUM_PORTS
] = {0};
2295 u64 mac_speed
[SJA1105_MAX_NUM_PORTS
];
2296 struct sja1105_mac_config_entry
*mac
;
2297 struct dsa_switch
*ds
= priv
->ds
;
2303 mutex_lock(&priv
->fdb_lock
);
2304 mutex_lock(&priv
->mgmt_lock
);
2306 mac
= priv
->static_config
.tables
[BLK_IDX_MAC_CONFIG
].entries
;
2308 /* Back up the dynamic link speed changed by sja1105_set_port_speed()
2309 * in order to temporarily restore it to SJA1105_SPEED_AUTO - which the
2310 * switch wants to see in the static config in order to allow us to
2311 * change it through the dynamic interface later.
2313 for (i
= 0; i
< ds
->num_ports
; i
++) {
2314 mac_speed
[i
] = mac
[i
].speed
;
2315 mac
[i
].speed
= priv
->info
->port_speed
[SJA1105_SPEED_AUTO
];
2318 bmcr
[i
] = mdiobus_c45_read(priv
->mdio_pcs
, i
,
2319 MDIO_MMD_VEND2
, MDIO_CTRL1
);
2322 /* No PTP operations can run right now */
2323 mutex_lock(&priv
->ptp_data
.lock
);
2325 rc
= __sja1105_ptp_gettimex(ds
, &now
, &ptp_sts_before
);
2327 mutex_unlock(&priv
->ptp_data
.lock
);
2331 /* Reset switch and send updated static configuration */
2332 rc
= sja1105_static_config_upload(priv
);
2334 mutex_unlock(&priv
->ptp_data
.lock
);
2338 rc
= __sja1105_ptp_settime(ds
, 0, &ptp_sts_after
);
2340 mutex_unlock(&priv
->ptp_data
.lock
);
2344 t1
= timespec64_to_ns(&ptp_sts_before
.pre_ts
);
2345 t2
= timespec64_to_ns(&ptp_sts_before
.post_ts
);
2346 t3
= timespec64_to_ns(&ptp_sts_after
.pre_ts
);
2347 t4
= timespec64_to_ns(&ptp_sts_after
.post_ts
);
2348 /* Mid point, corresponds to pre-reset PTPCLKVAL */
2349 t12
= t1
+ (t2
- t1
) / 2;
2350 /* Mid point, corresponds to post-reset PTPCLKVAL, aka 0 */
2351 t34
= t3
+ (t4
- t3
) / 2;
2352 /* Advance PTPCLKVAL by the time it took since its readout */
2355 __sja1105_ptp_adjtime(ds
, now
);
2357 mutex_unlock(&priv
->ptp_data
.lock
);
2359 dev_info(priv
->ds
->dev
,
2360 "Reset switch and programmed static config. Reason: %s\n",
2361 sja1105_reset_reasons
[reason
]);
2363 /* Configure the CGU (PLLs) for MII and RMII PHYs.
2364 * For these interfaces there is no dynamic configuration
2365 * needed, since PLLs have same settings at all speeds.
2367 if (priv
->info
->clocking_setup
) {
2368 rc
= priv
->info
->clocking_setup(priv
);
2373 for (i
= 0; i
< ds
->num_ports
; i
++) {
2374 struct phylink_pcs
*pcs
= priv
->pcs
[i
];
2375 unsigned int neg_mode
;
2377 mac
[i
].speed
= mac_speed
[i
];
2378 rc
= sja1105_set_port_config(priv
, i
);
2385 if (bmcr
[i
] & BMCR_ANENABLE
)
2386 neg_mode
= PHYLINK_PCS_NEG_INBAND_ENABLED
;
2388 neg_mode
= PHYLINK_PCS_NEG_OUTBAND
;
2390 rc
= pcs
->ops
->pcs_config(pcs
, neg_mode
, priv
->phy_mode
[i
],
2395 if (neg_mode
== PHYLINK_PCS_NEG_OUTBAND
) {
2396 int speed
= SPEED_UNKNOWN
;
2398 if (priv
->phy_mode
[i
] == PHY_INTERFACE_MODE_2500BASEX
)
2400 else if (bmcr
[i
] & BMCR_SPEED1000
)
2402 else if (bmcr
[i
] & BMCR_SPEED100
)
2407 pcs
->ops
->pcs_link_up(pcs
, neg_mode
, priv
->phy_mode
[i
],
2408 speed
, DUPLEX_FULL
);
2412 rc
= sja1105_reload_cbs(priv
);
2416 mutex_unlock(&priv
->mgmt_lock
);
2417 mutex_unlock(&priv
->fdb_lock
);
2422 static enum dsa_tag_protocol
2423 sja1105_get_tag_protocol(struct dsa_switch
*ds
, int port
,
2424 enum dsa_tag_protocol mp
)
2426 struct sja1105_private
*priv
= ds
->priv
;
2428 return priv
->info
->tag_proto
;
2431 /* The TPID setting belongs to the General Parameters table,
2432 * which can only be partially reconfigured at runtime (and not the TPID).
2433 * So a switch reset is required.
2435 int sja1105_vlan_filtering(struct dsa_switch
*ds
, int port
, bool enabled
,
2436 struct netlink_ext_ack
*extack
)
2438 struct sja1105_general_params_entry
*general_params
;
2439 struct sja1105_private
*priv
= ds
->priv
;
2440 struct sja1105_table
*table
;
2441 struct sja1105_rule
*rule
;
2445 list_for_each_entry(rule
, &priv
->flow_block
.rules
, list
) {
2446 if (rule
->type
== SJA1105_RULE_VL
) {
2447 NL_SET_ERR_MSG_MOD(extack
,
2448 "Cannot change VLAN filtering with active VL rules");
2454 /* Enable VLAN filtering. */
2456 tpid2
= ETH_P_8021AD
;
2458 /* Disable VLAN filtering. */
2459 tpid
= ETH_P_SJA1105
;
2460 tpid2
= ETH_P_SJA1105
;
2463 table
= &priv
->static_config
.tables
[BLK_IDX_GENERAL_PARAMS
];
2464 general_params
= table
->entries
;
2465 /* EtherType used to identify inner tagged (C-tag) VLAN traffic */
2466 general_params
->tpid
= tpid
;
2467 /* EtherType used to identify outer tagged (S-tag) VLAN traffic */
2468 general_params
->tpid2
= tpid2
;
2470 for (port
= 0; port
< ds
->num_ports
; port
++) {
2471 if (dsa_is_unused_port(ds
, port
))
2474 rc
= sja1105_commit_pvid(ds
, port
);
2479 rc
= sja1105_static_config_reload(priv
, SJA1105_VLAN_FILTERING
);
2481 NL_SET_ERR_MSG_MOD(extack
, "Failed to change VLAN Ethertype");
2486 static int sja1105_vlan_add(struct sja1105_private
*priv
, int port
, u16 vid
,
2487 u16 flags
, bool allowed_ingress
)
2489 struct sja1105_vlan_lookup_entry
*vlan
;
2490 struct sja1105_table
*table
;
2493 table
= &priv
->static_config
.tables
[BLK_IDX_VLAN_LOOKUP
];
2495 match
= sja1105_is_vlan_configured(priv
, vid
);
2497 rc
= sja1105_table_resize(table
, table
->entry_count
+ 1);
2500 match
= table
->entry_count
- 1;
2503 /* Assign pointer after the resize (it's new memory) */
2504 vlan
= table
->entries
;
2506 vlan
[match
].type_entry
= SJA1110_VLAN_D_TAG
;
2507 vlan
[match
].vlanid
= vid
;
2508 vlan
[match
].vlan_bc
|= BIT(port
);
2510 if (allowed_ingress
)
2511 vlan
[match
].vmemb_port
|= BIT(port
);
2513 vlan
[match
].vmemb_port
&= ~BIT(port
);
2515 if (flags
& BRIDGE_VLAN_INFO_UNTAGGED
)
2516 vlan
[match
].tag_port
&= ~BIT(port
);
2518 vlan
[match
].tag_port
|= BIT(port
);
2520 return sja1105_dynamic_config_write(priv
, BLK_IDX_VLAN_LOOKUP
, vid
,
2521 &vlan
[match
], true);
2524 static int sja1105_vlan_del(struct sja1105_private
*priv
, int port
, u16 vid
)
2526 struct sja1105_vlan_lookup_entry
*vlan
;
2527 struct sja1105_table
*table
;
2531 table
= &priv
->static_config
.tables
[BLK_IDX_VLAN_LOOKUP
];
2533 match
= sja1105_is_vlan_configured(priv
, vid
);
2534 /* Can't delete a missing entry. */
2538 /* Assign pointer after the resize (it's new memory) */
2539 vlan
= table
->entries
;
2541 vlan
[match
].vlanid
= vid
;
2542 vlan
[match
].vlan_bc
&= ~BIT(port
);
2543 vlan
[match
].vmemb_port
&= ~BIT(port
);
2544 /* Also unset tag_port, just so we don't have a confusing bitmap
2545 * (no practical purpose).
2547 vlan
[match
].tag_port
&= ~BIT(port
);
2549 /* If there's no port left as member of this VLAN,
2550 * it's time for it to go.
2552 if (!vlan
[match
].vmemb_port
)
2555 rc
= sja1105_dynamic_config_write(priv
, BLK_IDX_VLAN_LOOKUP
, vid
,
2556 &vlan
[match
], keep
);
2561 return sja1105_table_delete_entry(table
, match
);
2566 static int sja1105_bridge_vlan_add(struct dsa_switch
*ds
, int port
,
2567 const struct switchdev_obj_port_vlan
*vlan
,
2568 struct netlink_ext_ack
*extack
)
2570 struct sja1105_private
*priv
= ds
->priv
;
2571 u16 flags
= vlan
->flags
;
2574 /* Be sure to deny alterations to the configuration done by tag_8021q.
2576 if (vid_is_dsa_8021q(vlan
->vid
)) {
2577 NL_SET_ERR_MSG_MOD(extack
,
2578 "Range 3072-4095 reserved for dsa_8021q operation");
2582 /* Always install bridge VLANs as egress-tagged on CPU and DSA ports */
2583 if (dsa_is_cpu_port(ds
, port
) || dsa_is_dsa_port(ds
, port
))
2586 rc
= sja1105_vlan_add(priv
, port
, vlan
->vid
, flags
, true);
2590 if (vlan
->flags
& BRIDGE_VLAN_INFO_PVID
)
2591 priv
->bridge_pvid
[port
] = vlan
->vid
;
2593 return sja1105_commit_pvid(ds
, port
);
2596 static int sja1105_bridge_vlan_del(struct dsa_switch
*ds
, int port
,
2597 const struct switchdev_obj_port_vlan
*vlan
)
2599 struct sja1105_private
*priv
= ds
->priv
;
2602 rc
= sja1105_vlan_del(priv
, port
, vlan
->vid
);
2606 /* In case the pvid was deleted, make sure that untagged packets will
2609 return sja1105_commit_pvid(ds
, port
);
2612 static int sja1105_dsa_8021q_vlan_add(struct dsa_switch
*ds
, int port
, u16 vid
,
2615 struct sja1105_private
*priv
= ds
->priv
;
2616 bool allowed_ingress
= true;
2619 /* Prevent attackers from trying to inject a DSA tag from
2620 * the outside world.
2622 if (dsa_is_user_port(ds
, port
))
2623 allowed_ingress
= false;
2625 rc
= sja1105_vlan_add(priv
, port
, vid
, flags
, allowed_ingress
);
2629 if (flags
& BRIDGE_VLAN_INFO_PVID
)
2630 priv
->tag_8021q_pvid
[port
] = vid
;
2632 return sja1105_commit_pvid(ds
, port
);
2635 static int sja1105_dsa_8021q_vlan_del(struct dsa_switch
*ds
, int port
, u16 vid
)
2637 struct sja1105_private
*priv
= ds
->priv
;
2639 return sja1105_vlan_del(priv
, port
, vid
);
2642 static int sja1105_prechangeupper(struct dsa_switch
*ds
, int port
,
2643 struct netdev_notifier_changeupper_info
*info
)
2645 struct netlink_ext_ack
*extack
= info
->info
.extack
;
2646 struct net_device
*upper
= info
->upper_dev
;
2647 struct dsa_switch_tree
*dst
= ds
->dst
;
2648 struct dsa_port
*dp
;
2650 if (is_vlan_dev(upper
)) {
2651 NL_SET_ERR_MSG_MOD(extack
, "8021q uppers are not supported");
2655 if (netif_is_bridge_master(upper
)) {
2656 list_for_each_entry(dp
, &dst
->ports
, list
) {
2657 struct net_device
*br
= dsa_port_bridge_dev_get(dp
);
2659 if (br
&& br
!= upper
&& br_vlan_enabled(br
)) {
2660 NL_SET_ERR_MSG_MOD(extack
,
2661 "Only one VLAN-aware bridge is supported");
2670 static int sja1105_mgmt_xmit(struct dsa_switch
*ds
, int port
, int slot
,
2671 struct sk_buff
*skb
, bool takets
)
2673 struct sja1105_mgmt_entry mgmt_route
= {0};
2674 struct sja1105_private
*priv
= ds
->priv
;
2681 mgmt_route
.macaddr
= ether_addr_to_u64(hdr
->h_dest
);
2682 mgmt_route
.destports
= BIT(port
);
2683 mgmt_route
.enfport
= 1;
2684 mgmt_route
.tsreg
= 0;
2685 mgmt_route
.takets
= takets
;
2687 rc
= sja1105_dynamic_config_write(priv
, BLK_IDX_MGMT_ROUTE
,
2688 slot
, &mgmt_route
, true);
2694 /* Transfer skb to the host port. */
2695 dsa_enqueue_skb(skb
, dsa_to_port(ds
, port
)->user
);
2697 /* Wait until the switch has processed the frame */
2699 rc
= sja1105_dynamic_config_read(priv
, BLK_IDX_MGMT_ROUTE
,
2702 dev_err_ratelimited(priv
->ds
->dev
,
2703 "failed to poll for mgmt route\n");
2707 /* UM10944: The ENFPORT flag of the respective entry is
2708 * cleared when a match is found. The host can use this
2709 * flag as an acknowledgment.
2712 } while (mgmt_route
.enfport
&& --timeout
);
2715 /* Clean up the management route so that a follow-up
2716 * frame may not match on it by mistake.
2717 * This is only hardware supported on P/Q/R/S - on E/T it is
2718 * a no-op and we are silently discarding the -EOPNOTSUPP.
2720 sja1105_dynamic_config_write(priv
, BLK_IDX_MGMT_ROUTE
,
2721 slot
, &mgmt_route
, false);
2722 dev_err_ratelimited(priv
->ds
->dev
, "xmit timed out\n");
2725 return NETDEV_TX_OK
;
2728 #define work_to_xmit_work(w) \
2729 container_of((w), struct sja1105_deferred_xmit_work, work)
2731 /* Deferred work is unfortunately necessary because setting up the management
2732 * route cannot be done from atomit context (SPI transfer takes a sleepable
2735 static void sja1105_port_deferred_xmit(struct kthread_work
*work
)
2737 struct sja1105_deferred_xmit_work
*xmit_work
= work_to_xmit_work(work
);
2738 struct sk_buff
*clone
, *skb
= xmit_work
->skb
;
2739 struct dsa_switch
*ds
= xmit_work
->dp
->ds
;
2740 struct sja1105_private
*priv
= ds
->priv
;
2741 int port
= xmit_work
->dp
->index
;
2743 clone
= SJA1105_SKB_CB(skb
)->clone
;
2745 mutex_lock(&priv
->mgmt_lock
);
2747 sja1105_mgmt_xmit(ds
, port
, 0, skb
, !!clone
);
2749 /* The clone, if there, was made by dsa_skb_tx_timestamp */
2751 sja1105_ptp_txtstamp_skb(ds
, port
, clone
);
2753 mutex_unlock(&priv
->mgmt_lock
);
2758 static int sja1105_connect_tag_protocol(struct dsa_switch
*ds
,
2759 enum dsa_tag_protocol proto
)
2761 struct sja1105_private
*priv
= ds
->priv
;
2762 struct sja1105_tagger_data
*tagger_data
;
2764 if (proto
!= priv
->info
->tag_proto
)
2765 return -EPROTONOSUPPORT
;
2767 tagger_data
= sja1105_tagger_data(ds
);
2768 tagger_data
->xmit_work_fn
= sja1105_port_deferred_xmit
;
2769 tagger_data
->meta_tstamp_handler
= sja1110_process_meta_tstamp
;
2774 /* The MAXAGE setting belongs to the L2 Forwarding Parameters table,
2775 * which cannot be reconfigured at runtime. So a switch reset is required.
2777 static int sja1105_set_ageing_time(struct dsa_switch
*ds
,
2778 unsigned int ageing_time
)
2780 struct sja1105_l2_lookup_params_entry
*l2_lookup_params
;
2781 struct sja1105_private
*priv
= ds
->priv
;
2782 struct sja1105_table
*table
;
2783 unsigned int maxage
;
2785 table
= &priv
->static_config
.tables
[BLK_IDX_L2_LOOKUP_PARAMS
];
2786 l2_lookup_params
= table
->entries
;
2788 maxage
= SJA1105_AGEING_TIME_MS(ageing_time
);
2790 if (l2_lookup_params
->maxage
== maxage
)
2793 l2_lookup_params
->maxage
= maxage
;
2795 return sja1105_static_config_reload(priv
, SJA1105_AGEING_TIME
);
2798 static int sja1105_change_mtu(struct dsa_switch
*ds
, int port
, int new_mtu
)
2800 struct sja1105_l2_policing_entry
*policing
;
2801 struct sja1105_private
*priv
= ds
->priv
;
2803 new_mtu
+= VLAN_ETH_HLEN
+ ETH_FCS_LEN
;
2805 if (dsa_is_cpu_port(ds
, port
) || dsa_is_dsa_port(ds
, port
))
2806 new_mtu
+= VLAN_HLEN
;
2808 policing
= priv
->static_config
.tables
[BLK_IDX_L2_POLICING
].entries
;
2810 if (policing
[port
].maxlen
== new_mtu
)
2813 policing
[port
].maxlen
= new_mtu
;
2815 return sja1105_static_config_reload(priv
, SJA1105_BEST_EFFORT_POLICING
);
2818 static int sja1105_get_max_mtu(struct dsa_switch
*ds
, int port
)
2820 return 2043 - VLAN_ETH_HLEN
- ETH_FCS_LEN
;
2823 static int sja1105_port_setup_tc(struct dsa_switch
*ds
, int port
,
2824 enum tc_setup_type type
,
2828 case TC_SETUP_QDISC_TAPRIO
:
2829 return sja1105_setup_tc_taprio(ds
, port
, type_data
);
2830 case TC_SETUP_QDISC_CBS
:
2831 return sja1105_setup_tc_cbs(ds
, port
, type_data
);
2837 /* We have a single mirror (@to) port, but can configure ingress and egress
2838 * mirroring on all other (@from) ports.
2839 * We need to allow mirroring rules only as long as the @to port is always the
2840 * same, and we need to unset the @to port from mirr_port only when there is no
2841 * mirroring rule that references it.
2843 static int sja1105_mirror_apply(struct sja1105_private
*priv
, int from
, int to
,
2844 bool ingress
, bool enabled
)
2846 struct sja1105_general_params_entry
*general_params
;
2847 struct sja1105_mac_config_entry
*mac
;
2848 struct dsa_switch
*ds
= priv
->ds
;
2849 struct sja1105_table
*table
;
2850 bool already_enabled
;
2854 table
= &priv
->static_config
.tables
[BLK_IDX_GENERAL_PARAMS
];
2855 general_params
= table
->entries
;
2857 mac
= priv
->static_config
.tables
[BLK_IDX_MAC_CONFIG
].entries
;
2859 already_enabled
= (general_params
->mirr_port
!= ds
->num_ports
);
2860 if (already_enabled
&& enabled
&& general_params
->mirr_port
!= to
) {
2861 dev_err(priv
->ds
->dev
,
2862 "Delete mirroring rules towards port %llu first\n",
2863 general_params
->mirr_port
);
2872 /* Anybody still referencing mirr_port? */
2873 for (port
= 0; port
< ds
->num_ports
; port
++) {
2874 if (mac
[port
].ing_mirr
|| mac
[port
].egr_mirr
) {
2879 /* Unset already_enabled for next time */
2881 new_mirr_port
= ds
->num_ports
;
2883 if (new_mirr_port
!= general_params
->mirr_port
) {
2884 general_params
->mirr_port
= new_mirr_port
;
2886 rc
= sja1105_dynamic_config_write(priv
, BLK_IDX_GENERAL_PARAMS
,
2887 0, general_params
, true);
2893 mac
[from
].ing_mirr
= enabled
;
2895 mac
[from
].egr_mirr
= enabled
;
2897 return sja1105_dynamic_config_write(priv
, BLK_IDX_MAC_CONFIG
, from
,
2901 static int sja1105_mirror_add(struct dsa_switch
*ds
, int port
,
2902 struct dsa_mall_mirror_tc_entry
*mirror
,
2903 bool ingress
, struct netlink_ext_ack
*extack
)
2905 return sja1105_mirror_apply(ds
->priv
, port
, mirror
->to_local_port
,
2909 static void sja1105_mirror_del(struct dsa_switch
*ds
, int port
,
2910 struct dsa_mall_mirror_tc_entry
*mirror
)
2912 sja1105_mirror_apply(ds
->priv
, port
, mirror
->to_local_port
,
2913 mirror
->ingress
, false);
2916 static int sja1105_port_policer_add(struct dsa_switch
*ds
, int port
,
2917 struct dsa_mall_policer_tc_entry
*policer
)
2919 struct sja1105_l2_policing_entry
*policing
;
2920 struct sja1105_private
*priv
= ds
->priv
;
2922 policing
= priv
->static_config
.tables
[BLK_IDX_L2_POLICING
].entries
;
2924 /* In hardware, every 8 microseconds the credit level is incremented by
2925 * the value of RATE bytes divided by 64, up to a maximum of SMAX
2928 policing
[port
].rate
= div_u64(512 * policer
->rate_bytes_per_sec
,
2930 policing
[port
].smax
= policer
->burst
;
2932 return sja1105_static_config_reload(priv
, SJA1105_BEST_EFFORT_POLICING
);
2935 static void sja1105_port_policer_del(struct dsa_switch
*ds
, int port
)
2937 struct sja1105_l2_policing_entry
*policing
;
2938 struct sja1105_private
*priv
= ds
->priv
;
2940 policing
= priv
->static_config
.tables
[BLK_IDX_L2_POLICING
].entries
;
2942 policing
[port
].rate
= SJA1105_RATE_MBPS(1000);
2943 policing
[port
].smax
= 65535;
2945 sja1105_static_config_reload(priv
, SJA1105_BEST_EFFORT_POLICING
);
2948 static int sja1105_port_set_learning(struct sja1105_private
*priv
, int port
,
2951 struct sja1105_mac_config_entry
*mac
;
2953 mac
= priv
->static_config
.tables
[BLK_IDX_MAC_CONFIG
].entries
;
2955 mac
[port
].dyn_learn
= enabled
;
2957 return sja1105_dynamic_config_write(priv
, BLK_IDX_MAC_CONFIG
, port
,
2961 static int sja1105_port_ucast_bcast_flood(struct sja1105_private
*priv
, int to
,
2962 struct switchdev_brport_flags flags
)
2964 if (flags
.mask
& BR_FLOOD
) {
2965 if (flags
.val
& BR_FLOOD
)
2966 priv
->ucast_egress_floods
|= BIT(to
);
2968 priv
->ucast_egress_floods
&= ~BIT(to
);
2971 if (flags
.mask
& BR_BCAST_FLOOD
) {
2972 if (flags
.val
& BR_BCAST_FLOOD
)
2973 priv
->bcast_egress_floods
|= BIT(to
);
2975 priv
->bcast_egress_floods
&= ~BIT(to
);
2978 return sja1105_manage_flood_domains(priv
);
2981 static int sja1105_port_mcast_flood(struct sja1105_private
*priv
, int to
,
2982 struct switchdev_brport_flags flags
,
2983 struct netlink_ext_ack
*extack
)
2985 struct sja1105_l2_lookup_entry
*l2_lookup
;
2986 struct sja1105_table
*table
;
2989 mutex_lock(&priv
->fdb_lock
);
2991 table
= &priv
->static_config
.tables
[BLK_IDX_L2_LOOKUP
];
2992 l2_lookup
= table
->entries
;
2994 for (match
= 0; match
< table
->entry_count
; match
++)
2995 if (l2_lookup
[match
].macaddr
== SJA1105_UNKNOWN_MULTICAST
&&
2996 l2_lookup
[match
].mask_macaddr
== SJA1105_UNKNOWN_MULTICAST
)
2999 if (match
== table
->entry_count
) {
3000 NL_SET_ERR_MSG_MOD(extack
,
3001 "Could not find FDB entry for unknown multicast");
3006 if (flags
.val
& BR_MCAST_FLOOD
)
3007 l2_lookup
[match
].destports
|= BIT(to
);
3009 l2_lookup
[match
].destports
&= ~BIT(to
);
3011 rc
= sja1105_dynamic_config_write(priv
, BLK_IDX_L2_LOOKUP
,
3012 l2_lookup
[match
].index
,
3013 &l2_lookup
[match
], true);
3015 mutex_unlock(&priv
->fdb_lock
);
3020 static int sja1105_port_pre_bridge_flags(struct dsa_switch
*ds
, int port
,
3021 struct switchdev_brport_flags flags
,
3022 struct netlink_ext_ack
*extack
)
3024 struct sja1105_private
*priv
= ds
->priv
;
3026 if (flags
.mask
& ~(BR_LEARNING
| BR_FLOOD
| BR_MCAST_FLOOD
|
3030 if (flags
.mask
& (BR_FLOOD
| BR_MCAST_FLOOD
) &&
3031 !priv
->info
->can_limit_mcast_flood
) {
3032 bool multicast
= !!(flags
.val
& BR_MCAST_FLOOD
);
3033 bool unicast
= !!(flags
.val
& BR_FLOOD
);
3035 if (unicast
!= multicast
) {
3036 NL_SET_ERR_MSG_MOD(extack
,
3037 "This chip cannot configure multicast flooding independently of unicast");
3045 static int sja1105_port_bridge_flags(struct dsa_switch
*ds
, int port
,
3046 struct switchdev_brport_flags flags
,
3047 struct netlink_ext_ack
*extack
)
3049 struct sja1105_private
*priv
= ds
->priv
;
3052 if (flags
.mask
& BR_LEARNING
) {
3053 bool learn_ena
= !!(flags
.val
& BR_LEARNING
);
3055 rc
= sja1105_port_set_learning(priv
, port
, learn_ena
);
3060 if (flags
.mask
& (BR_FLOOD
| BR_BCAST_FLOOD
)) {
3061 rc
= sja1105_port_ucast_bcast_flood(priv
, port
, flags
);
3066 /* For chips that can't offload BR_MCAST_FLOOD independently, there
3067 * is nothing to do here, we ensured the configuration is in sync by
3068 * offloading BR_FLOOD.
3070 if (flags
.mask
& BR_MCAST_FLOOD
&& priv
->info
->can_limit_mcast_flood
) {
3071 rc
= sja1105_port_mcast_flood(priv
, port
, flags
,
3080 /* The programming model for the SJA1105 switch is "all-at-once" via static
3081 * configuration tables. Some of these can be dynamically modified at runtime,
3082 * but not the xMII mode parameters table.
3083 * Furthermode, some PHYs may not have crystals for generating their clocks
3084 * (e.g. RMII). Instead, their 50MHz clock is supplied via the SJA1105 port's
3085 * ref_clk pin. So port clocking needs to be initialized early, before
3086 * connecting to PHYs is attempted, otherwise they won't respond through MDIO.
3087 * Setting correct PHY link speed does not matter now.
3088 * But dsa_user_phy_setup is called later than sja1105_setup, so the PHY
3089 * bindings are not yet parsed by DSA core. We need to parse early so that we
3090 * can populate the xMII mode parameters table.
3092 static int sja1105_setup(struct dsa_switch
*ds
)
3094 struct sja1105_private
*priv
= ds
->priv
;
3097 if (priv
->info
->disable_microcontroller
) {
3098 rc
= priv
->info
->disable_microcontroller(priv
);
3101 "Failed to disable microcontroller: %pe\n",
3107 /* Create and send configuration down to device */
3108 rc
= sja1105_static_config_load(priv
);
3110 dev_err(ds
->dev
, "Failed to load static config: %d\n", rc
);
3114 /* Configure the CGU (PHY link modes and speeds) */
3115 if (priv
->info
->clocking_setup
) {
3116 rc
= priv
->info
->clocking_setup(priv
);
3119 "Failed to configure MII clocking: %pe\n",
3121 goto out_static_config_free
;
3125 sja1105_tas_setup(ds
);
3126 sja1105_flower_setup(ds
);
3128 rc
= sja1105_ptp_clock_register(ds
);
3130 dev_err(ds
->dev
, "Failed to register PTP clock: %d\n", rc
);
3131 goto out_flower_teardown
;
3134 rc
= sja1105_mdiobus_register(ds
);
3136 dev_err(ds
->dev
, "Failed to register MDIO bus: %pe\n",
3138 goto out_ptp_clock_unregister
;
3141 rc
= sja1105_devlink_setup(ds
);
3143 goto out_mdiobus_unregister
;
3146 rc
= dsa_tag_8021q_register(ds
, htons(ETH_P_8021Q
));
3149 goto out_devlink_teardown
;
3151 /* On SJA1105, VLAN filtering per se is always enabled in hardware.
3152 * The only thing we can do to disable it is lie about what the 802.1Q
3154 * So it will still try to apply VLAN filtering, but all ingress
3155 * traffic (except frames received with EtherType of ETH_P_SJA1105)
3156 * will be internally tagged with a distorted VLAN header where the
3157 * TPID is ETH_P_SJA1105, and the VLAN ID is the port pvid.
3159 ds
->vlan_filtering_is_global
= true;
3160 ds
->fdb_isolation
= true;
3161 ds
->max_num_bridges
= DSA_TAG_8021Q_MAX_NUM_BRIDGES
;
3163 /* Advertise the 8 egress queues */
3164 ds
->num_tx_queues
= SJA1105_NUM_TC
;
3166 ds
->mtu_enforcement_ingress
= true;
3167 ds
->assisted_learning_on_cpu_port
= true;
3171 out_devlink_teardown
:
3172 sja1105_devlink_teardown(ds
);
3173 out_mdiobus_unregister
:
3174 sja1105_mdiobus_unregister(ds
);
3175 out_ptp_clock_unregister
:
3176 sja1105_ptp_clock_unregister(ds
);
3177 out_flower_teardown
:
3178 sja1105_flower_teardown(ds
);
3179 sja1105_tas_teardown(ds
);
3180 out_static_config_free
:
3181 sja1105_static_config_free(&priv
->static_config
);
3186 static void sja1105_teardown(struct dsa_switch
*ds
)
3188 struct sja1105_private
*priv
= ds
->priv
;
3191 dsa_tag_8021q_unregister(ds
);
3194 sja1105_devlink_teardown(ds
);
3195 sja1105_mdiobus_unregister(ds
);
3196 sja1105_ptp_clock_unregister(ds
);
3197 sja1105_flower_teardown(ds
);
3198 sja1105_tas_teardown(ds
);
3199 sja1105_static_config_free(&priv
->static_config
);
3202 static const struct phylink_mac_ops sja1105_phylink_mac_ops
= {
3203 .mac_select_pcs
= sja1105_mac_select_pcs
,
3204 .mac_config
= sja1105_mac_config
,
3205 .mac_link_up
= sja1105_mac_link_up
,
3206 .mac_link_down
= sja1105_mac_link_down
,
3209 static const struct dsa_switch_ops sja1105_switch_ops
= {
3210 .get_tag_protocol
= sja1105_get_tag_protocol
,
3211 .connect_tag_protocol
= sja1105_connect_tag_protocol
,
3212 .setup
= sja1105_setup
,
3213 .teardown
= sja1105_teardown
,
3214 .set_ageing_time
= sja1105_set_ageing_time
,
3215 .port_change_mtu
= sja1105_change_mtu
,
3216 .port_max_mtu
= sja1105_get_max_mtu
,
3217 .phylink_get_caps
= sja1105_phylink_get_caps
,
3218 .get_strings
= sja1105_get_strings
,
3219 .get_ethtool_stats
= sja1105_get_ethtool_stats
,
3220 .get_sset_count
= sja1105_get_sset_count
,
3221 .get_ts_info
= sja1105_get_ts_info
,
3222 .port_fdb_dump
= sja1105_fdb_dump
,
3223 .port_fdb_add
= sja1105_fdb_add
,
3224 .port_fdb_del
= sja1105_fdb_del
,
3225 .port_fast_age
= sja1105_fast_age
,
3226 .port_bridge_join
= sja1105_bridge_join
,
3227 .port_bridge_leave
= sja1105_bridge_leave
,
3228 .port_pre_bridge_flags
= sja1105_port_pre_bridge_flags
,
3229 .port_bridge_flags
= sja1105_port_bridge_flags
,
3230 .port_stp_state_set
= sja1105_bridge_stp_state_set
,
3231 .port_vlan_filtering
= sja1105_vlan_filtering
,
3232 .port_vlan_add
= sja1105_bridge_vlan_add
,
3233 .port_vlan_del
= sja1105_bridge_vlan_del
,
3234 .port_mdb_add
= sja1105_mdb_add
,
3235 .port_mdb_del
= sja1105_mdb_del
,
3236 .port_hwtstamp_get
= sja1105_hwtstamp_get
,
3237 .port_hwtstamp_set
= sja1105_hwtstamp_set
,
3238 .port_rxtstamp
= sja1105_port_rxtstamp
,
3239 .port_txtstamp
= sja1105_port_txtstamp
,
3240 .port_setup_tc
= sja1105_port_setup_tc
,
3241 .port_mirror_add
= sja1105_mirror_add
,
3242 .port_mirror_del
= sja1105_mirror_del
,
3243 .port_policer_add
= sja1105_port_policer_add
,
3244 .port_policer_del
= sja1105_port_policer_del
,
3245 .cls_flower_add
= sja1105_cls_flower_add
,
3246 .cls_flower_del
= sja1105_cls_flower_del
,
3247 .cls_flower_stats
= sja1105_cls_flower_stats
,
3248 .devlink_info_get
= sja1105_devlink_info_get
,
3249 .tag_8021q_vlan_add
= sja1105_dsa_8021q_vlan_add
,
3250 .tag_8021q_vlan_del
= sja1105_dsa_8021q_vlan_del
,
3251 .port_prechangeupper
= sja1105_prechangeupper
,
3254 static const struct of_device_id sja1105_dt_ids
[];
3256 static int sja1105_check_device_id(struct sja1105_private
*priv
)
3258 const struct sja1105_regs
*regs
= priv
->info
->regs
;
3259 u8 prod_id
[SJA1105_SIZE_DEVICE_ID
] = {0};
3260 struct device
*dev
= &priv
->spidev
->dev
;
3261 const struct of_device_id
*match
;
3266 rc
= sja1105_xfer_u32(priv
, SPI_READ
, regs
->device_id
, &device_id
,
3271 rc
= sja1105_xfer_buf(priv
, SPI_READ
, regs
->prod_id
, prod_id
,
3272 SJA1105_SIZE_DEVICE_ID
);
3276 sja1105_unpack(prod_id
, &part_no
, 19, 4, SJA1105_SIZE_DEVICE_ID
);
3278 for (match
= sja1105_dt_ids
; match
->compatible
[0]; match
++) {
3279 const struct sja1105_info
*info
= match
->data
;
3281 /* Is what's been probed in our match table at all? */
3282 if (info
->device_id
!= device_id
|| info
->part_no
!= part_no
)
3285 /* But is it what's in the device tree? */
3286 if (priv
->info
->device_id
!= device_id
||
3287 priv
->info
->part_no
!= part_no
) {
3288 dev_warn(dev
, "Device tree specifies chip %s but found %s, please fix it!\n",
3289 priv
->info
->name
, info
->name
);
3290 /* It isn't. No problem, pick that up. */
3297 dev_err(dev
, "Unexpected {device ID, part number}: 0x%x 0x%llx\n",
3298 device_id
, part_no
);
3303 static int sja1105_probe(struct spi_device
*spi
)
3305 struct device
*dev
= &spi
->dev
;
3306 struct sja1105_private
*priv
;
3307 size_t max_xfer
, max_msg
;
3308 struct dsa_switch
*ds
;
3311 if (!dev
->of_node
) {
3312 dev_err(dev
, "No DTS bindings for SJA1105 driver\n");
3316 rc
= sja1105_hw_reset(dev
, 1, 1);
3320 priv
= devm_kzalloc(dev
, sizeof(struct sja1105_private
), GFP_KERNEL
);
3324 /* Populate our driver private structure (priv) based on
3325 * the device tree node that was probed (spi)
3328 spi_set_drvdata(spi
, priv
);
3330 /* Configure the SPI bus */
3331 spi
->bits_per_word
= 8;
3332 rc
= spi_setup(spi
);
3334 dev_err(dev
, "Could not init SPI\n");
3338 /* In sja1105_xfer, we send spi_messages composed of two spi_transfers:
3339 * a small one for the message header and another one for the current
3340 * chunk of the packed buffer.
3341 * Check that the restrictions imposed by the SPI controller are
3342 * respected: the chunk buffer is smaller than the max transfer size,
3343 * and the total length of the chunk plus its message header is smaller
3344 * than the max message size.
3345 * We do that during probe time since the maximum transfer size is a
3346 * runtime invariant.
3348 max_xfer
= spi_max_transfer_size(spi
);
3349 max_msg
= spi_max_message_size(spi
);
3351 /* We need to send at least one 64-bit word of SPI payload per message
3352 * in order to be able to make useful progress.
3354 if (max_msg
< SJA1105_SIZE_SPI_MSG_HEADER
+ 8) {
3355 dev_err(dev
, "SPI master cannot send large enough buffers, aborting\n");
3359 priv
->max_xfer_len
= SJA1105_SIZE_SPI_MSG_MAXLEN
;
3360 if (priv
->max_xfer_len
> max_xfer
)
3361 priv
->max_xfer_len
= max_xfer
;
3362 if (priv
->max_xfer_len
> max_msg
- SJA1105_SIZE_SPI_MSG_HEADER
)
3363 priv
->max_xfer_len
= max_msg
- SJA1105_SIZE_SPI_MSG_HEADER
;
3365 priv
->info
= of_device_get_match_data(dev
);
3367 /* Detect hardware device */
3368 rc
= sja1105_check_device_id(priv
);
3370 dev_err(dev
, "Device ID check failed: %d\n", rc
);
3374 dev_info(dev
, "Probed switch chip: %s\n", priv
->info
->name
);
3376 ds
= devm_kzalloc(dev
, sizeof(*ds
), GFP_KERNEL
);
3381 ds
->num_ports
= priv
->info
->num_ports
;
3382 ds
->ops
= &sja1105_switch_ops
;
3383 ds
->phylink_mac_ops
= &sja1105_phylink_mac_ops
;
3387 mutex_init(&priv
->ptp_data
.lock
);
3388 mutex_init(&priv
->dynamic_config_lock
);
3389 mutex_init(&priv
->mgmt_lock
);
3390 mutex_init(&priv
->fdb_lock
);
3391 spin_lock_init(&priv
->ts_id_lock
);
3393 rc
= sja1105_parse_dt(priv
);
3395 dev_err(ds
->dev
, "Failed to parse DT: %d\n", rc
);
3399 if (IS_ENABLED(CONFIG_NET_SCH_CBS
)) {
3400 priv
->cbs
= devm_kcalloc(dev
, priv
->info
->num_cbs_shapers
,
3401 sizeof(struct sja1105_cbs_entry
),
3407 return dsa_register_switch(priv
->ds
);
3410 static void sja1105_remove(struct spi_device
*spi
)
3412 struct sja1105_private
*priv
= spi_get_drvdata(spi
);
3417 dsa_unregister_switch(priv
->ds
);
3420 static void sja1105_shutdown(struct spi_device
*spi
)
3422 struct sja1105_private
*priv
= spi_get_drvdata(spi
);
3427 dsa_switch_shutdown(priv
->ds
);
3429 spi_set_drvdata(spi
, NULL
);
3432 static const struct of_device_id sja1105_dt_ids
[] = {
3433 { .compatible
= "nxp,sja1105e", .data
= &sja1105e_info
},
3434 { .compatible
= "nxp,sja1105t", .data
= &sja1105t_info
},
3435 { .compatible
= "nxp,sja1105p", .data
= &sja1105p_info
},
3436 { .compatible
= "nxp,sja1105q", .data
= &sja1105q_info
},
3437 { .compatible
= "nxp,sja1105r", .data
= &sja1105r_info
},
3438 { .compatible
= "nxp,sja1105s", .data
= &sja1105s_info
},
3439 { .compatible
= "nxp,sja1110a", .data
= &sja1110a_info
},
3440 { .compatible
= "nxp,sja1110b", .data
= &sja1110b_info
},
3441 { .compatible
= "nxp,sja1110c", .data
= &sja1110c_info
},
3442 { .compatible
= "nxp,sja1110d", .data
= &sja1110d_info
},
3445 MODULE_DEVICE_TABLE(of
, sja1105_dt_ids
);
3447 static const struct spi_device_id sja1105_spi_ids
[] = {
3460 MODULE_DEVICE_TABLE(spi
, sja1105_spi_ids
);
3462 static struct spi_driver sja1105_driver
= {
3465 .of_match_table
= of_match_ptr(sja1105_dt_ids
),
3467 .id_table
= sja1105_spi_ids
,
3468 .probe
= sja1105_probe
,
3469 .remove
= sja1105_remove
,
3470 .shutdown
= sja1105_shutdown
,
3473 module_spi_driver(sja1105_driver
);
3475 MODULE_AUTHOR("Vladimir Oltean <olteanv@gmail.com>");
3476 MODULE_AUTHOR("Georg Waibel <georg.waibel@sensor-technik.de>");
3477 MODULE_DESCRIPTION("SJA1105 Driver");
3478 MODULE_LICENSE("GPL v2");