2 * PCIe host controller driver for Axis ARTPEC-6 SoC
4 * Author: Niklas Cassel <niklas.cassel@axis.com>
6 * Based on work done by Phil Edworthy <phil@edworthys.org>
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
13 #include <linux/delay.h>
14 #include <linux/kernel.h>
15 #include <linux/init.h>
16 #include <linux/pci.h>
17 #include <linux/platform_device.h>
18 #include <linux/resource.h>
19 #include <linux/signal.h>
20 #include <linux/types.h>
21 #include <linux/interrupt.h>
22 #include <linux/mfd/syscon.h>
23 #include <linux/regmap.h>
25 #include "pcie-designware.h"
27 #define to_artpec6_pcie(x) container_of(x, struct artpec6_pcie, pp)
30 struct pcie_port pp
; /* pp.dbi_base is DT dbi */
31 struct regmap
*regmap
; /* DT axis,syscon-pcie */
32 void __iomem
*phy_base
; /* DT phy */
35 /* PCIe Port Logic registers (memory-mapped) */
36 #define PL_OFFSET 0x700
37 #define PCIE_PHY_DEBUG_R0 (PL_OFFSET + 0x28)
38 #define PCIE_PHY_DEBUG_R1 (PL_OFFSET + 0x2c)
40 #define MISC_CONTROL_1_OFF (PL_OFFSET + 0x1bc)
41 #define DBI_RO_WR_EN 1
43 /* ARTPEC-6 specific registers */
45 #define PCIECFG_DBG_OEN (1 << 24)
46 #define PCIECFG_CORE_RESET_REQ (1 << 21)
47 #define PCIECFG_LTSSM_ENABLE (1 << 20)
48 #define PCIECFG_CLKREQ_B (1 << 11)
49 #define PCIECFG_REFCLK_ENABLE (1 << 10)
50 #define PCIECFG_PLL_ENABLE (1 << 9)
51 #define PCIECFG_PCLK_ENABLE (1 << 8)
52 #define PCIECFG_RISRCREN (1 << 4)
53 #define PCIECFG_MODE_TX_DRV_EN (1 << 3)
54 #define PCIECFG_CISRREN (1 << 2)
55 #define PCIECFG_MACRO_ENABLE (1 << 0)
58 #define NOCCFG_ENABLE_CLK_PCIE (1 << 4)
59 #define NOCCFG_POWER_PCIE_IDLEACK (1 << 3)
60 #define NOCCFG_POWER_PCIE_IDLE (1 << 2)
61 #define NOCCFG_POWER_PCIE_IDLEREQ (1 << 1)
63 #define PHY_STATUS 0x118
64 #define PHY_COSPLLLOCK (1 << 0)
66 #define ARTPEC6_CPU_TO_BUS_ADDR 0x0fffffff
68 static u32
artpec6_pcie_readl(struct artpec6_pcie
*artpec6_pcie
, u32 offset
)
72 regmap_read(artpec6_pcie
->regmap
, offset
, &val
);
76 static void artpec6_pcie_writel(struct artpec6_pcie
*artpec6_pcie
, u32 offset
, u32 val
)
78 regmap_write(artpec6_pcie
->regmap
, offset
, val
);
81 static int artpec6_pcie_establish_link(struct artpec6_pcie
*artpec6_pcie
)
83 struct pcie_port
*pp
= &artpec6_pcie
->pp
;
87 /* Hold DW core in reset */
88 val
= artpec6_pcie_readl(artpec6_pcie
, PCIECFG
);
89 val
|= PCIECFG_CORE_RESET_REQ
;
90 artpec6_pcie_writel(artpec6_pcie
, PCIECFG
, val
);
92 val
= artpec6_pcie_readl(artpec6_pcie
, PCIECFG
);
93 val
|= PCIECFG_RISRCREN
| /* Receiver term. 50 Ohm */
94 PCIECFG_MODE_TX_DRV_EN
|
95 PCIECFG_CISRREN
| /* Reference clock term. 100 Ohm */
97 val
|= PCIECFG_REFCLK_ENABLE
;
98 val
&= ~PCIECFG_DBG_OEN
;
99 val
&= ~PCIECFG_CLKREQ_B
;
100 artpec6_pcie_writel(artpec6_pcie
, PCIECFG
, val
);
101 usleep_range(5000, 6000);
103 val
= artpec6_pcie_readl(artpec6_pcie
, NOCCFG
);
104 val
|= NOCCFG_ENABLE_CLK_PCIE
;
105 artpec6_pcie_writel(artpec6_pcie
, NOCCFG
, val
);
106 usleep_range(20, 30);
108 val
= artpec6_pcie_readl(artpec6_pcie
, PCIECFG
);
109 val
|= PCIECFG_PCLK_ENABLE
| PCIECFG_PLL_ENABLE
;
110 artpec6_pcie_writel(artpec6_pcie
, PCIECFG
, val
);
111 usleep_range(6000, 7000);
113 val
= artpec6_pcie_readl(artpec6_pcie
, NOCCFG
);
114 val
&= ~NOCCFG_POWER_PCIE_IDLEREQ
;
115 artpec6_pcie_writel(artpec6_pcie
, NOCCFG
, val
);
119 usleep_range(1000, 2000);
120 val
= artpec6_pcie_readl(artpec6_pcie
, NOCCFG
);
123 (val
& (NOCCFG_POWER_PCIE_IDLEACK
| NOCCFG_POWER_PCIE_IDLE
)));
127 usleep_range(1000, 2000);
128 val
= readl(artpec6_pcie
->phy_base
+ PHY_STATUS
);
130 } while (retries
&& !(val
& PHY_COSPLLLOCK
));
132 /* Take DW core out of reset */
133 val
= artpec6_pcie_readl(artpec6_pcie
, PCIECFG
);
134 val
&= ~PCIECFG_CORE_RESET_REQ
;
135 artpec6_pcie_writel(artpec6_pcie
, PCIECFG
, val
);
136 usleep_range(100, 200);
139 * Enable writing to config regs. This is required as the Synopsys
140 * driver changes the class code. That register needs DBI write enable.
142 dw_pcie_writel_rc(pp
, MISC_CONTROL_1_OFF
, DBI_RO_WR_EN
);
144 pp
->io_base
&= ARTPEC6_CPU_TO_BUS_ADDR
;
145 pp
->mem_base
&= ARTPEC6_CPU_TO_BUS_ADDR
;
146 pp
->cfg0_base
&= ARTPEC6_CPU_TO_BUS_ADDR
;
147 pp
->cfg1_base
&= ARTPEC6_CPU_TO_BUS_ADDR
;
149 /* setup root complex */
150 dw_pcie_setup_rc(pp
);
152 /* assert LTSSM enable */
153 val
= artpec6_pcie_readl(artpec6_pcie
, PCIECFG
);
154 val
|= PCIECFG_LTSSM_ENABLE
;
155 artpec6_pcie_writel(artpec6_pcie
, PCIECFG
, val
);
157 /* check if the link is up or not */
158 if (!dw_pcie_wait_for_link(pp
))
161 dev_dbg(pp
->dev
, "DEBUG_R0: 0x%08x, DEBUG_R1: 0x%08x\n",
162 dw_pcie_readl_rc(pp
, PCIE_PHY_DEBUG_R0
),
163 dw_pcie_readl_rc(pp
, PCIE_PHY_DEBUG_R1
));
168 static void artpec6_pcie_enable_interrupts(struct artpec6_pcie
*artpec6_pcie
)
170 struct pcie_port
*pp
= &artpec6_pcie
->pp
;
172 if (IS_ENABLED(CONFIG_PCI_MSI
))
173 dw_pcie_msi_init(pp
);
176 static void artpec6_pcie_host_init(struct pcie_port
*pp
)
178 struct artpec6_pcie
*artpec6_pcie
= to_artpec6_pcie(pp
);
180 artpec6_pcie_establish_link(artpec6_pcie
);
181 artpec6_pcie_enable_interrupts(artpec6_pcie
);
184 static struct pcie_host_ops artpec6_pcie_host_ops
= {
185 .host_init
= artpec6_pcie_host_init
,
188 static irqreturn_t
artpec6_pcie_msi_handler(int irq
, void *arg
)
190 struct artpec6_pcie
*artpec6_pcie
= arg
;
191 struct pcie_port
*pp
= &artpec6_pcie
->pp
;
193 return dw_handle_msi_irq(pp
);
196 static int artpec6_add_pcie_port(struct artpec6_pcie
*artpec6_pcie
,
197 struct platform_device
*pdev
)
199 struct pcie_port
*pp
= &artpec6_pcie
->pp
;
200 struct device
*dev
= pp
->dev
;
203 if (IS_ENABLED(CONFIG_PCI_MSI
)) {
204 pp
->msi_irq
= platform_get_irq_byname(pdev
, "msi");
205 if (pp
->msi_irq
<= 0) {
206 dev_err(dev
, "failed to get MSI irq\n");
210 ret
= devm_request_irq(dev
, pp
->msi_irq
,
211 artpec6_pcie_msi_handler
,
212 IRQF_SHARED
| IRQF_NO_THREAD
,
213 "artpec6-pcie-msi", artpec6_pcie
);
215 dev_err(dev
, "failed to request MSI irq\n");
220 pp
->root_bus_nr
= -1;
221 pp
->ops
= &artpec6_pcie_host_ops
;
223 ret
= dw_pcie_host_init(pp
);
225 dev_err(dev
, "failed to initialize host\n");
232 static int artpec6_pcie_probe(struct platform_device
*pdev
)
234 struct device
*dev
= &pdev
->dev
;
235 struct artpec6_pcie
*artpec6_pcie
;
236 struct pcie_port
*pp
;
237 struct resource
*dbi_base
;
238 struct resource
*phy_base
;
241 artpec6_pcie
= devm_kzalloc(dev
, sizeof(*artpec6_pcie
), GFP_KERNEL
);
245 pp
= &artpec6_pcie
->pp
;
248 dbi_base
= platform_get_resource_byname(pdev
, IORESOURCE_MEM
, "dbi");
249 pp
->dbi_base
= devm_ioremap_resource(dev
, dbi_base
);
250 if (IS_ERR(pp
->dbi_base
))
251 return PTR_ERR(pp
->dbi_base
);
253 phy_base
= platform_get_resource_byname(pdev
, IORESOURCE_MEM
, "phy");
254 artpec6_pcie
->phy_base
= devm_ioremap_resource(dev
, phy_base
);
255 if (IS_ERR(artpec6_pcie
->phy_base
))
256 return PTR_ERR(artpec6_pcie
->phy_base
);
258 artpec6_pcie
->regmap
=
259 syscon_regmap_lookup_by_phandle(dev
->of_node
,
261 if (IS_ERR(artpec6_pcie
->regmap
))
262 return PTR_ERR(artpec6_pcie
->regmap
);
264 ret
= artpec6_add_pcie_port(artpec6_pcie
, pdev
);
271 static const struct of_device_id artpec6_pcie_of_match
[] = {
272 { .compatible
= "axis,artpec6-pcie", },
276 static struct platform_driver artpec6_pcie_driver
= {
277 .probe
= artpec6_pcie_probe
,
279 .name
= "artpec6-pcie",
280 .of_match_table
= artpec6_pcie_of_match
,
283 builtin_platform_driver(artpec6_pcie_driver
);