2 * USB Peripheral Controller driver for Aeroflex Gaisler GRUSBDC.
4 * 2013 (c) Aeroflex Gaisler AB
6 * This driver supports GRUSBDC USB Device Controller cores available in the
7 * GRLIB VHDL IP core library.
9 * Full documentation of the GRUSBDC core can be found here:
10 * http://www.gaisler.com/products/grlib/grip.pdf
12 * This program is free software; you can redistribute it and/or modify it
13 * under the terms of the GNU General Public License as published by the
14 * Free Software Foundation; either version 2 of the License, or (at your
15 * option) any later version.
18 * - Andreas Larsson <andreas@gaisler.com>
22 /* Control registers on the AMBA bus */
24 #define GR_MAXEP 16 /* Max # endpoints for *each* direction */
29 struct { /* Slave mode*/
33 struct { /* DMA mode*/
42 struct gr_epregs epo
[GR_MAXEP
]; /* 0x000 - 0x0fc */
43 struct gr_epregs epi
[GR_MAXEP
]; /* 0x100 - 0x1fc */
44 u32 control
; /* 0x200 */
45 u32 status
; /* 0x204 */
48 #define GR_EPCTRL_BUFSZ_SCALER 8
49 #define GR_EPCTRL_BUFSZ_MASK 0xffe00000
50 #define GR_EPCTRL_BUFSZ_POS 21
51 #define GR_EPCTRL_PI BIT(20)
52 #define GR_EPCTRL_CB BIT(19)
53 #define GR_EPCTRL_CS BIT(18)
54 #define GR_EPCTRL_MAXPL_MASK 0x0003ff80
55 #define GR_EPCTRL_MAXPL_POS 7
56 #define GR_EPCTRL_NT_MASK 0x00000060
57 #define GR_EPCTRL_NT_POS 5
58 #define GR_EPCTRL_TT_MASK 0x00000018
59 #define GR_EPCTRL_TT_POS 3
60 #define GR_EPCTRL_EH BIT(2)
61 #define GR_EPCTRL_ED BIT(1)
62 #define GR_EPCTRL_EV BIT(0)
64 #define GR_DMACTRL_AE BIT(10)
65 #define GR_DMACTRL_AD BIT(3)
66 #define GR_DMACTRL_AI BIT(2)
67 #define GR_DMACTRL_IE BIT(1)
68 #define GR_DMACTRL_DA BIT(0)
70 #define GR_EPSTAT_PT BIT(29)
71 #define GR_EPSTAT_PR BIT(29)
72 #define GR_EPSTAT_B1CNT_MASK 0x1fff0000
73 #define GR_EPSTAT_B1CNT_POS 16
74 #define GR_EPSTAT_B0CNT_MASK 0x0000fff8
75 #define GR_EPSTAT_B0CNT_POS 3
76 #define GR_EPSTAT_B1 BIT(2)
77 #define GR_EPSTAT_B0 BIT(1)
78 #define GR_EPSTAT_BS BIT(0)
80 #define GR_CONTROL_SI BIT(31)
81 #define GR_CONTROL_UI BIT(30)
82 #define GR_CONTROL_VI BIT(29)
83 #define GR_CONTROL_SP BIT(28)
84 #define GR_CONTROL_FI BIT(27)
85 #define GR_CONTROL_EP BIT(14)
86 #define GR_CONTROL_DH BIT(13)
87 #define GR_CONTROL_RW BIT(12)
88 #define GR_CONTROL_TS_MASK 0x00000e00
89 #define GR_CONTROL_TS_POS 9
90 #define GR_CONTROL_TM BIT(8)
91 #define GR_CONTROL_UA_MASK 0x000000fe
92 #define GR_CONTROL_UA_POS 1
93 #define GR_CONTROL_SU BIT(0)
95 #define GR_STATUS_NEPI_MASK 0xf0000000
96 #define GR_STATUS_NEPI_POS 28
97 #define GR_STATUS_NEPO_MASK 0x0f000000
98 #define GR_STATUS_NEPO_POS 24
99 #define GR_STATUS_DM BIT(23)
100 #define GR_STATUS_SU BIT(17)
101 #define GR_STATUS_UR BIT(16)
102 #define GR_STATUS_VB BIT(15)
103 #define GR_STATUS_SP BIT(14)
104 #define GR_STATUS_AF_MASK 0x00003800
105 #define GR_STATUS_AF_POS 11
106 #define GR_STATUS_FN_MASK 0x000007ff
107 #define GR_STATUS_FN_POS 0
110 #define MAX_CTRL_PL_SIZE 64 /* As per USB standard for full and high speed */
112 /*-------------------------------------------------------------------------*/
114 /* Driver data structures and utilities */
121 /* These must be last because hw uses the previous three */
123 struct gr_dma_desc
*next_desc
;
126 #define GR_DESC_OUT_CTRL_SE BIT(17)
127 #define GR_DESC_OUT_CTRL_IE BIT(15)
128 #define GR_DESC_OUT_CTRL_NX BIT(14)
129 #define GR_DESC_OUT_CTRL_EN BIT(13)
130 #define GR_DESC_OUT_CTRL_LEN_MASK 0x00001fff
132 #define GR_DESC_IN_CTRL_MO BIT(18)
133 #define GR_DESC_IN_CTRL_PI BIT(17)
134 #define GR_DESC_IN_CTRL_ML BIT(16)
135 #define GR_DESC_IN_CTRL_IE BIT(15)
136 #define GR_DESC_IN_CTRL_NX BIT(14)
137 #define GR_DESC_IN_CTRL_EN BIT(13)
138 #define GR_DESC_IN_CTRL_LEN_MASK 0x00001fff
140 #define GR_DESC_DMAADDR_MASK 0xfffffffc
145 u16 bytes_per_buffer
;
146 unsigned int dma_start
;
147 struct gr_epregs __iomem
*regs
;
155 /* analogous to a host-side qh */
156 struct list_head queue
;
158 struct list_head ep_list
;
160 /* Bounce buffer for end of "odd" sized OUT requests */
162 dma_addr_t tailbuf_paddr
;
166 struct usb_request req
;
167 struct list_head queue
;
169 /* Chain of dma descriptors */
170 struct gr_dma_desc
*first_desc
; /* First in the chain */
171 struct gr_dma_desc
*curr_desc
; /* Current descriptor */
172 struct gr_dma_desc
*last_desc
; /* Last in the chain */
174 u16 evenlen
; /* Size of even length head (if oddlen != 0) */
175 u16 oddlen
; /* Size of odd length tail if buffer length is "odd" */
177 u8 setup
; /* Setup packet */
181 GR_EP0_DISCONNECT
= 0, /* No host */
182 GR_EP0_SETUP
, /* Between STATUS ack and SETUP report */
183 GR_EP0_IDATA
, /* IN data stage */
184 GR_EP0_ODATA
, /* OUT data stage */
185 GR_EP0_ISTATUS
, /* Status stage after IN data stage */
186 GR_EP0_OSTATUS
, /* Status stage after OUT data stage */
187 GR_EP0_STALL
, /* Data or status stages */
188 GR_EP0_SUSPEND
, /* USB suspend */
192 struct usb_gadget gadget
;
193 struct gr_ep epi
[GR_MAXEP
];
194 struct gr_ep epo
[GR_MAXEP
];
195 struct usb_gadget_driver
*driver
;
196 struct dma_pool
*desc_pool
;
199 enum gr_ep0state ep0state
;
200 struct gr_request
*ep0reqo
;
201 struct gr_request
*ep0reqi
;
203 struct gr_regs __iomem
*regs
;
209 unsigned irq_enabled
:1;
210 unsigned remote_wakeup
:1;
214 enum usb_device_state suspended_from
;
219 struct list_head ep_list
;
221 spinlock_t lock
; /* General lock, a.k.a. "dev->lock" in comments */
223 struct dentry
*dfs_root
;
224 struct dentry
*dfs_state
;
227 #define to_gr_udc(gadget) (container_of((gadget), struct gr_udc, gadget))