1 // SPDX-License-Identifier: GPL-2.0
3 * Samsung's Exynos5433 SoC device tree source
5 * Copyright (c) 2016 Samsung Electronics Co., Ltd.
7 * Samsung's Exynos5433 SoC device nodes are listed in this file.
8 * Exynos5433 based board files can include this file and provide
9 * values for board specific bindings.
11 * Note: This file does not include device nodes for all the controllers in
12 * Exynos5433 SoC. As device tree coverage for Exynos5433 increases,
13 * additional nodes can be added to this file.
16 #include <dt-bindings/clock/exynos5433.h>
17 #include <dt-bindings/interrupt-controller/arm-gic.h>
20 compatible = "samsung,exynos5433";
24 interrupt-parent = <&gic>;
27 compatible = "arm,cortex-a53-pmu", "arm,armv8-pmuv3";
28 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
29 <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
30 <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
31 <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
32 interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
36 compatible = "arm,cortex-a57-pmu", "arm,armv8-pmuv3";
37 interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
38 <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
39 <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
40 <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
41 interrupt-affinity = <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>;
46 compatible = "fixed-clock";
47 clock-output-names = "oscclk";
57 compatible = "arm,cortex-a53";
58 enable-method = "psci";
60 clock-frequency = <1300000000>;
61 clocks = <&cmu_apollo CLK_SCLK_APOLLO>;
62 clock-names = "apolloclk";
63 operating-points-v2 = <&cluster_a53_opp_table>;
69 compatible = "arm,cortex-a53";
70 enable-method = "psci";
72 clock-frequency = <1300000000>;
73 operating-points-v2 = <&cluster_a53_opp_table>;
79 compatible = "arm,cortex-a53";
80 enable-method = "psci";
82 clock-frequency = <1300000000>;
83 operating-points-v2 = <&cluster_a53_opp_table>;
89 compatible = "arm,cortex-a53";
90 enable-method = "psci";
92 clock-frequency = <1300000000>;
93 operating-points-v2 = <&cluster_a53_opp_table>;
99 compatible = "arm,cortex-a57";
100 enable-method = "psci";
102 clock-frequency = <1900000000>;
103 clocks = <&cmu_atlas CLK_SCLK_ATLAS>;
104 clock-names = "atlasclk";
105 operating-points-v2 = <&cluster_a57_opp_table>;
106 #cooling-cells = <2>;
111 compatible = "arm,cortex-a57";
112 enable-method = "psci";
114 clock-frequency = <1900000000>;
115 operating-points-v2 = <&cluster_a57_opp_table>;
116 #cooling-cells = <2>;
121 compatible = "arm,cortex-a57";
122 enable-method = "psci";
124 clock-frequency = <1900000000>;
125 operating-points-v2 = <&cluster_a57_opp_table>;
126 #cooling-cells = <2>;
131 compatible = "arm,cortex-a57";
132 enable-method = "psci";
134 clock-frequency = <1900000000>;
135 operating-points-v2 = <&cluster_a57_opp_table>;
136 #cooling-cells = <2>;
140 cluster_a53_opp_table: opp_table0 {
141 compatible = "operating-points-v2";
145 opp-hz = /bits/ 64 <400000000>;
146 opp-microvolt = <900000>;
149 opp-hz = /bits/ 64 <500000000>;
150 opp-microvolt = <925000>;
153 opp-hz = /bits/ 64 <600000000>;
154 opp-microvolt = <950000>;
157 opp-hz = /bits/ 64 <700000000>;
158 opp-microvolt = <975000>;
161 opp-hz = /bits/ 64 <800000000>;
162 opp-microvolt = <1000000>;
165 opp-hz = /bits/ 64 <900000000>;
166 opp-microvolt = <1050000>;
169 opp-hz = /bits/ 64 <1000000000>;
170 opp-microvolt = <1075000>;
173 opp-hz = /bits/ 64 <1100000000>;
174 opp-microvolt = <1112500>;
177 opp-hz = /bits/ 64 <1200000000>;
178 opp-microvolt = <1112500>;
181 opp-hz = /bits/ 64 <1300000000>;
182 opp-microvolt = <1150000>;
186 cluster_a57_opp_table: opp_table1 {
187 compatible = "operating-points-v2";
191 opp-hz = /bits/ 64 <500000000>;
192 opp-microvolt = <900000>;
195 opp-hz = /bits/ 64 <600000000>;
196 opp-microvolt = <900000>;
199 opp-hz = /bits/ 64 <700000000>;
200 opp-microvolt = <912500>;
203 opp-hz = /bits/ 64 <800000000>;
204 opp-microvolt = <912500>;
207 opp-hz = /bits/ 64 <900000000>;
208 opp-microvolt = <937500>;
211 opp-hz = /bits/ 64 <1000000000>;
212 opp-microvolt = <975000>;
215 opp-hz = /bits/ 64 <1100000000>;
216 opp-microvolt = <1012500>;
219 opp-hz = /bits/ 64 <1200000000>;
220 opp-microvolt = <1037500>;
223 opp-hz = /bits/ 64 <1300000000>;
224 opp-microvolt = <1062500>;
227 opp-hz = /bits/ 64 <1400000000>;
228 opp-microvolt = <1087500>;
231 opp-hz = /bits/ 64 <1500000000>;
232 opp-microvolt = <1125000>;
235 opp-hz = /bits/ 64 <1600000000>;
236 opp-microvolt = <1137500>;
239 opp-hz = /bits/ 64 <1700000000>;
240 opp-microvolt = <1175000>;
243 opp-hz = /bits/ 64 <1800000000>;
244 opp-microvolt = <1212500>;
247 opp-hz = /bits/ 64 <1900000000>;
248 opp-microvolt = <1262500>;
253 compatible = "arm,psci";
255 cpu_off = <0x84000002>;
256 cpu_on = <0xC4000003>;
260 compatible = "simple-bus";
261 #address-cells = <1>;
263 ranges = <0x0 0x0 0x0 0x18000000>;
266 compatible = "samsung,exynos4210-chipid";
267 reg = <0x10000000 0x100>;
270 cmu_top: clock-controller@10030000 {
271 compatible = "samsung,exynos5433-cmu-top";
272 reg = <0x10030000 0x1000>;
275 clock-names = "oscclk",
280 <&cmu_cpif CLK_SCLK_MPHY_PLL>,
281 <&cmu_mif CLK_SCLK_MFC_PLL>,
282 <&cmu_mif CLK_SCLK_BUS_PLL>;
285 cmu_cpif: clock-controller@10fc0000 {
286 compatible = "samsung,exynos5433-cmu-cpif";
287 reg = <0x10fc0000 0x1000>;
290 clock-names = "oscclk";
294 cmu_mif: clock-controller@105b0000 {
295 compatible = "samsung,exynos5433-cmu-mif";
296 reg = <0x105b0000 0x2000>;
299 clock-names = "oscclk",
302 <&cmu_cpif CLK_SCLK_MPHY_PLL>;
305 cmu_peric: clock-controller@14c80000 {
306 compatible = "samsung,exynos5433-cmu-peric";
307 reg = <0x14c80000 0x1000>;
311 cmu_peris: clock-controller@10040000 {
312 compatible = "samsung,exynos5433-cmu-peris";
313 reg = <0x10040000 0x1000>;
317 cmu_fsys: clock-controller@156e0000 {
318 compatible = "samsung,exynos5433-cmu-fsys";
319 reg = <0x156e0000 0x1000>;
322 clock-names = "oscclk",
325 "sclk_pcie_100_fsys",
326 "sclk_ufsunipro_fsys",
330 "sclk_usbhost30_fsys",
331 "sclk_usbdrd30_fsys";
333 <&cmu_cpif CLK_SCLK_UFS_MPHY>,
334 <&cmu_top CLK_ACLK_FSYS_200>,
335 <&cmu_top CLK_SCLK_PCIE_100_FSYS>,
336 <&cmu_top CLK_SCLK_UFSUNIPRO_FSYS>,
337 <&cmu_top CLK_SCLK_MMC2_FSYS>,
338 <&cmu_top CLK_SCLK_MMC1_FSYS>,
339 <&cmu_top CLK_SCLK_MMC0_FSYS>,
340 <&cmu_top CLK_SCLK_USBHOST30_FSYS>,
341 <&cmu_top CLK_SCLK_USBDRD30_FSYS>;
344 cmu_g2d: clock-controller@12460000 {
345 compatible = "samsung,exynos5433-cmu-g2d";
346 reg = <0x12460000 0x1000>;
349 clock-names = "oscclk",
353 <&cmu_top CLK_ACLK_G2D_266>,
354 <&cmu_top CLK_ACLK_G2D_400>;
355 power-domains = <&pd_g2d>;
358 cmu_disp: clock-controller@13b90000 {
359 compatible = "samsung,exynos5433-cmu-disp";
360 reg = <0x13b90000 0x1000>;
363 clock-names = "oscclk",
367 "sclk_decon_tv_eclk_disp",
368 "sclk_decon_vclk_disp",
369 "sclk_decon_eclk_disp",
370 "sclk_decon_tv_vclk_disp",
373 <&cmu_mif CLK_SCLK_DSIM1_DISP>,
374 <&cmu_mif CLK_SCLK_DSIM0_DISP>,
375 <&cmu_mif CLK_SCLK_DSD_DISP>,
376 <&cmu_mif CLK_SCLK_DECON_TV_ECLK_DISP>,
377 <&cmu_mif CLK_SCLK_DECON_VCLK_DISP>,
378 <&cmu_mif CLK_SCLK_DECON_ECLK_DISP>,
379 <&cmu_mif CLK_SCLK_DECON_TV_VCLK_DISP>,
380 <&cmu_mif CLK_ACLK_DISP_333>;
381 power-domains = <&pd_disp>;
384 cmu_aud: clock-controller@114c0000 {
385 compatible = "samsung,exynos5433-cmu-aud";
386 reg = <0x114c0000 0x1000>;
388 clock-names = "oscclk", "fout_aud_pll";
389 clocks = <&xxti>, <&cmu_top CLK_FOUT_AUD_PLL>;
390 power-domains = <&pd_aud>;
393 cmu_bus0: clock-controller@13600000 {
394 compatible = "samsung,exynos5433-cmu-bus0";
395 reg = <0x13600000 0x1000>;
398 clock-names = "aclk_bus0_400";
399 clocks = <&cmu_top CLK_ACLK_BUS0_400>;
402 cmu_bus1: clock-controller@14800000 {
403 compatible = "samsung,exynos5433-cmu-bus1";
404 reg = <0x14800000 0x1000>;
407 clock-names = "aclk_bus1_400";
408 clocks = <&cmu_top CLK_ACLK_BUS1_400>;
411 cmu_bus2: clock-controller@13400000 {
412 compatible = "samsung,exynos5433-cmu-bus2";
413 reg = <0x13400000 0x1000>;
416 clock-names = "oscclk", "aclk_bus2_400";
417 clocks = <&xxti>, <&cmu_mif CLK_ACLK_BUS2_400>;
420 cmu_g3d: clock-controller@14aa0000 {
421 compatible = "samsung,exynos5433-cmu-g3d";
422 reg = <0x14aa0000 0x2000>;
425 clock-names = "oscclk", "aclk_g3d_400";
426 clocks = <&xxti>, <&cmu_top CLK_ACLK_G3D_400>;
427 power-domains = <&pd_g3d>;
430 cmu_gscl: clock-controller@13cf0000 {
431 compatible = "samsung,exynos5433-cmu-gscl";
432 reg = <0x13cf0000 0x1000>;
435 clock-names = "oscclk",
439 <&cmu_top CLK_ACLK_GSCL_111>,
440 <&cmu_top CLK_ACLK_GSCL_333>;
441 power-domains = <&pd_gscl>;
444 cmu_apollo: clock-controller@11900000 {
445 compatible = "samsung,exynos5433-cmu-apollo";
446 reg = <0x11900000 0x2000>;
449 clock-names = "oscclk", "sclk_bus_pll_apollo";
450 clocks = <&xxti>, <&cmu_mif CLK_SCLK_BUS_PLL_APOLLO>;
453 cmu_atlas: clock-controller@11800000 {
454 compatible = "samsung,exynos5433-cmu-atlas";
455 reg = <0x11800000 0x2000>;
458 clock-names = "oscclk", "sclk_bus_pll_atlas";
459 clocks = <&xxti>, <&cmu_mif CLK_SCLK_BUS_PLL_ATLAS>;
462 cmu_mscl: clock-controller@150d0000 {
463 compatible = "samsung,exynos5433-cmu-mscl";
464 reg = <0x150d0000 0x1000>;
467 clock-names = "oscclk",
471 <&cmu_top CLK_SCLK_JPEG_MSCL>,
472 <&cmu_top CLK_ACLK_MSCL_400>;
473 power-domains = <&pd_mscl>;
476 cmu_mfc: clock-controller@15280000 {
477 compatible = "samsung,exynos5433-cmu-mfc";
478 reg = <0x15280000 0x1000>;
481 clock-names = "oscclk", "aclk_mfc_400";
482 clocks = <&xxti>, <&cmu_top CLK_ACLK_MFC_400>;
483 power-domains = <&pd_mfc>;
486 cmu_hevc: clock-controller@14f80000 {
487 compatible = "samsung,exynos5433-cmu-hevc";
488 reg = <0x14f80000 0x1000>;
491 clock-names = "oscclk", "aclk_hevc_400";
492 clocks = <&xxti>, <&cmu_top CLK_ACLK_HEVC_400>;
493 power-domains = <&pd_hevc>;
496 cmu_isp: clock-controller@146d0000 {
497 compatible = "samsung,exynos5433-cmu-isp";
498 reg = <0x146d0000 0x1000>;
501 clock-names = "oscclk",
505 <&cmu_top CLK_ACLK_ISP_DIS_400>,
506 <&cmu_top CLK_ACLK_ISP_400>;
507 power-domains = <&pd_isp>;
510 cmu_cam0: clock-controller@120d0000 {
511 compatible = "samsung,exynos5433-cmu-cam0";
512 reg = <0x120d0000 0x1000>;
515 clock-names = "oscclk",
520 <&cmu_top CLK_ACLK_CAM0_333>,
521 <&cmu_top CLK_ACLK_CAM0_400>,
522 <&cmu_top CLK_ACLK_CAM0_552>;
523 power-domains = <&pd_cam0>;
526 cmu_cam1: clock-controller@145d0000 {
527 compatible = "samsung,exynos5433-cmu-cam1";
528 reg = <0x145d0000 0x1000>;
531 clock-names = "oscclk",
532 "sclk_isp_uart_cam1",
533 "sclk_isp_spi1_cam1",
534 "sclk_isp_spi0_cam1",
539 <&cmu_top CLK_SCLK_ISP_UART_CAM1>,
540 <&cmu_top CLK_SCLK_ISP_SPI1_CAM1>,
541 <&cmu_top CLK_SCLK_ISP_SPI0_CAM1>,
542 <&cmu_top CLK_ACLK_CAM1_333>,
543 <&cmu_top CLK_ACLK_CAM1_400>,
544 <&cmu_top CLK_ACLK_CAM1_552>;
545 power-domains = <&pd_cam1>;
548 cmu_imem: clock-controller@11060000 {
549 compatible = "samsung,exynos5433-cmu-imem";
550 reg = <0x11060000 0x1000>;
553 clock-names = "oscclk",
554 "aclk_imem_sssx_266",
558 <&cmu_top CLK_DIV_ACLK_IMEM_SSSX_266>,
559 <&cmu_top CLK_DIV_ACLK_IMEM_266>,
560 <&cmu_top CLK_DIV_ACLK_IMEM_200>;
563 slim_sss: slim-sss@11140000 {
564 compatible = "samsung,exynos5433-slim-sss";
565 reg = <0x11140000 0x1000>;
566 interrupts = <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>;
567 clock-names = "aclk", "pclk";
568 clocks = <&cmu_imem CLK_ACLK_SLIMSSS>,
569 <&cmu_imem CLK_PCLK_SLIMSSS>;
572 pd_gscl: power-domain@105c4000 {
573 compatible = "samsung,exynos5433-pd";
574 reg = <0x105c4000 0x20>;
575 #power-domain-cells = <0>;
579 pd_cam0: power-domain@105c4020 {
580 compatible = "samsung,exynos5433-pd";
581 reg = <0x105c4020 0x20>;
582 #power-domain-cells = <0>;
583 power-domains = <&pd_cam1>;
587 pd_mscl: power-domain@105c4040 {
588 compatible = "samsung,exynos5433-pd";
589 reg = <0x105c4040 0x20>;
590 #power-domain-cells = <0>;
594 pd_g3d: power-domain@105c4060 {
595 compatible = "samsung,exynos5433-pd";
596 reg = <0x105c4060 0x20>;
597 #power-domain-cells = <0>;
601 pd_disp: power-domain@105c4080 {
602 compatible = "samsung,exynos5433-pd";
603 reg = <0x105c4080 0x20>;
604 #power-domain-cells = <0>;
608 pd_cam1: power-domain@105c40a0 {
609 compatible = "samsung,exynos5433-pd";
610 reg = <0x105c40a0 0x20>;
611 #power-domain-cells = <0>;
615 pd_aud: power-domain@105c40c0 {
616 compatible = "samsung,exynos5433-pd";
617 reg = <0x105c40c0 0x20>;
618 #power-domain-cells = <0>;
622 pd_g2d: power-domain@105c4120 {
623 compatible = "samsung,exynos5433-pd";
624 reg = <0x105c4120 0x20>;
625 #power-domain-cells = <0>;
629 pd_isp: power-domain@105c4140 {
630 compatible = "samsung,exynos5433-pd";
631 reg = <0x105c4140 0x20>;
632 #power-domain-cells = <0>;
633 power-domains = <&pd_cam0>;
637 pd_mfc: power-domain@105c4180 {
638 compatible = "samsung,exynos5433-pd";
639 reg = <0x105c4180 0x20>;
640 #power-domain-cells = <0>;
644 pd_hevc: power-domain@105c41c0 {
645 compatible = "samsung,exynos5433-pd";
646 reg = <0x105c41c0 0x20>;
647 #power-domain-cells = <0>;
651 tmu_atlas0: tmu@10060000 {
652 compatible = "samsung,exynos5433-tmu";
653 reg = <0x10060000 0x200>;
654 interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
655 clocks = <&cmu_peris CLK_PCLK_TMU0_APBIF>,
656 <&cmu_peris CLK_SCLK_TMU0>;
657 clock-names = "tmu_apbif", "tmu_sclk";
658 #thermal-sensor-cells = <0>;
662 tmu_atlas1: tmu@10068000 {
663 compatible = "samsung,exynos5433-tmu";
664 reg = <0x10068000 0x200>;
665 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
666 clocks = <&cmu_peris CLK_PCLK_TMU0_APBIF>,
667 <&cmu_peris CLK_SCLK_TMU0>;
668 clock-names = "tmu_apbif", "tmu_sclk";
669 #thermal-sensor-cells = <0>;
673 tmu_g3d: tmu@10070000 {
674 compatible = "samsung,exynos5433-tmu";
675 reg = <0x10070000 0x200>;
676 interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
677 clocks = <&cmu_peris CLK_PCLK_TMU1_APBIF>,
678 <&cmu_peris CLK_SCLK_TMU1>;
679 clock-names = "tmu_apbif", "tmu_sclk";
680 #thermal-sensor-cells = <0>;
684 tmu_apollo: tmu@10078000 {
685 compatible = "samsung,exynos5433-tmu";
686 reg = <0x10078000 0x200>;
687 interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
688 clocks = <&cmu_peris CLK_PCLK_TMU1_APBIF>,
689 <&cmu_peris CLK_SCLK_TMU1>;
690 clock-names = "tmu_apbif", "tmu_sclk";
691 #thermal-sensor-cells = <0>;
695 tmu_isp: tmu@1007c000 {
696 compatible = "samsung,exynos5433-tmu";
697 reg = <0x1007c000 0x200>;
698 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
699 clocks = <&cmu_peris CLK_PCLK_TMU1_APBIF>,
700 <&cmu_peris CLK_SCLK_TMU1>;
701 clock-names = "tmu_apbif", "tmu_sclk";
702 #thermal-sensor-cells = <0>;
707 compatible = "samsung,exynos4210-mct";
708 reg = <0x101c0000 0x800>;
709 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
710 <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
711 <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
712 <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
713 <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
714 <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
715 <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
716 <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
717 <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
718 <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
719 <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
720 <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
721 clocks = <&xxti>, <&cmu_peris CLK_PCLK_MCT>;
722 clock-names = "fin_pll", "mct";
725 ppmu_d0_cpu: ppmu@10480000 {
726 compatible = "samsung,exynos-ppmu-v2";
727 reg = <0x10480000 0x2000>;
731 ppmu_d0_general: ppmu@10490000 {
732 compatible = "samsung,exynos-ppmu-v2";
733 reg = <0x10490000 0x2000>;
737 ppmu_d1_cpu: ppmu@104b0000 {
738 compatible = "samsung,exynos-ppmu-v2";
739 reg = <0x104b0000 0x2000>;
743 ppmu_d1_general: ppmu@104c0000 {
744 compatible = "samsung,exynos-ppmu-v2";
745 reg = <0x104c0000 0x2000>;
749 pinctrl_alive: pinctrl@10580000 {
750 compatible = "samsung,exynos5433-pinctrl";
751 reg = <0x10580000 0x1a20>, <0x11090000 0x100>;
753 wakeup-interrupt-controller {
754 compatible = "samsung,exynos7-wakeup-eint";
755 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
759 pinctrl_aud: pinctrl@114b0000 {
760 compatible = "samsung,exynos5433-pinctrl";
761 reg = <0x114b0000 0x1000>;
762 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
763 power-domains = <&pd_aud>;
766 pinctrl_cpif: pinctrl@10fe0000 {
767 compatible = "samsung,exynos5433-pinctrl";
768 reg = <0x10fe0000 0x1000>;
769 interrupts = <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>;
772 pinctrl_ese: pinctrl@14ca0000 {
773 compatible = "samsung,exynos5433-pinctrl";
774 reg = <0x14ca0000 0x1000>;
775 interrupts = <GIC_SPI 413 IRQ_TYPE_LEVEL_HIGH>;
778 pinctrl_finger: pinctrl@14cb0000 {
779 compatible = "samsung,exynos5433-pinctrl";
780 reg = <0x14cb0000 0x1000>;
781 interrupts = <GIC_SPI 414 IRQ_TYPE_LEVEL_HIGH>;
784 pinctrl_fsys: pinctrl@15690000 {
785 compatible = "samsung,exynos5433-pinctrl";
786 reg = <0x15690000 0x1000>;
787 interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>;
790 pinctrl_imem: pinctrl@11090000 {
791 compatible = "samsung,exynos5433-pinctrl";
792 reg = <0x11090000 0x1000>;
793 interrupts = <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>;
796 pinctrl_nfc: pinctrl@14cd0000 {
797 compatible = "samsung,exynos5433-pinctrl";
798 reg = <0x14cd0000 0x1000>;
799 interrupts = <GIC_SPI 441 IRQ_TYPE_LEVEL_HIGH>;
802 pinctrl_peric: pinctrl@14cc0000 {
803 compatible = "samsung,exynos5433-pinctrl";
804 reg = <0x14cc0000 0x1100>;
805 interrupts = <GIC_SPI 440 IRQ_TYPE_LEVEL_HIGH>;
808 pinctrl_touch: pinctrl@14ce0000 {
809 compatible = "samsung,exynos5433-pinctrl";
810 reg = <0x14ce0000 0x1100>;
811 interrupts = <GIC_SPI 442 IRQ_TYPE_LEVEL_HIGH>;
814 pmu_system_controller: system-controller@105c0000 {
815 compatible = "samsung,exynos5433-pmu", "syscon";
816 reg = <0x105c0000 0x5008>;
818 clock-names = "clkout16";
821 reboot: syscon-reboot {
822 compatible = "syscon-reboot";
823 regmap = <&pmu_system_controller>;
824 offset = <0x400>; /* SWRESET */
829 gic: interrupt-controller@11001000 {
830 compatible = "arm,gic-400";
831 #interrupt-cells = <3>;
832 interrupt-controller;
833 reg = <0x11001000 0x1000>,
837 interrupts = <GIC_PPI 9 0xf04>;
840 mipi_phy: video-phy {
841 compatible = "samsung,exynos5433-mipi-video-phy";
843 samsung,pmu-syscon = <&pmu_system_controller>;
844 samsung,cam0-sysreg = <&syscon_cam0>;
845 samsung,cam1-sysreg = <&syscon_cam1>;
846 samsung,disp-sysreg = <&syscon_disp>;
849 decon: decon@13800000 {
850 compatible = "samsung,exynos5433-decon";
851 reg = <0x13800000 0x2104>;
852 clocks = <&cmu_disp CLK_PCLK_DECON>,
853 <&cmu_disp CLK_ACLK_DECON>,
854 <&cmu_disp CLK_ACLK_SMMU_DECON0X>,
855 <&cmu_disp CLK_ACLK_XIU_DECON0X>,
856 <&cmu_disp CLK_PCLK_SMMU_DECON0X>,
857 <&cmu_disp CLK_ACLK_SMMU_DECON1X>,
858 <&cmu_disp CLK_ACLK_XIU_DECON1X>,
859 <&cmu_disp CLK_PCLK_SMMU_DECON1X>,
860 <&cmu_disp CLK_SCLK_DECON_VCLK>,
861 <&cmu_disp CLK_SCLK_DECON_ECLK>,
862 <&cmu_disp CLK_SCLK_DSD>;
863 clock-names = "pclk", "aclk_decon", "aclk_smmu_decon0x",
864 "aclk_xiu_decon0x", "pclk_smmu_decon0x",
865 "aclk_smmu_decon1x", "aclk_xiu_decon1x",
866 "pclk_smmu_decon1x", "sclk_decon_vclk",
867 "sclk_decon_eclk", "dsd";
868 power-domains = <&pd_disp>;
869 interrupt-names = "fifo", "vsync", "lcd_sys";
870 interrupts = <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
871 <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
872 <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>;
873 samsung,disp-sysreg = <&syscon_disp>;
875 iommus = <&sysmmu_decon0x>, <&sysmmu_decon1x>;
876 iommu-names = "m0", "m1";
879 #address-cells = <1>;
884 decon_to_mic: endpoint {
892 decon_tv: decon@13880000 {
893 compatible = "samsung,exynos5433-decon-tv";
894 reg = <0x13880000 0x20b8>;
895 clocks = <&cmu_disp CLK_PCLK_DECON_TV>,
896 <&cmu_disp CLK_ACLK_DECON_TV>,
897 <&cmu_disp CLK_ACLK_SMMU_TV0X>,
898 <&cmu_disp CLK_ACLK_XIU_TV0X>,
899 <&cmu_disp CLK_PCLK_SMMU_TV0X>,
900 <&cmu_disp CLK_ACLK_SMMU_TV1X>,
901 <&cmu_disp CLK_ACLK_XIU_TV1X>,
902 <&cmu_disp CLK_PCLK_SMMU_TV1X>,
903 <&cmu_disp CLK_SCLK_DECON_TV_VCLK>,
904 <&cmu_disp CLK_SCLK_DECON_TV_ECLK>,
905 <&cmu_disp CLK_SCLK_DSD>;
906 clock-names = "pclk", "aclk_decon", "aclk_smmu_decon0x",
907 "aclk_xiu_decon0x", "pclk_smmu_decon0x",
908 "aclk_smmu_decon1x", "aclk_xiu_decon1x",
909 "pclk_smmu_decon1x", "sclk_decon_vclk",
910 "sclk_decon_eclk", "dsd";
911 samsung,disp-sysreg = <&syscon_disp>;
912 power-domains = <&pd_disp>;
913 interrupt-names = "fifo", "vsync", "lcd_sys";
914 interrupts = <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
915 <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
916 <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>;
918 iommus = <&sysmmu_tv0x>, <&sysmmu_tv1x>;
919 iommu-names = "m0", "m1";
923 compatible = "samsung,exynos5433-mipi-dsi";
924 reg = <0x13900000 0xC0>;
925 interrupts = <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>;
926 phys = <&mipi_phy 1>;
928 clocks = <&cmu_disp CLK_PCLK_DSIM0>,
929 <&cmu_disp CLK_PHYCLK_MIPIDPHY0_BITCLKDIV8>,
930 <&cmu_disp CLK_PHYCLK_MIPIDPHY0_RXCLKESC0>,
931 <&cmu_disp CLK_SCLK_RGB_VCLK_TO_DSIM0>,
932 <&cmu_disp CLK_SCLK_DSIM0>;
933 clock-names = "bus_clk",
934 "phyclk_mipidphy0_bitclkdiv8",
935 "phyclk_mipidphy0_rxclkesc0",
936 "sclk_rgb_vclk_to_dsim0",
938 power-domains = <&pd_disp>;
940 #address-cells = <1>;
944 #address-cells = <1>;
949 dsi_to_mic: endpoint {
950 remote-endpoint = <&mic_to_dsi>;
957 compatible = "samsung,exynos5433-mic";
958 reg = <0x13930000 0x48>;
959 clocks = <&cmu_disp CLK_PCLK_MIC0>,
960 <&cmu_disp CLK_SCLK_RGB_VCLK_TO_MIC0>;
961 clock-names = "pclk_mic0", "sclk_rgb_vclk_to_mic0";
962 power-domains = <&pd_disp>;
963 samsung,disp-syscon = <&syscon_disp>;
967 #address-cells = <1>;
972 mic_to_decon: endpoint {
980 mic_to_dsi: endpoint {
981 remote-endpoint = <&dsi_to_mic>;
987 hdmi: hdmi@13970000 {
988 compatible = "samsung,exynos5433-hdmi";
989 reg = <0x13970000 0x70000>;
990 interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
991 clocks = <&cmu_disp CLK_PCLK_HDMI>,
992 <&cmu_disp CLK_PCLK_HDMIPHY>,
993 <&cmu_disp CLK_PHYCLK_HDMIPHY_TMDS_CLKO>,
994 <&cmu_disp CLK_PHYCLK_HDMI_PIXEL>,
995 <&cmu_disp CLK_PHYCLK_HDMIPHY_TMDS_CLKO_PHY>,
996 <&cmu_disp CLK_MOUT_PHYCLK_HDMIPHY_TMDS_CLKO_USER>,
997 <&cmu_disp CLK_PHYCLK_HDMIPHY_PIXEL_CLKO_PHY>,
998 <&cmu_disp CLK_MOUT_PHYCLK_HDMIPHY_PIXEL_CLKO_USER>,
999 <&xxti>, <&cmu_disp CLK_SCLK_HDMI_SPDIF>;
1000 clock-names = "hdmi_pclk", "hdmi_i_pclk",
1001 "i_tmds_clk", "i_pixel_clk",
1002 "tmds_clko", "tmds_clko_user",
1003 "pixel_clko", "pixel_clko_user",
1004 "oscclk", "i_spdif_clk";
1007 samsung,syscon-phandle = <&pmu_system_controller>;
1008 samsung,sysreg-phandle = <&syscon_disp>;
1009 #sound-dai-cells = <0>;
1010 status = "disabled";
1013 hdmiphy: hdmiphy@13af0000 {
1014 reg = <0x13af0000 0x80>;
1017 syscon_disp: syscon@13b80000 {
1018 compatible = "syscon";
1019 reg = <0x13b80000 0x1010>;
1022 syscon_cam0: syscon@120f0000 {
1023 compatible = "syscon";
1024 reg = <0x120f0000 0x1020>;
1027 syscon_cam1: syscon@145f0000 {
1028 compatible = "syscon";
1029 reg = <0x145f0000 0x1038>;
1032 gsc_0: video-scaler@13c00000 {
1033 compatible = "samsung,exynos5433-gsc";
1034 reg = <0x13c00000 0x1000>;
1035 interrupts = <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>;
1036 clock-names = "pclk", "aclk", "aclk_xiu",
1037 "aclk_gsclbend", "gsd";
1038 clocks = <&cmu_gscl CLK_PCLK_GSCL0>,
1039 <&cmu_gscl CLK_ACLK_GSCL0>,
1040 <&cmu_gscl CLK_ACLK_XIU_GSCLX>,
1041 <&cmu_gscl CLK_ACLK_GSCLBEND_333>,
1042 <&cmu_gscl CLK_ACLK_GSD>;
1043 iommus = <&sysmmu_gscl0>;
1044 power-domains = <&pd_gscl>;
1047 gsc_1: video-scaler@13c10000 {
1048 compatible = "samsung,exynos5433-gsc";
1049 reg = <0x13c10000 0x1000>;
1050 interrupts = <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>;
1051 clock-names = "pclk", "aclk", "aclk_xiu",
1052 "aclk_gsclbend", "gsd";
1053 clocks = <&cmu_gscl CLK_PCLK_GSCL1>,
1054 <&cmu_gscl CLK_ACLK_GSCL1>,
1055 <&cmu_gscl CLK_ACLK_XIU_GSCLX>,
1056 <&cmu_gscl CLK_ACLK_GSCLBEND_333>,
1057 <&cmu_gscl CLK_ACLK_GSD>;
1058 iommus = <&sysmmu_gscl1>;
1059 power-domains = <&pd_gscl>;
1062 gsc_2: video-scaler@13c20000 {
1063 compatible = "samsung,exynos5433-gsc";
1064 reg = <0x13c20000 0x1000>;
1065 interrupts = <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>;
1066 clock-names = "pclk", "aclk", "aclk_xiu",
1067 "aclk_gsclbend", "gsd";
1068 clocks = <&cmu_gscl CLK_PCLK_GSCL2>,
1069 <&cmu_gscl CLK_ACLK_GSCL2>,
1070 <&cmu_gscl CLK_ACLK_XIU_GSCLX>,
1071 <&cmu_gscl CLK_ACLK_GSCLBEND_333>,
1072 <&cmu_gscl CLK_ACLK_GSD>;
1073 iommus = <&sysmmu_gscl2>;
1074 power-domains = <&pd_gscl>;
1078 compatible = "samsung,exynos5433-mali", "arm,mali-t760";
1079 reg = <0x14ac0000 0x5000>;
1080 interrupts = <GIC_SPI 282 IRQ_TYPE_LEVEL_HIGH>,
1081 <GIC_SPI 283 IRQ_TYPE_LEVEL_HIGH>,
1082 <GIC_SPI 281 IRQ_TYPE_LEVEL_HIGH>;
1083 interrupt-names = "job", "mmu", "gpu";
1084 clocks = <&cmu_g3d CLK_ACLK_G3D>;
1085 clock-names = "core";
1086 power-domains = <&pd_g3d>;
1087 operating-points-v2 = <&gpu_opp_table>;
1088 status = "disabled";
1090 gpu_opp_table: opp_table {
1091 compatible = "operating-points-v2";
1094 opp-hz = /bits/ 64 <160000000>;
1095 opp-microvolt = <1000000>;
1098 opp-hz = /bits/ 64 <267000000>;
1099 opp-microvolt = <1000000>;
1102 opp-hz = /bits/ 64 <350000000>;
1103 opp-microvolt = <1025000>;
1106 opp-hz = /bits/ 64 <420000000>;
1107 opp-microvolt = <1025000>;
1110 opp-hz = /bits/ 64 <500000000>;
1111 opp-microvolt = <1075000>;
1114 opp-hz = /bits/ 64 <550000000>;
1115 opp-microvolt = <1125000>;
1118 opp-hz = /bits/ 64 <600000000>;
1119 opp-microvolt = <1150000>;
1122 opp-hz = /bits/ 64 <700000000>;
1123 opp-microvolt = <1150000>;
1128 scaler_0: scaler@15000000 {
1129 compatible = "samsung,exynos5433-scaler";
1130 reg = <0x15000000 0x1294>;
1131 interrupts = <0 402 IRQ_TYPE_LEVEL_HIGH>;
1132 clock-names = "pclk", "aclk", "aclk_xiu";
1133 clocks = <&cmu_mscl CLK_PCLK_M2MSCALER0>,
1134 <&cmu_mscl CLK_ACLK_M2MSCALER0>,
1135 <&cmu_mscl CLK_ACLK_XIU_MSCLX>;
1136 iommus = <&sysmmu_scaler_0>;
1137 power-domains = <&pd_mscl>;
1140 scaler_1: scaler@15010000 {
1141 compatible = "samsung,exynos5433-scaler";
1142 reg = <0x15010000 0x1294>;
1143 interrupts = <0 403 IRQ_TYPE_LEVEL_HIGH>;
1144 clock-names = "pclk", "aclk", "aclk_xiu";
1145 clocks = <&cmu_mscl CLK_PCLK_M2MSCALER1>,
1146 <&cmu_mscl CLK_ACLK_M2MSCALER1>,
1147 <&cmu_mscl CLK_ACLK_XIU_MSCLX>;
1148 iommus = <&sysmmu_scaler_1>;
1149 power-domains = <&pd_mscl>;
1152 jpeg: codec@15020000 {
1153 compatible = "samsung,exynos5433-jpeg";
1154 reg = <0x15020000 0x10000>;
1155 interrupts = <GIC_SPI 411 IRQ_TYPE_LEVEL_HIGH>;
1156 clock-names = "pclk", "aclk", "aclk_xiu", "sclk";
1157 clocks = <&cmu_mscl CLK_PCLK_JPEG>,
1158 <&cmu_mscl CLK_ACLK_JPEG>,
1159 <&cmu_mscl CLK_ACLK_XIU_MSCLX>,
1160 <&cmu_mscl CLK_SCLK_JPEG>;
1161 iommus = <&sysmmu_jpeg>;
1162 power-domains = <&pd_mscl>;
1165 mfc: codec@152e0000 {
1166 compatible = "samsung,exynos5433-mfc";
1167 reg = <0x152E0000 0x10000>;
1168 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
1169 clock-names = "pclk", "aclk", "aclk_xiu";
1170 clocks = <&cmu_mfc CLK_PCLK_MFC>,
1171 <&cmu_mfc CLK_ACLK_MFC>,
1172 <&cmu_mfc CLK_ACLK_XIU_MFCX>;
1173 iommus = <&sysmmu_mfc_0>, <&sysmmu_mfc_1>;
1174 iommu-names = "left", "right";
1175 power-domains = <&pd_mfc>;
1178 sysmmu_decon0x: sysmmu@13a00000 {
1179 compatible = "samsung,exynos-sysmmu";
1180 reg = <0x13a00000 0x1000>;
1181 interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>;
1182 clock-names = "aclk", "pclk";
1183 clocks = <&cmu_disp CLK_ACLK_SMMU_DECON0X>,
1184 <&cmu_disp CLK_PCLK_SMMU_DECON0X>;
1185 power-domains = <&pd_disp>;
1189 sysmmu_decon1x: sysmmu@13a10000 {
1190 compatible = "samsung,exynos-sysmmu";
1191 reg = <0x13a10000 0x1000>;
1192 interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_HIGH>;
1193 clock-names = "aclk", "pclk";
1194 clocks = <&cmu_disp CLK_ACLK_SMMU_DECON1X>,
1195 <&cmu_disp CLK_PCLK_SMMU_DECON1X>;
1197 power-domains = <&pd_disp>;
1200 sysmmu_tv0x: sysmmu@13a20000 {
1201 compatible = "samsung,exynos-sysmmu";
1202 reg = <0x13a20000 0x1000>;
1203 interrupts = <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
1204 clock-names = "aclk", "pclk";
1205 clocks = <&cmu_disp CLK_ACLK_SMMU_TV0X>,
1206 <&cmu_disp CLK_PCLK_SMMU_TV0X>;
1208 power-domains = <&pd_disp>;
1211 sysmmu_tv1x: sysmmu@13a30000 {
1212 compatible = "samsung,exynos-sysmmu";
1213 reg = <0x13a30000 0x1000>;
1214 interrupts = <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>;
1215 clock-names = "aclk", "pclk";
1216 clocks = <&cmu_disp CLK_ACLK_SMMU_TV1X>,
1217 <&cmu_disp CLK_PCLK_SMMU_TV1X>;
1219 power-domains = <&pd_disp>;
1222 sysmmu_gscl0: sysmmu@13c80000 {
1223 compatible = "samsung,exynos-sysmmu";
1224 reg = <0x13C80000 0x1000>;
1225 interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
1226 clock-names = "aclk", "pclk";
1227 clocks = <&cmu_gscl CLK_ACLK_SMMU_GSCL0>,
1228 <&cmu_gscl CLK_PCLK_SMMU_GSCL0>;
1230 power-domains = <&pd_gscl>;
1233 sysmmu_gscl1: sysmmu@13c90000 {
1234 compatible = "samsung,exynos-sysmmu";
1235 reg = <0x13C90000 0x1000>;
1236 interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
1237 clock-names = "aclk", "pclk";
1238 clocks = <&cmu_gscl CLK_ACLK_SMMU_GSCL1>,
1239 <&cmu_gscl CLK_PCLK_SMMU_GSCL1>;
1241 power-domains = <&pd_gscl>;
1244 sysmmu_gscl2: sysmmu@13ca0000 {
1245 compatible = "samsung,exynos-sysmmu";
1246 reg = <0x13CA0000 0x1000>;
1247 interrupts = <GIC_SPI 292 IRQ_TYPE_LEVEL_HIGH>;
1248 clock-names = "aclk", "pclk";
1249 clocks = <&cmu_gscl CLK_ACLK_SMMU_GSCL2>,
1250 <&cmu_gscl CLK_PCLK_SMMU_GSCL2>;
1252 power-domains = <&pd_gscl>;
1255 sysmmu_scaler_0: sysmmu@15040000 {
1256 compatible = "samsung,exynos-sysmmu";
1257 reg = <0x15040000 0x1000>;
1258 interrupts = <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>;
1259 clock-names = "aclk", "pclk";
1260 clocks = <&cmu_mscl CLK_ACLK_SMMU_M2MSCALER0>,
1261 <&cmu_mscl CLK_PCLK_SMMU_M2MSCALER0>;
1263 power-domains = <&pd_mscl>;
1266 sysmmu_scaler_1: sysmmu@15050000 {
1267 compatible = "samsung,exynos-sysmmu";
1268 reg = <0x15050000 0x1000>;
1269 interrupts = <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>;
1270 clock-names = "aclk", "pclk";
1271 clocks = <&cmu_mscl CLK_ACLK_SMMU_M2MSCALER1>,
1272 <&cmu_mscl CLK_PCLK_SMMU_M2MSCALER1>;
1274 power-domains = <&pd_mscl>;
1277 sysmmu_jpeg: sysmmu@15060000 {
1278 compatible = "samsung,exynos-sysmmu";
1279 reg = <0x15060000 0x1000>;
1280 interrupts = <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>;
1281 clock-names = "aclk", "pclk";
1282 clocks = <&cmu_mscl CLK_ACLK_SMMU_JPEG>,
1283 <&cmu_mscl CLK_PCLK_SMMU_JPEG>;
1285 power-domains = <&pd_mscl>;
1288 sysmmu_mfc_0: sysmmu@15200000 {
1289 compatible = "samsung,exynos-sysmmu";
1290 reg = <0x15200000 0x1000>;
1291 interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
1292 clock-names = "aclk", "pclk";
1293 clocks = <&cmu_mfc CLK_ACLK_SMMU_MFC_0>,
1294 <&cmu_mfc CLK_PCLK_SMMU_MFC_0>;
1296 power-domains = <&pd_mfc>;
1299 sysmmu_mfc_1: sysmmu@15210000 {
1300 compatible = "samsung,exynos-sysmmu";
1301 reg = <0x15210000 0x1000>;
1302 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
1303 clock-names = "aclk", "pclk";
1304 clocks = <&cmu_mfc CLK_ACLK_SMMU_MFC_1>,
1305 <&cmu_mfc CLK_PCLK_SMMU_MFC_1>;
1307 power-domains = <&pd_mfc>;
1310 serial_0: serial@14c10000 {
1311 compatible = "samsung,exynos5433-uart";
1312 reg = <0x14c10000 0x100>;
1313 interrupts = <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>;
1314 clocks = <&cmu_peric CLK_PCLK_UART0>,
1315 <&cmu_peric CLK_SCLK_UART0>;
1316 clock-names = "uart", "clk_uart_baud0";
1317 pinctrl-names = "default";
1318 pinctrl-0 = <&uart0_bus>;
1319 status = "disabled";
1322 serial_1: serial@14c20000 {
1323 compatible = "samsung,exynos5433-uart";
1324 reg = <0x14c20000 0x100>;
1325 interrupts = <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>;
1326 clocks = <&cmu_peric CLK_PCLK_UART1>,
1327 <&cmu_peric CLK_SCLK_UART1>;
1328 clock-names = "uart", "clk_uart_baud0";
1329 pinctrl-names = "default";
1330 pinctrl-0 = <&uart1_bus>;
1331 status = "disabled";
1334 serial_2: serial@14c30000 {
1335 compatible = "samsung,exynos5433-uart";
1336 reg = <0x14c30000 0x100>;
1337 interrupts = <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>;
1338 clocks = <&cmu_peric CLK_PCLK_UART2>,
1339 <&cmu_peric CLK_SCLK_UART2>;
1340 clock-names = "uart", "clk_uart_baud0";
1341 pinctrl-names = "default";
1342 pinctrl-0 = <&uart2_bus>;
1343 status = "disabled";
1346 spi_0: spi@14d20000 {
1347 compatible = "samsung,exynos5433-spi";
1348 reg = <0x14d20000 0x100>;
1349 interrupts = <GIC_SPI 432 IRQ_TYPE_LEVEL_HIGH>;
1350 dmas = <&pdma0 9>, <&pdma0 8>;
1351 dma-names = "tx", "rx";
1352 #address-cells = <1>;
1354 clocks = <&cmu_peric CLK_PCLK_SPI0>,
1355 <&cmu_peric CLK_SCLK_SPI0>,
1356 <&cmu_peric CLK_SCLK_IOCLK_SPI0>;
1357 clock-names = "spi", "spi_busclk0", "spi_ioclk";
1358 samsung,spi-src-clk = <0>;
1359 pinctrl-names = "default";
1360 pinctrl-0 = <&spi0_bus>;
1362 status = "disabled";
1365 spi_1: spi@14d30000 {
1366 compatible = "samsung,exynos5433-spi";
1367 reg = <0x14d30000 0x100>;
1368 interrupts = <GIC_SPI 433 IRQ_TYPE_LEVEL_HIGH>;
1369 dmas = <&pdma0 11>, <&pdma0 10>;
1370 dma-names = "tx", "rx";
1371 #address-cells = <1>;
1373 clocks = <&cmu_peric CLK_PCLK_SPI1>,
1374 <&cmu_peric CLK_SCLK_SPI1>,
1375 <&cmu_peric CLK_SCLK_IOCLK_SPI1>;
1376 clock-names = "spi", "spi_busclk0", "spi_ioclk";
1377 samsung,spi-src-clk = <0>;
1378 pinctrl-names = "default";
1379 pinctrl-0 = <&spi1_bus>;
1381 status = "disabled";
1384 spi_2: spi@14d40000 {
1385 compatible = "samsung,exynos5433-spi";
1386 reg = <0x14d40000 0x100>;
1387 interrupts = <GIC_SPI 434 IRQ_TYPE_LEVEL_HIGH>;
1388 dmas = <&pdma0 13>, <&pdma0 12>;
1389 dma-names = "tx", "rx";
1390 #address-cells = <1>;
1392 clocks = <&cmu_peric CLK_PCLK_SPI2>,
1393 <&cmu_peric CLK_SCLK_SPI2>,
1394 <&cmu_peric CLK_SCLK_IOCLK_SPI2>;
1395 clock-names = "spi", "spi_busclk0", "spi_ioclk";
1396 samsung,spi-src-clk = <0>;
1397 pinctrl-names = "default";
1398 pinctrl-0 = <&spi2_bus>;
1400 status = "disabled";
1403 spi_3: spi@14d50000 {
1404 compatible = "samsung,exynos5433-spi";
1405 reg = <0x14d50000 0x100>;
1406 interrupts = <GIC_SPI 447 IRQ_TYPE_LEVEL_HIGH>;
1407 dmas = <&pdma0 23>, <&pdma0 22>;
1408 dma-names = "tx", "rx";
1409 #address-cells = <1>;
1411 clocks = <&cmu_peric CLK_PCLK_SPI3>,
1412 <&cmu_peric CLK_SCLK_SPI3>,
1413 <&cmu_peric CLK_SCLK_IOCLK_SPI3>;
1414 clock-names = "spi", "spi_busclk0", "spi_ioclk";
1415 samsung,spi-src-clk = <0>;
1416 pinctrl-names = "default";
1417 pinctrl-0 = <&spi3_bus>;
1419 status = "disabled";
1422 spi_4: spi@14d00000 {
1423 compatible = "samsung,exynos5433-spi";
1424 reg = <0x14d00000 0x100>;
1425 interrupts = <GIC_SPI 412 IRQ_TYPE_LEVEL_HIGH>;
1426 dmas = <&pdma0 25>, <&pdma0 24>;
1427 dma-names = "tx", "rx";
1428 #address-cells = <1>;
1430 clocks = <&cmu_peric CLK_PCLK_SPI4>,
1431 <&cmu_peric CLK_SCLK_SPI4>,
1432 <&cmu_peric CLK_SCLK_IOCLK_SPI4>;
1433 clock-names = "spi", "spi_busclk0", "spi_ioclk";
1434 samsung,spi-src-clk = <0>;
1435 pinctrl-names = "default";
1436 pinctrl-0 = <&spi4_bus>;
1438 status = "disabled";
1442 compatible = "samsung,exynos7-adc";
1443 reg = <0x14d10000 0x100>;
1444 interrupts = <GIC_SPI 438 IRQ_TYPE_LEVEL_HIGH>;
1445 clock-names = "adc";
1446 clocks = <&cmu_peric CLK_PCLK_ADCIF>;
1447 #io-channel-cells = <1>;
1449 status = "disabled";
1452 i2s1: i2s@14d60000 {
1453 compatible = "samsung,exynos7-i2s";
1454 reg = <0x14d60000 0x100>;
1455 dmas = <&pdma0 31>, <&pdma0 30>;
1456 dma-names = "tx", "rx";
1457 interrupts = <GIC_SPI 435 IRQ_TYPE_LEVEL_HIGH>;
1458 clocks = <&cmu_peric CLK_PCLK_I2S1>,
1459 <&cmu_peric CLK_PCLK_I2S1>,
1460 <&cmu_peric CLK_SCLK_I2S1>;
1461 clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
1463 samsung,supports-6ch;
1464 samsung,supports-rstclr;
1465 samsung,supports-tdm;
1466 samsung,supports-low-rfs;
1467 #sound-dai-cells = <1>;
1468 status = "disabled";
1472 compatible = "samsung,exynos4210-pwm";
1473 reg = <0x14dd0000 0x100>;
1474 interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>,
1475 <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>,
1476 <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>,
1477 <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>,
1478 <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>;
1479 samsung,pwm-outputs = <0>, <1>, <2>, <3>;
1480 clocks = <&cmu_peric CLK_PCLK_PWM>;
1481 clock-names = "timers";
1483 status = "disabled";
1486 hsi2c_0: hsi2c@14e40000 {
1487 compatible = "samsung,exynos7-hsi2c";
1488 reg = <0x14e40000 0x1000>;
1489 interrupts = <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>;
1490 #address-cells = <1>;
1492 pinctrl-names = "default";
1493 pinctrl-0 = <&hs_i2c0_bus>;
1494 clocks = <&cmu_peric CLK_PCLK_HSI2C0>;
1495 clock-names = "hsi2c";
1496 status = "disabled";
1499 hsi2c_1: hsi2c@14e50000 {
1500 compatible = "samsung,exynos7-hsi2c";
1501 reg = <0x14e50000 0x1000>;
1502 interrupts = <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>;
1503 #address-cells = <1>;
1505 pinctrl-names = "default";
1506 pinctrl-0 = <&hs_i2c1_bus>;
1507 clocks = <&cmu_peric CLK_PCLK_HSI2C1>;
1508 clock-names = "hsi2c";
1509 status = "disabled";
1512 hsi2c_2: hsi2c@14e60000 {
1513 compatible = "samsung,exynos7-hsi2c";
1514 reg = <0x14e60000 0x1000>;
1515 interrupts = <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>;
1516 #address-cells = <1>;
1518 pinctrl-names = "default";
1519 pinctrl-0 = <&hs_i2c2_bus>;
1520 clocks = <&cmu_peric CLK_PCLK_HSI2C2>;
1521 clock-names = "hsi2c";
1522 status = "disabled";
1525 hsi2c_3: hsi2c@14e70000 {
1526 compatible = "samsung,exynos7-hsi2c";
1527 reg = <0x14e70000 0x1000>;
1528 interrupts = <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>;
1529 #address-cells = <1>;
1531 pinctrl-names = "default";
1532 pinctrl-0 = <&hs_i2c3_bus>;
1533 clocks = <&cmu_peric CLK_PCLK_HSI2C3>;
1534 clock-names = "hsi2c";
1535 status = "disabled";
1538 hsi2c_4: hsi2c@14ec0000 {
1539 compatible = "samsung,exynos7-hsi2c";
1540 reg = <0x14ec0000 0x1000>;
1541 interrupts = <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>;
1542 #address-cells = <1>;
1544 pinctrl-names = "default";
1545 pinctrl-0 = <&hs_i2c4_bus>;
1546 clocks = <&cmu_peric CLK_PCLK_HSI2C4>;
1547 clock-names = "hsi2c";
1548 status = "disabled";
1551 hsi2c_5: hsi2c@14ed0000 {
1552 compatible = "samsung,exynos7-hsi2c";
1553 reg = <0x14ed0000 0x1000>;
1554 interrupts = <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>;
1555 #address-cells = <1>;
1557 pinctrl-names = "default";
1558 pinctrl-0 = <&hs_i2c5_bus>;
1559 clocks = <&cmu_peric CLK_PCLK_HSI2C5>;
1560 clock-names = "hsi2c";
1561 status = "disabled";
1564 hsi2c_6: hsi2c@14ee0000 {
1565 compatible = "samsung,exynos7-hsi2c";
1566 reg = <0x14ee0000 0x1000>;
1567 interrupts = <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>;
1568 #address-cells = <1>;
1570 pinctrl-names = "default";
1571 pinctrl-0 = <&hs_i2c6_bus>;
1572 clocks = <&cmu_peric CLK_PCLK_HSI2C6>;
1573 clock-names = "hsi2c";
1574 status = "disabled";
1577 hsi2c_7: hsi2c@14ef0000 {
1578 compatible = "samsung,exynos7-hsi2c";
1579 reg = <0x14ef0000 0x1000>;
1580 interrupts = <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>;
1581 #address-cells = <1>;
1583 pinctrl-names = "default";
1584 pinctrl-0 = <&hs_i2c7_bus>;
1585 clocks = <&cmu_peric CLK_PCLK_HSI2C7>;
1586 clock-names = "hsi2c";
1587 status = "disabled";
1590 hsi2c_8: hsi2c@14d90000 {
1591 compatible = "samsung,exynos7-hsi2c";
1592 reg = <0x14d90000 0x1000>;
1593 interrupts = <GIC_SPI 443 IRQ_TYPE_LEVEL_HIGH>;
1594 #address-cells = <1>;
1596 pinctrl-names = "default";
1597 pinctrl-0 = <&hs_i2c8_bus>;
1598 clocks = <&cmu_peric CLK_PCLK_HSI2C8>;
1599 clock-names = "hsi2c";
1600 status = "disabled";
1603 hsi2c_9: hsi2c@14da0000 {
1604 compatible = "samsung,exynos7-hsi2c";
1605 reg = <0x14da0000 0x1000>;
1606 interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>;
1607 #address-cells = <1>;
1609 pinctrl-names = "default";
1610 pinctrl-0 = <&hs_i2c9_bus>;
1611 clocks = <&cmu_peric CLK_PCLK_HSI2C9>;
1612 clock-names = "hsi2c";
1613 status = "disabled";
1616 hsi2c_10: hsi2c@14de0000 {
1617 compatible = "samsung,exynos7-hsi2c";
1618 reg = <0x14de0000 0x1000>;
1619 interrupts = <GIC_SPI 445 IRQ_TYPE_LEVEL_HIGH>;
1620 #address-cells = <1>;
1622 pinctrl-names = "default";
1623 pinctrl-0 = <&hs_i2c10_bus>;
1624 clocks = <&cmu_peric CLK_PCLK_HSI2C10>;
1625 clock-names = "hsi2c";
1626 status = "disabled";
1629 hsi2c_11: hsi2c@14df0000 {
1630 compatible = "samsung,exynos7-hsi2c";
1631 reg = <0x14df0000 0x1000>;
1632 interrupts = <GIC_SPI 446 IRQ_TYPE_LEVEL_HIGH>;
1633 #address-cells = <1>;
1635 pinctrl-names = "default";
1636 pinctrl-0 = <&hs_i2c11_bus>;
1637 clocks = <&cmu_peric CLK_PCLK_HSI2C11>;
1638 clock-names = "hsi2c";
1639 status = "disabled";
1643 compatible = "samsung,exynos5433-dwusb3";
1644 clocks = <&cmu_fsys CLK_ACLK_USBDRD30>,
1645 <&cmu_fsys CLK_SCLK_USBDRD30>,
1646 <&cmu_fsys CLK_PHYCLK_USBDRD30_UDRD30_PHYCLOCK>,
1647 <&cmu_fsys CLK_PHYCLK_USBDRD30_UDRD30_PIPE_PCLK>;
1648 clock-names = "aclk", "susp_clk", "phyclk", "pipe_pclk";
1649 #address-cells = <1>;
1652 status = "disabled";
1654 usbdrd_dwc3: dwc3@15400000 {
1655 compatible = "snps,dwc3";
1656 clocks = <&cmu_fsys CLK_SCLK_USBDRD30>,
1657 <&cmu_fsys CLK_ACLK_USBDRD30>,
1658 <&cmu_fsys CLK_SCLK_USBDRD30>;
1659 clock-names = "ref", "bus_early", "suspend";
1660 reg = <0x15400000 0x10000>;
1661 interrupts = <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
1662 phys = <&usbdrd30_phy 0>, <&usbdrd30_phy 1>;
1663 phy-names = "usb2-phy", "usb3-phy";
1667 usbdrd30_phy: phy@15500000 {
1668 compatible = "samsung,exynos5433-usbdrd-phy";
1669 reg = <0x15500000 0x100>;
1670 clocks = <&cmu_fsys CLK_ACLK_USBDRD30>, <&xxti>,
1671 <&cmu_fsys CLK_PHYCLK_USBDRD30_UDRD30_PHYCLOCK>,
1672 <&cmu_fsys CLK_PHYCLK_USBDRD30_UDRD30_PIPE_PCLK>,
1673 <&cmu_fsys CLK_SCLK_USBDRD30>;
1674 clock-names = "phy", "ref", "phy_utmi", "phy_pipe",
1677 samsung,pmu-syscon = <&pmu_system_controller>;
1678 status = "disabled";
1681 usbhost30_phy: phy@15580000 {
1682 compatible = "samsung,exynos5433-usbdrd-phy";
1683 reg = <0x15580000 0x100>;
1684 clocks = <&cmu_fsys CLK_ACLK_USBHOST30>, <&xxti>,
1685 <&cmu_fsys CLK_PHYCLK_USBHOST30_UHOST30_PHYCLOCK>,
1686 <&cmu_fsys CLK_PHYCLK_USBHOST30_UHOST30_PIPE_PCLK>,
1687 <&cmu_fsys CLK_SCLK_USBHOST30>;
1688 clock-names = "phy", "ref", "phy_utmi", "phy_pipe",
1691 samsung,pmu-syscon = <&pmu_system_controller>;
1692 status = "disabled";
1695 usbhost30: usbhost {
1696 compatible = "samsung,exynos5433-dwusb3";
1697 clocks = <&cmu_fsys CLK_ACLK_USBHOST30>,
1698 <&cmu_fsys CLK_SCLK_USBHOST30>,
1699 <&cmu_fsys CLK_PHYCLK_USBHOST30_UHOST30_PHYCLOCK>,
1700 <&cmu_fsys CLK_PHYCLK_USBHOST30_UHOST30_PIPE_PCLK>;
1701 clock-names = "aclk", "susp_clk", "phyclk", "pipe_pclk";
1702 #address-cells = <1>;
1705 status = "disabled";
1707 usbhost_dwc3: dwc3@15a00000 {
1708 compatible = "snps,dwc3";
1709 clocks = <&cmu_fsys CLK_SCLK_USBHOST30>,
1710 <&cmu_fsys CLK_ACLK_USBHOST30>,
1711 <&cmu_fsys CLK_SCLK_USBHOST30>;
1712 clock-names = "ref", "bus_early", "suspend";
1713 reg = <0x15a00000 0x10000>;
1714 interrupts = <GIC_SPI 244 IRQ_TYPE_LEVEL_HIGH>;
1715 phys = <&usbhost30_phy 0>, <&usbhost30_phy 1>;
1716 phy-names = "usb2-phy", "usb3-phy";
1720 mshc_0: mshc@15540000 {
1721 compatible = "samsung,exynos7-dw-mshc-smu";
1722 interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
1723 #address-cells = <1>;
1725 reg = <0x15540000 0x2000>;
1726 clocks = <&cmu_fsys CLK_ACLK_MMC0>,
1727 <&cmu_fsys CLK_SCLK_MMC0>;
1728 clock-names = "biu", "ciu";
1729 fifo-depth = <0x40>;
1730 status = "disabled";
1733 mshc_1: mshc@15550000 {
1734 compatible = "samsung,exynos7-dw-mshc-smu";
1735 interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
1736 #address-cells = <1>;
1738 reg = <0x15550000 0x2000>;
1739 clocks = <&cmu_fsys CLK_ACLK_MMC1>,
1740 <&cmu_fsys CLK_SCLK_MMC1>;
1741 clock-names = "biu", "ciu";
1742 fifo-depth = <0x40>;
1743 status = "disabled";
1746 mshc_2: mshc@15560000 {
1747 compatible = "samsung,exynos7-dw-mshc-smu";
1748 interrupts = <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>;
1749 #address-cells = <1>;
1751 reg = <0x15560000 0x2000>;
1752 clocks = <&cmu_fsys CLK_ACLK_MMC2>,
1753 <&cmu_fsys CLK_SCLK_MMC2>;
1754 clock-names = "biu", "ciu";
1755 fifo-depth = <0x40>;
1756 status = "disabled";
1760 compatible = "simple-bus";
1761 #address-cells = <1>;
1765 pdma0: pdma@15610000 {
1766 compatible = "arm,pl330", "arm,primecell";
1767 reg = <0x15610000 0x1000>;
1768 interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH>;
1769 clocks = <&cmu_fsys CLK_PDMA0>;
1770 clock-names = "apb_pclk";
1772 #dma-channels = <8>;
1773 #dma-requests = <32>;
1776 pdma1: pdma@15600000 {
1777 compatible = "arm,pl330", "arm,primecell";
1778 reg = <0x15600000 0x1000>;
1779 interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
1780 clocks = <&cmu_fsys CLK_PDMA1>;
1781 clock-names = "apb_pclk";
1783 #dma-channels = <8>;
1784 #dma-requests = <32>;
1788 audio-subsystem@11400000 {
1789 compatible = "samsung,exynos5433-lpass";
1790 reg = <0x11400000 0x100>, <0x11500000 0x08>;
1791 clocks = <&cmu_aud CLK_PCLK_SFR0_CTRL>;
1792 clock-names = "sfr0_ctrl";
1793 samsung,pmu-syscon = <&pmu_system_controller>;
1794 power-domains = <&pd_aud>;
1795 #address-cells = <1>;
1799 adma: adma@11420000 {
1800 compatible = "arm,pl330", "arm,primecell";
1801 reg = <0x11420000 0x1000>;
1802 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
1803 clocks = <&cmu_aud CLK_ACLK_DMAC>;
1804 clock-names = "apb_pclk";
1806 #dma-channels = <8>;
1807 #dma-requests = <32>;
1808 power-domains = <&pd_aud>;
1811 i2s0: i2s@11440000 {
1812 compatible = "samsung,exynos7-i2s";
1813 reg = <0x11440000 0x100>;
1814 dmas = <&adma 0>, <&adma 2>;
1815 dma-names = "tx", "rx";
1816 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
1817 #address-cells = <1>;
1819 clocks = <&cmu_aud CLK_PCLK_AUD_I2S>,
1820 <&cmu_aud CLK_SCLK_AUD_I2S>,
1821 <&cmu_aud CLK_SCLK_I2S_BCLK>;
1822 clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
1824 pinctrl-names = "default";
1825 pinctrl-0 = <&i2s0_bus>;
1826 power-domains = <&pd_aud>;
1827 #sound-dai-cells = <1>;
1828 status = "disabled";
1831 serial_3: serial@11460000 {
1832 compatible = "samsung,exynos5433-uart";
1833 reg = <0x11460000 0x100>;
1834 interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
1835 clocks = <&cmu_aud CLK_PCLK_AUD_UART>,
1836 <&cmu_aud CLK_SCLK_AUD_UART>;
1837 clock-names = "uart", "clk_uart_baud0";
1838 pinctrl-names = "default";
1839 pinctrl-0 = <&uart_aud_bus>;
1840 power-domains = <&pd_aud>;
1841 status = "disabled";
1847 compatible = "arm,armv8-timer";
1848 interrupts = <GIC_PPI 13
1849 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>,
1851 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>,
1853 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>,
1855 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
1859 #include "exynos5433-bus.dtsi"
1860 #include "exynos5433-pinctrl.dtsi"
1861 #include "exynos5433-tmu.dtsi"