vfs: Make __vfs_write() static
[linux/fpc-iii.git] / include / drm / drm_dp_helper.h
blob5736c942c85b7d9d96707e9160d98d5dbe116cb1
1 /*
2 * Copyright © 2008 Keith Packard
4 * Permission to use, copy, modify, distribute, and sell this software and its
5 * documentation for any purpose is hereby granted without fee, provided that
6 * the above copyright notice appear in all copies and that both that copyright
7 * notice and this permission notice appear in supporting documentation, and
8 * that the name of the copyright holders not be used in advertising or
9 * publicity pertaining to distribution of the software without specific,
10 * written prior permission. The copyright holders make no representations
11 * about the suitability of this software for any purpose. It is provided "as
12 * is" without express or implied warranty.
14 * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
15 * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
16 * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
17 * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
18 * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
19 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
20 * OF THIS SOFTWARE.
23 #ifndef _DRM_DP_HELPER_H_
24 #define _DRM_DP_HELPER_H_
26 #include <linux/types.h>
27 #include <linux/i2c.h>
28 #include <linux/delay.h>
31 * Unless otherwise noted, all values are from the DP 1.1a spec. Note that
32 * DP and DPCD versions are independent. Differences from 1.0 are not noted,
33 * 1.0 devices basically don't exist in the wild.
35 * Abbreviations, in chronological order:
37 * eDP: Embedded DisplayPort version 1
38 * DPI: DisplayPort Interoperability Guideline v1.1a
39 * 1.2: DisplayPort 1.2
40 * MST: Multistream Transport - part of DP 1.2a
42 * 1.2 formally includes both eDP and DPI definitions.
45 #define DP_AUX_MAX_PAYLOAD_BYTES 16
47 #define DP_AUX_I2C_WRITE 0x0
48 #define DP_AUX_I2C_READ 0x1
49 #define DP_AUX_I2C_WRITE_STATUS_UPDATE 0x2
50 #define DP_AUX_I2C_MOT 0x4
51 #define DP_AUX_NATIVE_WRITE 0x8
52 #define DP_AUX_NATIVE_READ 0x9
54 #define DP_AUX_NATIVE_REPLY_ACK (0x0 << 0)
55 #define DP_AUX_NATIVE_REPLY_NACK (0x1 << 0)
56 #define DP_AUX_NATIVE_REPLY_DEFER (0x2 << 0)
57 #define DP_AUX_NATIVE_REPLY_MASK (0x3 << 0)
59 #define DP_AUX_I2C_REPLY_ACK (0x0 << 2)
60 #define DP_AUX_I2C_REPLY_NACK (0x1 << 2)
61 #define DP_AUX_I2C_REPLY_DEFER (0x2 << 2)
62 #define DP_AUX_I2C_REPLY_MASK (0x3 << 2)
64 /* AUX CH addresses */
65 /* DPCD */
66 #define DP_DPCD_REV 0x000
67 # define DP_DPCD_REV_10 0x10
68 # define DP_DPCD_REV_11 0x11
69 # define DP_DPCD_REV_12 0x12
70 # define DP_DPCD_REV_13 0x13
71 # define DP_DPCD_REV_14 0x14
73 #define DP_MAX_LINK_RATE 0x001
75 #define DP_MAX_LANE_COUNT 0x002
76 # define DP_MAX_LANE_COUNT_MASK 0x1f
77 # define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */
78 # define DP_ENHANCED_FRAME_CAP (1 << 7)
80 #define DP_MAX_DOWNSPREAD 0x003
81 # define DP_MAX_DOWNSPREAD_0_5 (1 << 0)
82 # define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6)
83 # define DP_TPS4_SUPPORTED (1 << 7)
85 #define DP_NORP 0x004
87 #define DP_DOWNSTREAMPORT_PRESENT 0x005
88 # define DP_DWN_STRM_PORT_PRESENT (1 << 0)
89 # define DP_DWN_STRM_PORT_TYPE_MASK 0x06
90 # define DP_DWN_STRM_PORT_TYPE_DP (0 << 1)
91 # define DP_DWN_STRM_PORT_TYPE_ANALOG (1 << 1)
92 # define DP_DWN_STRM_PORT_TYPE_TMDS (2 << 1)
93 # define DP_DWN_STRM_PORT_TYPE_OTHER (3 << 1)
94 # define DP_FORMAT_CONVERSION (1 << 3)
95 # define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */
97 #define DP_MAIN_LINK_CHANNEL_CODING 0x006
99 #define DP_DOWN_STREAM_PORT_COUNT 0x007
100 # define DP_PORT_COUNT_MASK 0x0f
101 # define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */
102 # define DP_OUI_SUPPORT (1 << 7)
104 #define DP_RECEIVE_PORT_0_CAP_0 0x008
105 # define DP_LOCAL_EDID_PRESENT (1 << 1)
106 # define DP_ASSOCIATED_TO_PRECEDING_PORT (1 << 2)
108 #define DP_RECEIVE_PORT_0_BUFFER_SIZE 0x009
110 #define DP_RECEIVE_PORT_1_CAP_0 0x00a
111 #define DP_RECEIVE_PORT_1_BUFFER_SIZE 0x00b
113 #define DP_I2C_SPEED_CAP 0x00c /* DPI */
114 # define DP_I2C_SPEED_1K 0x01
115 # define DP_I2C_SPEED_5K 0x02
116 # define DP_I2C_SPEED_10K 0x04
117 # define DP_I2C_SPEED_100K 0x08
118 # define DP_I2C_SPEED_400K 0x10
119 # define DP_I2C_SPEED_1M 0x20
121 #define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */
122 # define DP_ALTERNATE_SCRAMBLER_RESET_CAP (1 << 0)
123 # define DP_FRAMING_CHANGE_CAP (1 << 1)
124 # define DP_DPCD_DISPLAY_CONTROL_CAPABLE (1 << 3) /* edp v1.2 or higher */
126 #define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */
127 # define DP_TRAINING_AUX_RD_MASK 0x7F /* DP 1.3 */
128 # define DP_EXTENDED_RECEIVER_CAP_FIELD_PRESENT (1 << 7) /* DP 1.3 */
130 #define DP_ADAPTER_CAP 0x00f /* 1.2 */
131 # define DP_FORCE_LOAD_SENSE_CAP (1 << 0)
132 # define DP_ALTERNATE_I2C_PATTERN_CAP (1 << 1)
134 #define DP_SUPPORTED_LINK_RATES 0x010 /* eDP 1.4 */
135 # define DP_MAX_SUPPORTED_RATES 8 /* 16-bit little-endian */
137 /* Multiple stream transport */
138 #define DP_FAUX_CAP 0x020 /* 1.2 */
139 # define DP_FAUX_CAP_1 (1 << 0)
141 #define DP_MSTM_CAP 0x021 /* 1.2 */
142 # define DP_MST_CAP (1 << 0)
144 #define DP_NUMBER_OF_AUDIO_ENDPOINTS 0x022 /* 1.2 */
146 /* AV_SYNC_DATA_BLOCK 1.2 */
147 #define DP_AV_GRANULARITY 0x023
148 # define DP_AG_FACTOR_MASK (0xf << 0)
149 # define DP_AG_FACTOR_3MS (0 << 0)
150 # define DP_AG_FACTOR_2MS (1 << 0)
151 # define DP_AG_FACTOR_1MS (2 << 0)
152 # define DP_AG_FACTOR_500US (3 << 0)
153 # define DP_AG_FACTOR_200US (4 << 0)
154 # define DP_AG_FACTOR_100US (5 << 0)
155 # define DP_AG_FACTOR_10US (6 << 0)
156 # define DP_AG_FACTOR_1US (7 << 0)
157 # define DP_VG_FACTOR_MASK (0xf << 4)
158 # define DP_VG_FACTOR_3MS (0 << 4)
159 # define DP_VG_FACTOR_2MS (1 << 4)
160 # define DP_VG_FACTOR_1MS (2 << 4)
161 # define DP_VG_FACTOR_500US (3 << 4)
162 # define DP_VG_FACTOR_200US (4 << 4)
163 # define DP_VG_FACTOR_100US (5 << 4)
165 #define DP_AUD_DEC_LAT0 0x024
166 #define DP_AUD_DEC_LAT1 0x025
168 #define DP_AUD_PP_LAT0 0x026
169 #define DP_AUD_PP_LAT1 0x027
171 #define DP_VID_INTER_LAT 0x028
173 #define DP_VID_PROG_LAT 0x029
175 #define DP_REP_LAT 0x02a
177 #define DP_AUD_DEL_INS0 0x02b
178 #define DP_AUD_DEL_INS1 0x02c
179 #define DP_AUD_DEL_INS2 0x02d
180 /* End of AV_SYNC_DATA_BLOCK */
182 #define DP_RECEIVER_ALPM_CAP 0x02e /* eDP 1.4 */
183 # define DP_ALPM_CAP (1 << 0)
185 #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP 0x02f /* eDP 1.4 */
186 # define DP_AUX_FRAME_SYNC_CAP (1 << 0)
188 #define DP_GUID 0x030 /* 1.2 */
190 #define DP_DSC_SUPPORT 0x060 /* DP 1.4 */
191 # define DP_DSC_DECOMPRESSION_IS_SUPPORTED (1 << 0)
193 #define DP_DSC_REV 0x061
194 # define DP_DSC_MAJOR_MASK (0xf << 0)
195 # define DP_DSC_MINOR_MASK (0xf << 4)
196 # define DP_DSC_MAJOR_SHIFT 0
197 # define DP_DSC_MINOR_SHIFT 4
199 #define DP_DSC_RC_BUF_BLK_SIZE 0x062
200 # define DP_DSC_RC_BUF_BLK_SIZE_1 0x0
201 # define DP_DSC_RC_BUF_BLK_SIZE_4 0x1
202 # define DP_DSC_RC_BUF_BLK_SIZE_16 0x2
203 # define DP_DSC_RC_BUF_BLK_SIZE_64 0x3
205 #define DP_DSC_RC_BUF_SIZE 0x063
207 #define DP_DSC_SLICE_CAP_1 0x064
208 # define DP_DSC_1_PER_DP_DSC_SINK (1 << 0)
209 # define DP_DSC_2_PER_DP_DSC_SINK (1 << 1)
210 # define DP_DSC_4_PER_DP_DSC_SINK (1 << 3)
211 # define DP_DSC_6_PER_DP_DSC_SINK (1 << 4)
212 # define DP_DSC_8_PER_DP_DSC_SINK (1 << 5)
213 # define DP_DSC_10_PER_DP_DSC_SINK (1 << 6)
214 # define DP_DSC_12_PER_DP_DSC_SINK (1 << 7)
216 #define DP_DSC_LINE_BUF_BIT_DEPTH 0x065
217 # define DP_DSC_LINE_BUF_BIT_DEPTH_MASK (0xf << 0)
218 # define DP_DSC_LINE_BUF_BIT_DEPTH_9 0x0
219 # define DP_DSC_LINE_BUF_BIT_DEPTH_10 0x1
220 # define DP_DSC_LINE_BUF_BIT_DEPTH_11 0x2
221 # define DP_DSC_LINE_BUF_BIT_DEPTH_12 0x3
222 # define DP_DSC_LINE_BUF_BIT_DEPTH_13 0x4
223 # define DP_DSC_LINE_BUF_BIT_DEPTH_14 0x5
224 # define DP_DSC_LINE_BUF_BIT_DEPTH_15 0x6
225 # define DP_DSC_LINE_BUF_BIT_DEPTH_16 0x7
226 # define DP_DSC_LINE_BUF_BIT_DEPTH_8 0x8
228 #define DP_DSC_BLK_PREDICTION_SUPPORT 0x066
229 # define DP_DSC_BLK_PREDICTION_IS_SUPPORTED (1 << 0)
231 #define DP_DSC_MAX_BITS_PER_PIXEL_LOW 0x067 /* eDP 1.4 */
233 #define DP_DSC_MAX_BITS_PER_PIXEL_HI 0x068 /* eDP 1.4 */
234 # define DP_DSC_MAX_BITS_PER_PIXEL_HI_MASK (0x3 << 0)
235 # define DP_DSC_MAX_BITS_PER_PIXEL_HI_SHIFT 8
237 #define DP_DSC_DEC_COLOR_FORMAT_CAP 0x069
238 # define DP_DSC_RGB (1 << 0)
239 # define DP_DSC_YCbCr444 (1 << 1)
240 # define DP_DSC_YCbCr422_Simple (1 << 2)
241 # define DP_DSC_YCbCr422_Native (1 << 3)
242 # define DP_DSC_YCbCr420_Native (1 << 4)
244 #define DP_DSC_DEC_COLOR_DEPTH_CAP 0x06A
245 # define DP_DSC_8_BPC (1 << 1)
246 # define DP_DSC_10_BPC (1 << 2)
247 # define DP_DSC_12_BPC (1 << 3)
249 #define DP_DSC_PEAK_THROUGHPUT 0x06B
250 # define DP_DSC_THROUGHPUT_MODE_0_MASK (0xf << 0)
251 # define DP_DSC_THROUGHPUT_MODE_0_SHIFT 0
252 # define DP_DSC_THROUGHPUT_MODE_0_340 (1 << 0)
253 # define DP_DSC_THROUGHPUT_MODE_0_400 (2 << 0)
254 # define DP_DSC_THROUGHPUT_MODE_0_450 (3 << 0)
255 # define DP_DSC_THROUGHPUT_MODE_0_500 (4 << 0)
256 # define DP_DSC_THROUGHPUT_MODE_0_550 (5 << 0)
257 # define DP_DSC_THROUGHPUT_MODE_0_600 (6 << 0)
258 # define DP_DSC_THROUGHPUT_MODE_0_650 (7 << 0)
259 # define DP_DSC_THROUGHPUT_MODE_0_700 (8 << 0)
260 # define DP_DSC_THROUGHPUT_MODE_0_750 (9 << 0)
261 # define DP_DSC_THROUGHPUT_MODE_0_800 (10 << 0)
262 # define DP_DSC_THROUGHPUT_MODE_0_850 (11 << 0)
263 # define DP_DSC_THROUGHPUT_MODE_0_900 (12 << 0)
264 # define DP_DSC_THROUGHPUT_MODE_0_950 (13 << 0)
265 # define DP_DSC_THROUGHPUT_MODE_0_1000 (14 << 0)
266 # define DP_DSC_THROUGHPUT_MODE_1_MASK (0xf << 4)
267 # define DP_DSC_THROUGHPUT_MODE_1_SHIFT 4
268 # define DP_DSC_THROUGHPUT_MODE_1_340 (1 << 4)
269 # define DP_DSC_THROUGHPUT_MODE_1_400 (2 << 4)
270 # define DP_DSC_THROUGHPUT_MODE_1_450 (3 << 4)
271 # define DP_DSC_THROUGHPUT_MODE_1_500 (4 << 4)
272 # define DP_DSC_THROUGHPUT_MODE_1_550 (5 << 4)
273 # define DP_DSC_THROUGHPUT_MODE_1_600 (6 << 4)
274 # define DP_DSC_THROUGHPUT_MODE_1_650 (7 << 4)
275 # define DP_DSC_THROUGHPUT_MODE_1_700 (8 << 4)
276 # define DP_DSC_THROUGHPUT_MODE_1_750 (9 << 4)
277 # define DP_DSC_THROUGHPUT_MODE_1_800 (10 << 4)
278 # define DP_DSC_THROUGHPUT_MODE_1_850 (11 << 4)
279 # define DP_DSC_THROUGHPUT_MODE_1_900 (12 << 4)
280 # define DP_DSC_THROUGHPUT_MODE_1_950 (13 << 4)
281 # define DP_DSC_THROUGHPUT_MODE_1_1000 (14 << 4)
283 #define DP_DSC_MAX_SLICE_WIDTH 0x06C
284 #define DP_DSC_MIN_SLICE_WIDTH_VALUE 2560
285 #define DP_DSC_SLICE_WIDTH_MULTIPLIER 320
287 #define DP_DSC_SLICE_CAP_2 0x06D
288 # define DP_DSC_16_PER_DP_DSC_SINK (1 << 0)
289 # define DP_DSC_20_PER_DP_DSC_SINK (1 << 1)
290 # define DP_DSC_24_PER_DP_DSC_SINK (1 << 2)
292 #define DP_DSC_BITS_PER_PIXEL_INC 0x06F
293 # define DP_DSC_BITS_PER_PIXEL_1_16 0x0
294 # define DP_DSC_BITS_PER_PIXEL_1_8 0x1
295 # define DP_DSC_BITS_PER_PIXEL_1_4 0x2
296 # define DP_DSC_BITS_PER_PIXEL_1_2 0x3
297 # define DP_DSC_BITS_PER_PIXEL_1 0x4
299 #define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */
300 # define DP_PSR_IS_SUPPORTED 1
301 # define DP_PSR2_IS_SUPPORTED 2 /* eDP 1.4 */
302 # define DP_PSR2_WITH_Y_COORD_IS_SUPPORTED 3 /* eDP 1.4a */
304 #define DP_PSR_CAPS 0x071 /* XXX 1.2? */
305 # define DP_PSR_NO_TRAIN_ON_EXIT 1
306 # define DP_PSR_SETUP_TIME_330 (0 << 1)
307 # define DP_PSR_SETUP_TIME_275 (1 << 1)
308 # define DP_PSR_SETUP_TIME_220 (2 << 1)
309 # define DP_PSR_SETUP_TIME_165 (3 << 1)
310 # define DP_PSR_SETUP_TIME_110 (4 << 1)
311 # define DP_PSR_SETUP_TIME_55 (5 << 1)
312 # define DP_PSR_SETUP_TIME_0 (6 << 1)
313 # define DP_PSR_SETUP_TIME_MASK (7 << 1)
314 # define DP_PSR_SETUP_TIME_SHIFT 1
315 # define DP_PSR2_SU_Y_COORDINATE_REQUIRED (1 << 4) /* eDP 1.4a */
316 # define DP_PSR2_SU_GRANULARITY_REQUIRED (1 << 5) /* eDP 1.4b */
318 * 0x80-0x8f describe downstream port capabilities, but there are two layouts
319 * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not,
320 * each port's descriptor is one byte wide. If it was set, each port's is
321 * four bytes wide, starting with the one byte from the base info. As of
322 * DP interop v1.1a only VGA defines additional detail.
325 /* offset 0 */
326 #define DP_DOWNSTREAM_PORT_0 0x80
327 # define DP_DS_PORT_TYPE_MASK (7 << 0)
328 # define DP_DS_PORT_TYPE_DP 0
329 # define DP_DS_PORT_TYPE_VGA 1
330 # define DP_DS_PORT_TYPE_DVI 2
331 # define DP_DS_PORT_TYPE_HDMI 3
332 # define DP_DS_PORT_TYPE_NON_EDID 4
333 # define DP_DS_PORT_TYPE_DP_DUALMODE 5
334 # define DP_DS_PORT_TYPE_WIRELESS 6
335 # define DP_DS_PORT_HPD (1 << 3)
336 /* offset 1 for VGA is maximum megapixels per second / 8 */
337 /* offset 2 */
338 # define DP_DS_MAX_BPC_MASK (3 << 0)
339 # define DP_DS_8BPC 0
340 # define DP_DS_10BPC 1
341 # define DP_DS_12BPC 2
342 # define DP_DS_16BPC 3
344 /* DP Forward error Correction Registers */
345 #define DP_FEC_CAPABILITY 0x090 /* 1.4 */
346 # define DP_FEC_CAPABLE (1 << 0)
347 # define DP_FEC_UNCORR_BLK_ERROR_COUNT_CAP (1 << 1)
348 # define DP_FEC_CORR_BLK_ERROR_COUNT_CAP (1 << 2)
349 # define DP_FEC_BIT_ERROR_COUNT_CAP (1 << 3)
351 /* link configuration */
352 #define DP_LINK_BW_SET 0x100
353 # define DP_LINK_RATE_TABLE 0x00 /* eDP 1.4 */
354 # define DP_LINK_BW_1_62 0x06
355 # define DP_LINK_BW_2_7 0x0a
356 # define DP_LINK_BW_5_4 0x14 /* 1.2 */
357 # define DP_LINK_BW_8_1 0x1e /* 1.4 */
359 #define DP_LANE_COUNT_SET 0x101
360 # define DP_LANE_COUNT_MASK 0x0f
361 # define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
363 #define DP_TRAINING_PATTERN_SET 0x102
364 # define DP_TRAINING_PATTERN_DISABLE 0
365 # define DP_TRAINING_PATTERN_1 1
366 # define DP_TRAINING_PATTERN_2 2
367 # define DP_TRAINING_PATTERN_3 3 /* 1.2 */
368 # define DP_TRAINING_PATTERN_4 7 /* 1.4 */
369 # define DP_TRAINING_PATTERN_MASK 0x3
370 # define DP_TRAINING_PATTERN_MASK_1_4 0xf
372 /* DPCD 1.1 only. For DPCD >= 1.2 see per-lane DP_LINK_QUAL_LANEn_SET */
373 # define DP_LINK_QUAL_PATTERN_11_DISABLE (0 << 2)
374 # define DP_LINK_QUAL_PATTERN_11_D10_2 (1 << 2)
375 # define DP_LINK_QUAL_PATTERN_11_ERROR_RATE (2 << 2)
376 # define DP_LINK_QUAL_PATTERN_11_PRBS7 (3 << 2)
377 # define DP_LINK_QUAL_PATTERN_11_MASK (3 << 2)
379 # define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
380 # define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
382 # define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
383 # define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
384 # define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
385 # define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
387 #define DP_TRAINING_LANE0_SET 0x103
388 #define DP_TRAINING_LANE1_SET 0x104
389 #define DP_TRAINING_LANE2_SET 0x105
390 #define DP_TRAINING_LANE3_SET 0x106
392 # define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
393 # define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
394 # define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
395 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_0 (0 << 0)
396 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_1 (1 << 0)
397 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_2 (2 << 0)
398 # define DP_TRAIN_VOLTAGE_SWING_LEVEL_3 (3 << 0)
400 # define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
401 # define DP_TRAIN_PRE_EMPH_LEVEL_0 (0 << 3)
402 # define DP_TRAIN_PRE_EMPH_LEVEL_1 (1 << 3)
403 # define DP_TRAIN_PRE_EMPH_LEVEL_2 (2 << 3)
404 # define DP_TRAIN_PRE_EMPH_LEVEL_3 (3 << 3)
406 # define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
407 # define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
409 #define DP_DOWNSPREAD_CTRL 0x107
410 # define DP_SPREAD_AMP_0_5 (1 << 4)
411 # define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */
413 #define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
414 # define DP_SET_ANSI_8B10B (1 << 0)
416 #define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */
417 /* bitmask as for DP_I2C_SPEED_CAP */
419 #define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */
420 # define DP_ALTERNATE_SCRAMBLER_RESET_ENABLE (1 << 0)
421 # define DP_FRAMING_CHANGE_ENABLE (1 << 1)
422 # define DP_PANEL_SELF_TEST_ENABLE (1 << 7)
424 #define DP_LINK_QUAL_LANE0_SET 0x10b /* DPCD >= 1.2 */
425 #define DP_LINK_QUAL_LANE1_SET 0x10c
426 #define DP_LINK_QUAL_LANE2_SET 0x10d
427 #define DP_LINK_QUAL_LANE3_SET 0x10e
428 # define DP_LINK_QUAL_PATTERN_DISABLE 0
429 # define DP_LINK_QUAL_PATTERN_D10_2 1
430 # define DP_LINK_QUAL_PATTERN_ERROR_RATE 2
431 # define DP_LINK_QUAL_PATTERN_PRBS7 3
432 # define DP_LINK_QUAL_PATTERN_80BIT_CUSTOM 4
433 # define DP_LINK_QUAL_PATTERN_HBR2_EYE 5
434 # define DP_LINK_QUAL_PATTERN_MASK 7
436 #define DP_TRAINING_LANE0_1_SET2 0x10f
437 #define DP_TRAINING_LANE2_3_SET2 0x110
438 # define DP_LANE02_POST_CURSOR2_SET_MASK (3 << 0)
439 # define DP_LANE02_MAX_POST_CURSOR2_REACHED (1 << 2)
440 # define DP_LANE13_POST_CURSOR2_SET_MASK (3 << 4)
441 # define DP_LANE13_MAX_POST_CURSOR2_REACHED (1 << 6)
443 #define DP_MSTM_CTRL 0x111 /* 1.2 */
444 # define DP_MST_EN (1 << 0)
445 # define DP_UP_REQ_EN (1 << 1)
446 # define DP_UPSTREAM_IS_SRC (1 << 2)
448 #define DP_AUDIO_DELAY0 0x112 /* 1.2 */
449 #define DP_AUDIO_DELAY1 0x113
450 #define DP_AUDIO_DELAY2 0x114
452 #define DP_LINK_RATE_SET 0x115 /* eDP 1.4 */
453 # define DP_LINK_RATE_SET_SHIFT 0
454 # define DP_LINK_RATE_SET_MASK (7 << 0)
456 #define DP_RECEIVER_ALPM_CONFIG 0x116 /* eDP 1.4 */
457 # define DP_ALPM_ENABLE (1 << 0)
458 # define DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE (1 << 1)
460 #define DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF 0x117 /* eDP 1.4 */
461 # define DP_AUX_FRAME_SYNC_ENABLE (1 << 0)
462 # define DP_IRQ_HPD_ENABLE (1 << 1)
464 #define DP_UPSTREAM_DEVICE_DP_PWR_NEED 0x118 /* 1.2 */
465 # define DP_PWR_NOT_NEEDED (1 << 0)
467 #define DP_FEC_CONFIGURATION 0x120 /* 1.4 */
468 # define DP_FEC_READY (1 << 0)
469 # define DP_FEC_ERR_COUNT_SEL_MASK (7 << 1)
470 # define DP_FEC_ERR_COUNT_DIS (0 << 1)
471 # define DP_FEC_UNCORR_BLK_ERROR_COUNT (1 << 1)
472 # define DP_FEC_CORR_BLK_ERROR_COUNT (2 << 1)
473 # define DP_FEC_BIT_ERROR_COUNT (3 << 1)
474 # define DP_FEC_LANE_SELECT_MASK (3 << 4)
475 # define DP_FEC_LANE_0_SELECT (0 << 4)
476 # define DP_FEC_LANE_1_SELECT (1 << 4)
477 # define DP_FEC_LANE_2_SELECT (2 << 4)
478 # define DP_FEC_LANE_3_SELECT (3 << 4)
480 #define DP_AUX_FRAME_SYNC_VALUE 0x15c /* eDP 1.4 */
481 # define DP_AUX_FRAME_SYNC_VALID (1 << 0)
483 #define DP_DSC_ENABLE 0x160 /* DP 1.4 */
484 # define DP_DECOMPRESSION_EN (1 << 0)
486 #define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */
487 # define DP_PSR_ENABLE (1 << 0)
488 # define DP_PSR_MAIN_LINK_ACTIVE (1 << 1)
489 # define DP_PSR_CRC_VERIFICATION (1 << 2)
490 # define DP_PSR_FRAME_CAPTURE (1 << 3)
491 # define DP_PSR_SELECTIVE_UPDATE (1 << 4)
492 # define DP_PSR_IRQ_HPD_WITH_CRC_ERRORS (1 << 5)
493 # define DP_PSR_ENABLE_PSR2 (1 << 6) /* eDP 1.4a */
495 #define DP_ADAPTER_CTRL 0x1a0
496 # define DP_ADAPTER_CTRL_FORCE_LOAD_SENSE (1 << 0)
498 #define DP_BRANCH_DEVICE_CTRL 0x1a1
499 # define DP_BRANCH_DEVICE_IRQ_HPD (1 << 0)
501 #define DP_PAYLOAD_ALLOCATE_SET 0x1c0
502 #define DP_PAYLOAD_ALLOCATE_START_TIME_SLOT 0x1c1
503 #define DP_PAYLOAD_ALLOCATE_TIME_SLOT_COUNT 0x1c2
505 #define DP_SINK_COUNT 0x200
506 /* prior to 1.2 bit 7 was reserved mbz */
507 # define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f))
508 # define DP_SINK_CP_READY (1 << 6)
510 #define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201
511 # define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0)
512 # define DP_AUTOMATED_TEST_REQUEST (1 << 1)
513 # define DP_CP_IRQ (1 << 2)
514 # define DP_MCCS_IRQ (1 << 3)
515 # define DP_DOWN_REP_MSG_RDY (1 << 4) /* 1.2 MST */
516 # define DP_UP_REQ_MSG_RDY (1 << 5) /* 1.2 MST */
517 # define DP_SINK_SPECIFIC_IRQ (1 << 6)
519 #define DP_LANE0_1_STATUS 0x202
520 #define DP_LANE2_3_STATUS 0x203
521 # define DP_LANE_CR_DONE (1 << 0)
522 # define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
523 # define DP_LANE_SYMBOL_LOCKED (1 << 2)
525 #define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \
526 DP_LANE_CHANNEL_EQ_DONE | \
527 DP_LANE_SYMBOL_LOCKED)
529 #define DP_LANE_ALIGN_STATUS_UPDATED 0x204
531 #define DP_INTERLANE_ALIGN_DONE (1 << 0)
532 #define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
533 #define DP_LINK_STATUS_UPDATED (1 << 7)
535 #define DP_SINK_STATUS 0x205
537 #define DP_RECEIVE_PORT_0_STATUS (1 << 0)
538 #define DP_RECEIVE_PORT_1_STATUS (1 << 1)
540 #define DP_ADJUST_REQUEST_LANE0_1 0x206
541 #define DP_ADJUST_REQUEST_LANE2_3 0x207
542 # define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
543 # define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
544 # define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
545 # define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
546 # define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
547 # define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
548 # define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
549 # define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
551 #define DP_ADJUST_REQUEST_POST_CURSOR2 0x20c
553 #define DP_TEST_REQUEST 0x218
554 # define DP_TEST_LINK_TRAINING (1 << 0)
555 # define DP_TEST_LINK_VIDEO_PATTERN (1 << 1)
556 # define DP_TEST_LINK_EDID_READ (1 << 2)
557 # define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */
558 # define DP_TEST_LINK_FAUX_PATTERN (1 << 4) /* DPCD >= 1.2 */
560 #define DP_TEST_LINK_RATE 0x219
561 # define DP_LINK_RATE_162 (0x6)
562 # define DP_LINK_RATE_27 (0xa)
564 #define DP_TEST_LANE_COUNT 0x220
566 #define DP_TEST_PATTERN 0x221
567 # define DP_NO_TEST_PATTERN 0x0
568 # define DP_COLOR_RAMP 0x1
569 # define DP_BLACK_AND_WHITE_VERTICAL_LINES 0x2
570 # define DP_COLOR_SQUARE 0x3
572 #define DP_TEST_H_TOTAL_HI 0x222
573 #define DP_TEST_H_TOTAL_LO 0x223
575 #define DP_TEST_V_TOTAL_HI 0x224
576 #define DP_TEST_V_TOTAL_LO 0x225
578 #define DP_TEST_H_START_HI 0x226
579 #define DP_TEST_H_START_LO 0x227
581 #define DP_TEST_V_START_HI 0x228
582 #define DP_TEST_V_START_LO 0x229
584 #define DP_TEST_HSYNC_HI 0x22A
585 # define DP_TEST_HSYNC_POLARITY (1 << 7)
586 # define DP_TEST_HSYNC_WIDTH_HI_MASK (127 << 0)
587 #define DP_TEST_HSYNC_WIDTH_LO 0x22B
589 #define DP_TEST_VSYNC_HI 0x22C
590 # define DP_TEST_VSYNC_POLARITY (1 << 7)
591 # define DP_TEST_VSYNC_WIDTH_HI_MASK (127 << 0)
592 #define DP_TEST_VSYNC_WIDTH_LO 0x22D
594 #define DP_TEST_H_WIDTH_HI 0x22E
595 #define DP_TEST_H_WIDTH_LO 0x22F
597 #define DP_TEST_V_HEIGHT_HI 0x230
598 #define DP_TEST_V_HEIGHT_LO 0x231
600 #define DP_TEST_MISC0 0x232
601 # define DP_TEST_SYNC_CLOCK (1 << 0)
602 # define DP_TEST_COLOR_FORMAT_MASK (3 << 1)
603 # define DP_TEST_COLOR_FORMAT_SHIFT 1
604 # define DP_COLOR_FORMAT_RGB (0 << 1)
605 # define DP_COLOR_FORMAT_YCbCr422 (1 << 1)
606 # define DP_COLOR_FORMAT_YCbCr444 (2 << 1)
607 # define DP_TEST_DYNAMIC_RANGE_CEA (1 << 3)
608 # define DP_TEST_YCBCR_COEFFICIENTS (1 << 4)
609 # define DP_YCBCR_COEFFICIENTS_ITU601 (0 << 4)
610 # define DP_YCBCR_COEFFICIENTS_ITU709 (1 << 4)
611 # define DP_TEST_BIT_DEPTH_MASK (7 << 5)
612 # define DP_TEST_BIT_DEPTH_SHIFT 5
613 # define DP_TEST_BIT_DEPTH_6 (0 << 5)
614 # define DP_TEST_BIT_DEPTH_8 (1 << 5)
615 # define DP_TEST_BIT_DEPTH_10 (2 << 5)
616 # define DP_TEST_BIT_DEPTH_12 (3 << 5)
617 # define DP_TEST_BIT_DEPTH_16 (4 << 5)
619 #define DP_TEST_MISC1 0x233
620 # define DP_TEST_REFRESH_DENOMINATOR (1 << 0)
621 # define DP_TEST_INTERLACED (1 << 1)
623 #define DP_TEST_REFRESH_RATE_NUMERATOR 0x234
625 #define DP_TEST_MISC0 0x232
627 #define DP_TEST_CRC_R_CR 0x240
628 #define DP_TEST_CRC_G_Y 0x242
629 #define DP_TEST_CRC_B_CB 0x244
631 #define DP_TEST_SINK_MISC 0x246
632 # define DP_TEST_CRC_SUPPORTED (1 << 5)
633 # define DP_TEST_COUNT_MASK 0xf
635 #define DP_TEST_PHY_PATTERN 0x248
636 #define DP_TEST_80BIT_CUSTOM_PATTERN_7_0 0x250
637 #define DP_TEST_80BIT_CUSTOM_PATTERN_15_8 0x251
638 #define DP_TEST_80BIT_CUSTOM_PATTERN_23_16 0x252
639 #define DP_TEST_80BIT_CUSTOM_PATTERN_31_24 0x253
640 #define DP_TEST_80BIT_CUSTOM_PATTERN_39_32 0x254
641 #define DP_TEST_80BIT_CUSTOM_PATTERN_47_40 0x255
642 #define DP_TEST_80BIT_CUSTOM_PATTERN_55_48 0x256
643 #define DP_TEST_80BIT_CUSTOM_PATTERN_63_56 0x257
644 #define DP_TEST_80BIT_CUSTOM_PATTERN_71_64 0x258
645 #define DP_TEST_80BIT_CUSTOM_PATTERN_79_72 0x259
647 #define DP_TEST_RESPONSE 0x260
648 # define DP_TEST_ACK (1 << 0)
649 # define DP_TEST_NAK (1 << 1)
650 # define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2)
652 #define DP_TEST_EDID_CHECKSUM 0x261
654 #define DP_TEST_SINK 0x270
655 # define DP_TEST_SINK_START (1 << 0)
657 #define DP_FEC_STATUS 0x280 /* 1.4 */
658 # define DP_FEC_DECODE_EN_DETECTED (1 << 0)
659 # define DP_FEC_DECODE_DIS_DETECTED (1 << 1)
661 #define DP_FEC_ERROR_COUNT_LSB 0x0281 /* 1.4 */
663 #define DP_FEC_ERROR_COUNT_MSB 0x0282 /* 1.4 */
664 # define DP_FEC_ERROR_COUNT_MASK 0x7F
665 # define DP_FEC_ERR_COUNT_VALID (1 << 7)
667 #define DP_PAYLOAD_TABLE_UPDATE_STATUS 0x2c0 /* 1.2 MST */
668 # define DP_PAYLOAD_TABLE_UPDATED (1 << 0)
669 # define DP_PAYLOAD_ACT_HANDLED (1 << 1)
671 #define DP_VC_PAYLOAD_ID_SLOT_1 0x2c1 /* 1.2 MST */
672 /* up to ID_SLOT_63 at 0x2ff */
674 #define DP_SOURCE_OUI 0x300
675 #define DP_SINK_OUI 0x400
676 #define DP_BRANCH_OUI 0x500
677 #define DP_BRANCH_ID 0x503
678 #define DP_BRANCH_REVISION_START 0x509
679 #define DP_BRANCH_HW_REV 0x509
680 #define DP_BRANCH_SW_REV 0x50A
682 #define DP_SET_POWER 0x600
683 # define DP_SET_POWER_D0 0x1
684 # define DP_SET_POWER_D3 0x2
685 # define DP_SET_POWER_MASK 0x3
686 # define DP_SET_POWER_D3_AUX_ON 0x5
688 #define DP_EDP_DPCD_REV 0x700 /* eDP 1.2 */
689 # define DP_EDP_11 0x00
690 # define DP_EDP_12 0x01
691 # define DP_EDP_13 0x02
692 # define DP_EDP_14 0x03
693 # define DP_EDP_14a 0x04 /* eDP 1.4a */
694 # define DP_EDP_14b 0x05 /* eDP 1.4b */
696 #define DP_EDP_GENERAL_CAP_1 0x701
697 # define DP_EDP_TCON_BACKLIGHT_ADJUSTMENT_CAP (1 << 0)
698 # define DP_EDP_BACKLIGHT_PIN_ENABLE_CAP (1 << 1)
699 # define DP_EDP_BACKLIGHT_AUX_ENABLE_CAP (1 << 2)
700 # define DP_EDP_PANEL_SELF_TEST_PIN_ENABLE_CAP (1 << 3)
701 # define DP_EDP_PANEL_SELF_TEST_AUX_ENABLE_CAP (1 << 4)
702 # define DP_EDP_FRC_ENABLE_CAP (1 << 5)
703 # define DP_EDP_COLOR_ENGINE_CAP (1 << 6)
704 # define DP_EDP_SET_POWER_CAP (1 << 7)
706 #define DP_EDP_BACKLIGHT_ADJUSTMENT_CAP 0x702
707 # define DP_EDP_BACKLIGHT_BRIGHTNESS_PWM_PIN_CAP (1 << 0)
708 # define DP_EDP_BACKLIGHT_BRIGHTNESS_AUX_SET_CAP (1 << 1)
709 # define DP_EDP_BACKLIGHT_BRIGHTNESS_BYTE_COUNT (1 << 2)
710 # define DP_EDP_BACKLIGHT_AUX_PWM_PRODUCT_CAP (1 << 3)
711 # define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_CAP (1 << 4)
712 # define DP_EDP_BACKLIGHT_FREQ_AUX_SET_CAP (1 << 5)
713 # define DP_EDP_DYNAMIC_BACKLIGHT_CAP (1 << 6)
714 # define DP_EDP_VBLANK_BACKLIGHT_UPDATE_CAP (1 << 7)
716 #define DP_EDP_GENERAL_CAP_2 0x703
717 # define DP_EDP_OVERDRIVE_ENGINE_ENABLED (1 << 0)
719 #define DP_EDP_GENERAL_CAP_3 0x704 /* eDP 1.4 */
720 # define DP_EDP_X_REGION_CAP_MASK (0xf << 0)
721 # define DP_EDP_X_REGION_CAP_SHIFT 0
722 # define DP_EDP_Y_REGION_CAP_MASK (0xf << 4)
723 # define DP_EDP_Y_REGION_CAP_SHIFT 4
725 #define DP_EDP_DISPLAY_CONTROL_REGISTER 0x720
726 # define DP_EDP_BACKLIGHT_ENABLE (1 << 0)
727 # define DP_EDP_BLACK_VIDEO_ENABLE (1 << 1)
728 # define DP_EDP_FRC_ENABLE (1 << 2)
729 # define DP_EDP_COLOR_ENGINE_ENABLE (1 << 3)
730 # define DP_EDP_VBLANK_BACKLIGHT_UPDATE_ENABLE (1 << 7)
732 #define DP_EDP_BACKLIGHT_MODE_SET_REGISTER 0x721
733 # define DP_EDP_BACKLIGHT_CONTROL_MODE_MASK (3 << 0)
734 # define DP_EDP_BACKLIGHT_CONTROL_MODE_PWM (0 << 0)
735 # define DP_EDP_BACKLIGHT_CONTROL_MODE_PRESET (1 << 0)
736 # define DP_EDP_BACKLIGHT_CONTROL_MODE_DPCD (2 << 0)
737 # define DP_EDP_BACKLIGHT_CONTROL_MODE_PRODUCT (3 << 0)
738 # define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_ENABLE (1 << 2)
739 # define DP_EDP_BACKLIGHT_FREQ_AUX_SET_ENABLE (1 << 3)
740 # define DP_EDP_DYNAMIC_BACKLIGHT_ENABLE (1 << 4)
741 # define DP_EDP_REGIONAL_BACKLIGHT_ENABLE (1 << 5)
742 # define DP_EDP_UPDATE_REGION_BRIGHTNESS (1 << 6) /* eDP 1.4 */
744 #define DP_EDP_BACKLIGHT_BRIGHTNESS_MSB 0x722
745 #define DP_EDP_BACKLIGHT_BRIGHTNESS_LSB 0x723
747 #define DP_EDP_PWMGEN_BIT_COUNT 0x724
748 #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MIN 0x725
749 #define DP_EDP_PWMGEN_BIT_COUNT_CAP_MAX 0x726
750 # define DP_EDP_PWMGEN_BIT_COUNT_MASK (0x1f << 0)
752 #define DP_EDP_BACKLIGHT_CONTROL_STATUS 0x727
754 #define DP_EDP_BACKLIGHT_FREQ_SET 0x728
755 # define DP_EDP_BACKLIGHT_FREQ_BASE_KHZ 27000
757 #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MSB 0x72a
758 #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MID 0x72b
759 #define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_LSB 0x72c
761 #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MSB 0x72d
762 #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MID 0x72e
763 #define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB 0x72f
765 #define DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET 0x732
766 #define DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET 0x733
768 #define DP_EDP_REGIONAL_BACKLIGHT_BASE 0x740 /* eDP 1.4 */
769 #define DP_EDP_REGIONAL_BACKLIGHT_0 0x741 /* eDP 1.4 */
771 #define DP_SIDEBAND_MSG_DOWN_REQ_BASE 0x1000 /* 1.2 MST */
772 #define DP_SIDEBAND_MSG_UP_REP_BASE 0x1200 /* 1.2 MST */
773 #define DP_SIDEBAND_MSG_DOWN_REP_BASE 0x1400 /* 1.2 MST */
774 #define DP_SIDEBAND_MSG_UP_REQ_BASE 0x1600 /* 1.2 MST */
776 #define DP_SINK_COUNT_ESI 0x2002 /* 1.2 */
777 /* 0-5 sink count */
778 # define DP_SINK_COUNT_CP_READY (1 << 6)
780 #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0 0x2003 /* 1.2 */
782 #define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI1 0x2004 /* 1.2 */
783 # define DP_RX_GTC_MSTR_REQ_STATUS_CHANGE (1 << 0)
784 # define DP_LOCK_ACQUISITION_REQUEST (1 << 1)
785 # define DP_CEC_IRQ (1 << 2)
787 #define DP_LINK_SERVICE_IRQ_VECTOR_ESI0 0x2005 /* 1.2 */
789 #define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */
790 # define DP_PSR_LINK_CRC_ERROR (1 << 0)
791 # define DP_PSR_RFB_STORAGE_ERROR (1 << 1)
792 # define DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR (1 << 2) /* eDP 1.4 */
794 #define DP_PSR_ESI 0x2007 /* XXX 1.2? */
795 # define DP_PSR_CAPS_CHANGE (1 << 0)
797 #define DP_PSR_STATUS 0x2008 /* XXX 1.2? */
798 # define DP_PSR_SINK_INACTIVE 0
799 # define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1
800 # define DP_PSR_SINK_ACTIVE_RFB 2
801 # define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3
802 # define DP_PSR_SINK_ACTIVE_RESYNC 4
803 # define DP_PSR_SINK_INTERNAL_ERROR 7
804 # define DP_PSR_SINK_STATE_MASK 0x07
806 #define DP_SYNCHRONIZATION_LATENCY_IN_SINK 0x2009 /* edp 1.4 */
807 # define DP_MAX_RESYNC_FRAME_COUNT_MASK (0xf << 0)
808 # define DP_MAX_RESYNC_FRAME_COUNT_SHIFT 0
809 # define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_MASK (0xf << 4)
810 # define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_SHIFT 4
812 #define DP_LAST_RECEIVED_PSR_SDP 0x200a /* eDP 1.2 */
813 # define DP_PSR_STATE_BIT (1 << 0) /* eDP 1.2 */
814 # define DP_UPDATE_RFB_BIT (1 << 1) /* eDP 1.2 */
815 # define DP_CRC_VALID_BIT (1 << 2) /* eDP 1.2 */
816 # define DP_SU_VALID (1 << 3) /* eDP 1.4 */
817 # define DP_FIRST_SCAN_LINE_SU_REGION (1 << 4) /* eDP 1.4 */
818 # define DP_LAST_SCAN_LINE_SU_REGION (1 << 5) /* eDP 1.4 */
819 # define DP_Y_COORDINATE_VALID (1 << 6) /* eDP 1.4a */
821 #define DP_RECEIVER_ALPM_STATUS 0x200b /* eDP 1.4 */
822 # define DP_ALPM_LOCK_TIMEOUT_ERROR (1 << 0)
824 #define DP_LANE0_1_STATUS_ESI 0x200c /* status same as 0x202 */
825 #define DP_LANE2_3_STATUS_ESI 0x200d /* status same as 0x203 */
826 #define DP_LANE_ALIGN_STATUS_UPDATED_ESI 0x200e /* status same as 0x204 */
827 #define DP_SINK_STATUS_ESI 0x200f /* status same as 0x205 */
829 #define DP_DP13_DPCD_REV 0x2200
830 #define DP_DP13_MAX_LINK_RATE 0x2201
832 #define DP_DPRX_FEATURE_ENUMERATION_LIST 0x2210 /* DP 1.3 */
833 # define DP_GTC_CAP (1 << 0) /* DP 1.3 */
834 # define DP_SST_SPLIT_SDP_CAP (1 << 1) /* DP 1.4 */
835 # define DP_AV_SYNC_CAP (1 << 2) /* DP 1.3 */
836 # define DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED (1 << 3) /* DP 1.3 */
837 # define DP_VSC_EXT_VESA_SDP_SUPPORTED (1 << 4) /* DP 1.4 */
838 # define DP_VSC_EXT_VESA_SDP_CHAINING_SUPPORTED (1 << 5) /* DP 1.4 */
839 # define DP_VSC_EXT_CEA_SDP_SUPPORTED (1 << 6) /* DP 1.4 */
840 # define DP_VSC_EXT_CEA_SDP_CHAINING_SUPPORTED (1 << 7) /* DP 1.4 */
842 /* HDMI CEC tunneling over AUX DP 1.3 section 5.3.3.3.1 DPCD 1.4+ */
843 #define DP_CEC_TUNNELING_CAPABILITY 0x3000
844 # define DP_CEC_TUNNELING_CAPABLE (1 << 0)
845 # define DP_CEC_SNOOPING_CAPABLE (1 << 1)
846 # define DP_CEC_MULTIPLE_LA_CAPABLE (1 << 2)
848 #define DP_CEC_TUNNELING_CONTROL 0x3001
849 # define DP_CEC_TUNNELING_ENABLE (1 << 0)
850 # define DP_CEC_SNOOPING_ENABLE (1 << 1)
852 #define DP_CEC_RX_MESSAGE_INFO 0x3002
853 # define DP_CEC_RX_MESSAGE_LEN_MASK (0xf << 0)
854 # define DP_CEC_RX_MESSAGE_LEN_SHIFT 0
855 # define DP_CEC_RX_MESSAGE_HPD_STATE (1 << 4)
856 # define DP_CEC_RX_MESSAGE_HPD_LOST (1 << 5)
857 # define DP_CEC_RX_MESSAGE_ACKED (1 << 6)
858 # define DP_CEC_RX_MESSAGE_ENDED (1 << 7)
860 #define DP_CEC_TX_MESSAGE_INFO 0x3003
861 # define DP_CEC_TX_MESSAGE_LEN_MASK (0xf << 0)
862 # define DP_CEC_TX_MESSAGE_LEN_SHIFT 0
863 # define DP_CEC_TX_RETRY_COUNT_MASK (0x7 << 4)
864 # define DP_CEC_TX_RETRY_COUNT_SHIFT 4
865 # define DP_CEC_TX_MESSAGE_SEND (1 << 7)
867 #define DP_CEC_TUNNELING_IRQ_FLAGS 0x3004
868 # define DP_CEC_RX_MESSAGE_INFO_VALID (1 << 0)
869 # define DP_CEC_RX_MESSAGE_OVERFLOW (1 << 1)
870 # define DP_CEC_TX_MESSAGE_SENT (1 << 4)
871 # define DP_CEC_TX_LINE_ERROR (1 << 5)
872 # define DP_CEC_TX_ADDRESS_NACK_ERROR (1 << 6)
873 # define DP_CEC_TX_DATA_NACK_ERROR (1 << 7)
875 #define DP_CEC_LOGICAL_ADDRESS_MASK 0x300E /* 0x300F word */
876 # define DP_CEC_LOGICAL_ADDRESS_0 (1 << 0)
877 # define DP_CEC_LOGICAL_ADDRESS_1 (1 << 1)
878 # define DP_CEC_LOGICAL_ADDRESS_2 (1 << 2)
879 # define DP_CEC_LOGICAL_ADDRESS_3 (1 << 3)
880 # define DP_CEC_LOGICAL_ADDRESS_4 (1 << 4)
881 # define DP_CEC_LOGICAL_ADDRESS_5 (1 << 5)
882 # define DP_CEC_LOGICAL_ADDRESS_6 (1 << 6)
883 # define DP_CEC_LOGICAL_ADDRESS_7 (1 << 7)
884 #define DP_CEC_LOGICAL_ADDRESS_MASK_2 0x300F /* 0x300E word */
885 # define DP_CEC_LOGICAL_ADDRESS_8 (1 << 0)
886 # define DP_CEC_LOGICAL_ADDRESS_9 (1 << 1)
887 # define DP_CEC_LOGICAL_ADDRESS_10 (1 << 2)
888 # define DP_CEC_LOGICAL_ADDRESS_11 (1 << 3)
889 # define DP_CEC_LOGICAL_ADDRESS_12 (1 << 4)
890 # define DP_CEC_LOGICAL_ADDRESS_13 (1 << 5)
891 # define DP_CEC_LOGICAL_ADDRESS_14 (1 << 6)
892 # define DP_CEC_LOGICAL_ADDRESS_15 (1 << 7)
894 #define DP_CEC_RX_MESSAGE_BUFFER 0x3010
895 #define DP_CEC_TX_MESSAGE_BUFFER 0x3020
896 #define DP_CEC_MESSAGE_BUFFER_LENGTH 0x10
898 #define DP_AUX_HDCP_BKSV 0x68000
899 #define DP_AUX_HDCP_RI_PRIME 0x68005
900 #define DP_AUX_HDCP_AKSV 0x68007
901 #define DP_AUX_HDCP_AN 0x6800C
902 #define DP_AUX_HDCP_V_PRIME(h) (0x68014 + h * 4)
903 #define DP_AUX_HDCP_BCAPS 0x68028
904 # define DP_BCAPS_REPEATER_PRESENT BIT(1)
905 # define DP_BCAPS_HDCP_CAPABLE BIT(0)
906 #define DP_AUX_HDCP_BSTATUS 0x68029
907 # define DP_BSTATUS_REAUTH_REQ BIT(3)
908 # define DP_BSTATUS_LINK_FAILURE BIT(2)
909 # define DP_BSTATUS_R0_PRIME_READY BIT(1)
910 # define DP_BSTATUS_READY BIT(0)
911 #define DP_AUX_HDCP_BINFO 0x6802A
912 #define DP_AUX_HDCP_KSV_FIFO 0x6802C
913 #define DP_AUX_HDCP_AINFO 0x6803B
915 /* DP HDCP2.2 parameter offsets in DPCD address space */
916 #define DP_HDCP_2_2_REG_RTX_OFFSET 0x69000
917 #define DP_HDCP_2_2_REG_TXCAPS_OFFSET 0x69008
918 #define DP_HDCP_2_2_REG_CERT_RX_OFFSET 0x6900B
919 #define DP_HDCP_2_2_REG_RRX_OFFSET 0x69215
920 #define DP_HDCP_2_2_REG_RX_CAPS_OFFSET 0x6921D
921 #define DP_HDCP_2_2_REG_EKPUB_KM_OFFSET 0x69220
922 #define DP_HDCP_2_2_REG_EKH_KM_WR_OFFSET 0x692A0
923 #define DP_HDCP_2_2_REG_M_OFFSET 0x692B0
924 #define DP_HDCP_2_2_REG_HPRIME_OFFSET 0x692C0
925 #define DP_HDCP_2_2_REG_EKH_KM_RD_OFFSET 0x692E0
926 #define DP_HDCP_2_2_REG_RN_OFFSET 0x692F0
927 #define DP_HDCP_2_2_REG_LPRIME_OFFSET 0x692F8
928 #define DP_HDCP_2_2_REG_EDKEY_KS_OFFSET 0x69318
929 #define DP_HDCP_2_2_REG_RIV_OFFSET 0x69328
930 #define DP_HDCP_2_2_REG_RXINFO_OFFSET 0x69330
931 #define DP_HDCP_2_2_REG_SEQ_NUM_V_OFFSET 0x69332
932 #define DP_HDCP_2_2_REG_VPRIME_OFFSET 0x69335
933 #define DP_HDCP_2_2_REG_RECV_ID_LIST_OFFSET 0x69345
934 #define DP_HDCP_2_2_REG_V_OFFSET 0x693E0
935 #define DP_HDCP_2_2_REG_SEQ_NUM_M_OFFSET 0x693F0
936 #define DP_HDCP_2_2_REG_K_OFFSET 0x693F3
937 #define DP_HDCP_2_2_REG_STREAM_ID_TYPE_OFFSET 0x693F5
938 #define DP_HDCP_2_2_REG_MPRIME_OFFSET 0x69473
939 #define DP_HDCP_2_2_REG_RXSTATUS_OFFSET 0x69493
940 #define DP_HDCP_2_2_REG_STREAM_TYPE_OFFSET 0x69494
941 #define DP_HDCP_2_2_REG_DBG_OFFSET 0x69518
943 /* DP HDCP message start offsets in DPCD address space */
944 #define DP_HDCP_2_2_AKE_INIT_OFFSET DP_HDCP_2_2_REG_RTX_OFFSET
945 #define DP_HDCP_2_2_AKE_SEND_CERT_OFFSET DP_HDCP_2_2_REG_CERT_RX_OFFSET
946 #define DP_HDCP_2_2_AKE_NO_STORED_KM_OFFSET DP_HDCP_2_2_REG_EKPUB_KM_OFFSET
947 #define DP_HDCP_2_2_AKE_STORED_KM_OFFSET DP_HDCP_2_2_REG_EKH_KM_WR_OFFSET
948 #define DP_HDCP_2_2_AKE_SEND_HPRIME_OFFSET DP_HDCP_2_2_REG_HPRIME_OFFSET
949 #define DP_HDCP_2_2_AKE_SEND_PAIRING_INFO_OFFSET \
950 DP_HDCP_2_2_REG_EKH_KM_RD_OFFSET
951 #define DP_HDCP_2_2_LC_INIT_OFFSET DP_HDCP_2_2_REG_RN_OFFSET
952 #define DP_HDCP_2_2_LC_SEND_LPRIME_OFFSET DP_HDCP_2_2_REG_LPRIME_OFFSET
953 #define DP_HDCP_2_2_SKE_SEND_EKS_OFFSET DP_HDCP_2_2_REG_EDKEY_KS_OFFSET
954 #define DP_HDCP_2_2_REP_SEND_RECVID_LIST_OFFSET DP_HDCP_2_2_REG_RXINFO_OFFSET
955 #define DP_HDCP_2_2_REP_SEND_ACK_OFFSET DP_HDCP_2_2_REG_V_OFFSET
956 #define DP_HDCP_2_2_REP_STREAM_MANAGE_OFFSET DP_HDCP_2_2_REG_SEQ_NUM_M_OFFSET
957 #define DP_HDCP_2_2_REP_STREAM_READY_OFFSET DP_HDCP_2_2_REG_MPRIME_OFFSET
959 #define HDCP_2_2_DP_RXSTATUS_LEN 1
960 #define HDCP_2_2_DP_RXSTATUS_READY(x) ((x) & BIT(0))
961 #define HDCP_2_2_DP_RXSTATUS_H_PRIME(x) ((x) & BIT(1))
962 #define HDCP_2_2_DP_RXSTATUS_PAIRING(x) ((x) & BIT(2))
963 #define HDCP_2_2_DP_RXSTATUS_REAUTH_REQ(x) ((x) & BIT(3))
964 #define HDCP_2_2_DP_RXSTATUS_LINK_FAILED(x) ((x) & BIT(4))
966 /* DP 1.2 Sideband message defines */
967 /* peer device type - DP 1.2a Table 2-92 */
968 #define DP_PEER_DEVICE_NONE 0x0
969 #define DP_PEER_DEVICE_SOURCE_OR_SST 0x1
970 #define DP_PEER_DEVICE_MST_BRANCHING 0x2
971 #define DP_PEER_DEVICE_SST_SINK 0x3
972 #define DP_PEER_DEVICE_DP_LEGACY_CONV 0x4
974 /* DP 1.2 MST sideband request names DP 1.2a Table 2-80 */
975 #define DP_LINK_ADDRESS 0x01
976 #define DP_CONNECTION_STATUS_NOTIFY 0x02
977 #define DP_ENUM_PATH_RESOURCES 0x10
978 #define DP_ALLOCATE_PAYLOAD 0x11
979 #define DP_QUERY_PAYLOAD 0x12
980 #define DP_RESOURCE_STATUS_NOTIFY 0x13
981 #define DP_CLEAR_PAYLOAD_ID_TABLE 0x14
982 #define DP_REMOTE_DPCD_READ 0x20
983 #define DP_REMOTE_DPCD_WRITE 0x21
984 #define DP_REMOTE_I2C_READ 0x22
985 #define DP_REMOTE_I2C_WRITE 0x23
986 #define DP_POWER_UP_PHY 0x24
987 #define DP_POWER_DOWN_PHY 0x25
988 #define DP_SINK_EVENT_NOTIFY 0x30
989 #define DP_QUERY_STREAM_ENC_STATUS 0x38
991 /* DP 1.2 MST sideband nak reasons - table 2.84 */
992 #define DP_NAK_WRITE_FAILURE 0x01
993 #define DP_NAK_INVALID_READ 0x02
994 #define DP_NAK_CRC_FAILURE 0x03
995 #define DP_NAK_BAD_PARAM 0x04
996 #define DP_NAK_DEFER 0x05
997 #define DP_NAK_LINK_FAILURE 0x06
998 #define DP_NAK_NO_RESOURCES 0x07
999 #define DP_NAK_DPCD_FAIL 0x08
1000 #define DP_NAK_I2C_NAK 0x09
1001 #define DP_NAK_ALLOCATE_FAIL 0x0a
1003 #define MODE_I2C_START 1
1004 #define MODE_I2C_WRITE 2
1005 #define MODE_I2C_READ 4
1006 #define MODE_I2C_STOP 8
1008 /* DP 1.2 MST PORTs - Section 2.5.1 v1.2a spec */
1009 #define DP_MST_PHYSICAL_PORT_0 0
1010 #define DP_MST_LOGICAL_PORT_0 8
1012 #define DP_LINK_STATUS_SIZE 6
1013 bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
1014 int lane_count);
1015 bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
1016 int lane_count);
1017 u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
1018 int lane);
1019 u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
1020 int lane);
1022 #define DP_BRANCH_OUI_HEADER_SIZE 0xc
1023 #define DP_RECEIVER_CAP_SIZE 0xf
1024 #define DP_DSC_RECEIVER_CAP_SIZE 0xf
1025 #define EDP_PSR_RECEIVER_CAP_SIZE 2
1026 #define EDP_DISPLAY_CTL_CAP_SIZE 3
1028 void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
1029 void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
1031 u8 drm_dp_link_rate_to_bw_code(int link_rate);
1032 int drm_dp_bw_code_to_link_rate(u8 link_bw);
1034 #define DP_SDP_AUDIO_TIMESTAMP 0x01
1035 #define DP_SDP_AUDIO_STREAM 0x02
1036 #define DP_SDP_EXTENSION 0x04 /* DP 1.1 */
1037 #define DP_SDP_AUDIO_COPYMANAGEMENT 0x05 /* DP 1.2 */
1038 #define DP_SDP_ISRC 0x06 /* DP 1.2 */
1039 #define DP_SDP_VSC 0x07 /* DP 1.2 */
1040 #define DP_SDP_CAMERA_GENERIC(i) (0x08 + (i)) /* 0-7, DP 1.3 */
1041 #define DP_SDP_PPS 0x10 /* DP 1.4 */
1042 #define DP_SDP_VSC_EXT_VESA 0x20 /* DP 1.4 */
1043 #define DP_SDP_VSC_EXT_CEA 0x21 /* DP 1.4 */
1044 /* 0x80+ CEA-861 infoframe types */
1046 struct dp_sdp_header {
1047 u8 HB0; /* Secondary Data Packet ID */
1048 u8 HB1; /* Secondary Data Packet Type */
1049 u8 HB2; /* Secondary Data Packet Specific header, Byte 0 */
1050 u8 HB3; /* Secondary Data packet Specific header, Byte 1 */
1051 } __packed;
1053 #define EDP_SDP_HEADER_REVISION_MASK 0x1F
1054 #define EDP_SDP_HEADER_VALID_PAYLOAD_BYTES 0x1F
1055 #define DP_SDP_PPS_HEADER_PAYLOAD_BYTES_MINUS_1 0x7F
1057 struct edp_vsc_psr {
1058 struct dp_sdp_header sdp_header;
1059 u8 DB0; /* Stereo Interface */
1060 u8 DB1; /* 0 - PSR State; 1 - Update RFB; 2 - CRC Valid */
1061 u8 DB2; /* CRC value bits 7:0 of the R or Cr component */
1062 u8 DB3; /* CRC value bits 15:8 of the R or Cr component */
1063 u8 DB4; /* CRC value bits 7:0 of the G or Y component */
1064 u8 DB5; /* CRC value bits 15:8 of the G or Y component */
1065 u8 DB6; /* CRC value bits 7:0 of the B or Cb component */
1066 u8 DB7; /* CRC value bits 15:8 of the B or Cb component */
1067 u8 DB8_31[24]; /* Reserved */
1068 } __packed;
1070 #define EDP_VSC_PSR_STATE_ACTIVE (1<<0)
1071 #define EDP_VSC_PSR_UPDATE_RFB (1<<1)
1072 #define EDP_VSC_PSR_CRC_VALUES_VALID (1<<2)
1074 int drm_dp_psr_setup_time(const u8 psr_cap[EDP_PSR_RECEIVER_CAP_SIZE]);
1076 static inline int
1077 drm_dp_max_link_rate(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1079 return drm_dp_bw_code_to_link_rate(dpcd[DP_MAX_LINK_RATE]);
1082 static inline u8
1083 drm_dp_max_lane_count(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1085 return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
1088 static inline bool
1089 drm_dp_enhanced_frame_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1091 return dpcd[DP_DPCD_REV] >= 0x11 &&
1092 (dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP);
1095 static inline bool
1096 drm_dp_tps3_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1098 return dpcd[DP_DPCD_REV] >= 0x12 &&
1099 dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED;
1102 static inline bool
1103 drm_dp_tps4_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1105 return dpcd[DP_DPCD_REV] >= 0x14 &&
1106 dpcd[DP_MAX_DOWNSPREAD] & DP_TPS4_SUPPORTED;
1109 static inline u8
1110 drm_dp_training_pattern_mask(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1112 return (dpcd[DP_DPCD_REV] >= 0x14) ? DP_TRAINING_PATTERN_MASK_1_4 :
1113 DP_TRAINING_PATTERN_MASK;
1116 static inline bool
1117 drm_dp_is_branch(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1119 return dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT;
1122 /* DP/eDP DSC support */
1123 u8 drm_dp_dsc_sink_max_slice_count(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE],
1124 bool is_edp);
1125 u8 drm_dp_dsc_sink_line_buf_depth(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE]);
1126 int drm_dp_dsc_sink_supported_input_bpcs(const u8 dsc_dpc[DP_DSC_RECEIVER_CAP_SIZE],
1127 u8 dsc_bpc[3]);
1129 static inline bool
1130 drm_dp_sink_supports_dsc(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1132 return dsc_dpcd[DP_DSC_SUPPORT - DP_DSC_SUPPORT] &
1133 DP_DSC_DECOMPRESSION_IS_SUPPORTED;
1136 static inline u16
1137 drm_edp_dsc_sink_output_bpp(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1139 return dsc_dpcd[DP_DSC_MAX_BITS_PER_PIXEL_LOW - DP_DSC_SUPPORT] |
1140 (dsc_dpcd[DP_DSC_MAX_BITS_PER_PIXEL_HI - DP_DSC_SUPPORT] &
1141 DP_DSC_MAX_BITS_PER_PIXEL_HI_MASK <<
1142 DP_DSC_MAX_BITS_PER_PIXEL_HI_SHIFT);
1145 static inline u32
1146 drm_dp_dsc_sink_max_slice_width(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1148 /* Max Slicewidth = Number of Pixels * 320 */
1149 return dsc_dpcd[DP_DSC_MAX_SLICE_WIDTH - DP_DSC_SUPPORT] *
1150 DP_DSC_SLICE_WIDTH_MULTIPLIER;
1153 /* Forward Error Correction Support on DP 1.4 */
1154 static inline bool
1155 drm_dp_sink_supports_fec(const u8 fec_capable)
1157 return fec_capable & DP_FEC_CAPABLE;
1161 * DisplayPort AUX channel
1165 * struct drm_dp_aux_msg - DisplayPort AUX channel transaction
1166 * @address: address of the (first) register to access
1167 * @request: contains the type of transaction (see DP_AUX_* macros)
1168 * @reply: upon completion, contains the reply type of the transaction
1169 * @buffer: pointer to a transmission or reception buffer
1170 * @size: size of @buffer
1172 struct drm_dp_aux_msg {
1173 unsigned int address;
1174 u8 request;
1175 u8 reply;
1176 void *buffer;
1177 size_t size;
1180 struct cec_adapter;
1181 struct edid;
1184 * struct drm_dp_aux_cec - DisplayPort CEC-Tunneling-over-AUX
1185 * @lock: mutex protecting this struct
1186 * @adap: the CEC adapter for CEC-Tunneling-over-AUX support.
1187 * @name: name of the CEC adapter
1188 * @parent: parent device of the CEC adapter
1189 * @unregister_work: unregister the CEC adapter
1191 struct drm_dp_aux_cec {
1192 struct mutex lock;
1193 struct cec_adapter *adap;
1194 const char *name;
1195 struct device *parent;
1196 struct delayed_work unregister_work;
1200 * struct drm_dp_aux - DisplayPort AUX channel
1201 * @name: user-visible name of this AUX channel and the I2C-over-AUX adapter
1202 * @ddc: I2C adapter that can be used for I2C-over-AUX communication
1203 * @dev: pointer to struct device that is the parent for this AUX channel
1204 * @crtc: backpointer to the crtc that is currently using this AUX channel
1205 * @hw_mutex: internal mutex used for locking transfers
1206 * @crc_work: worker that captures CRCs for each frame
1207 * @crc_count: counter of captured frame CRCs
1208 * @transfer: transfers a message representing a single AUX transaction
1210 * The .dev field should be set to a pointer to the device that implements
1211 * the AUX channel.
1213 * The .name field may be used to specify the name of the I2C adapter. If set to
1214 * NULL, dev_name() of .dev will be used.
1216 * Drivers provide a hardware-specific implementation of how transactions
1217 * are executed via the .transfer() function. A pointer to a drm_dp_aux_msg
1218 * structure describing the transaction is passed into this function. Upon
1219 * success, the implementation should return the number of payload bytes
1220 * that were transferred, or a negative error-code on failure. Helpers
1221 * propagate errors from the .transfer() function, with the exception of
1222 * the -EBUSY error, which causes a transaction to be retried. On a short,
1223 * helpers will return -EPROTO to make it simpler to check for failure.
1225 * An AUX channel can also be used to transport I2C messages to a sink. A
1226 * typical application of that is to access an EDID that's present in the
1227 * sink device. The .transfer() function can also be used to execute such
1228 * transactions. The drm_dp_aux_register() function registers an I2C
1229 * adapter that can be passed to drm_probe_ddc(). Upon removal, drivers
1230 * should call drm_dp_aux_unregister() to remove the I2C adapter.
1231 * The I2C adapter uses long transfers by default; if a partial response is
1232 * received, the adapter will drop down to the size given by the partial
1233 * response for this transaction only.
1235 * Note that the aux helper code assumes that the .transfer() function
1236 * only modifies the reply field of the drm_dp_aux_msg structure. The
1237 * retry logic and i2c helpers assume this is the case.
1239 struct drm_dp_aux {
1240 const char *name;
1241 struct i2c_adapter ddc;
1242 struct device *dev;
1243 struct drm_crtc *crtc;
1244 struct mutex hw_mutex;
1245 struct work_struct crc_work;
1246 u8 crc_count;
1247 ssize_t (*transfer)(struct drm_dp_aux *aux,
1248 struct drm_dp_aux_msg *msg);
1250 * @i2c_nack_count: Counts I2C NACKs, used for DP validation.
1252 unsigned i2c_nack_count;
1254 * @i2c_defer_count: Counts I2C DEFERs, used for DP validation.
1256 unsigned i2c_defer_count;
1258 * @cec: struct containing fields used for CEC-Tunneling-over-AUX.
1260 struct drm_dp_aux_cec cec;
1263 ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
1264 void *buffer, size_t size);
1265 ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
1266 void *buffer, size_t size);
1269 * drm_dp_dpcd_readb() - read a single byte from the DPCD
1270 * @aux: DisplayPort AUX channel
1271 * @offset: address of the register to read
1272 * @valuep: location where the value of the register will be stored
1274 * Returns the number of bytes transferred (1) on success, or a negative
1275 * error code on failure.
1277 static inline ssize_t drm_dp_dpcd_readb(struct drm_dp_aux *aux,
1278 unsigned int offset, u8 *valuep)
1280 return drm_dp_dpcd_read(aux, offset, valuep, 1);
1284 * drm_dp_dpcd_writeb() - write a single byte to the DPCD
1285 * @aux: DisplayPort AUX channel
1286 * @offset: address of the register to write
1287 * @value: value to write to the register
1289 * Returns the number of bytes transferred (1) on success, or a negative
1290 * error code on failure.
1292 static inline ssize_t drm_dp_dpcd_writeb(struct drm_dp_aux *aux,
1293 unsigned int offset, u8 value)
1295 return drm_dp_dpcd_write(aux, offset, &value, 1);
1298 int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
1299 u8 status[DP_LINK_STATUS_SIZE]);
1302 * DisplayPort link
1304 #define DP_LINK_CAP_ENHANCED_FRAMING (1 << 0)
1306 struct drm_dp_link {
1307 unsigned char revision;
1308 unsigned int rate;
1309 unsigned int num_lanes;
1310 unsigned long capabilities;
1313 int drm_dp_link_probe(struct drm_dp_aux *aux, struct drm_dp_link *link);
1314 int drm_dp_link_power_up(struct drm_dp_aux *aux, struct drm_dp_link *link);
1315 int drm_dp_link_power_down(struct drm_dp_aux *aux, struct drm_dp_link *link);
1316 int drm_dp_link_configure(struct drm_dp_aux *aux, struct drm_dp_link *link);
1317 int drm_dp_downstream_max_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1318 const u8 port_cap[4]);
1319 int drm_dp_downstream_max_bpc(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1320 const u8 port_cap[4]);
1321 int drm_dp_downstream_id(struct drm_dp_aux *aux, char id[6]);
1322 void drm_dp_downstream_debug(struct seq_file *m, const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1323 const u8 port_cap[4], struct drm_dp_aux *aux);
1325 void drm_dp_aux_init(struct drm_dp_aux *aux);
1326 int drm_dp_aux_register(struct drm_dp_aux *aux);
1327 void drm_dp_aux_unregister(struct drm_dp_aux *aux);
1329 int drm_dp_start_crc(struct drm_dp_aux *aux, struct drm_crtc *crtc);
1330 int drm_dp_stop_crc(struct drm_dp_aux *aux);
1332 struct drm_dp_dpcd_ident {
1333 u8 oui[3];
1334 u8 device_id[6];
1335 u8 hw_rev;
1336 u8 sw_major_rev;
1337 u8 sw_minor_rev;
1338 } __packed;
1341 * struct drm_dp_desc - DP branch/sink device descriptor
1342 * @ident: DP device identification from DPCD 0x400 (sink) or 0x500 (branch).
1343 * @quirks: Quirks; use drm_dp_has_quirk() to query for the quirks.
1345 struct drm_dp_desc {
1346 struct drm_dp_dpcd_ident ident;
1347 u32 quirks;
1350 int drm_dp_read_desc(struct drm_dp_aux *aux, struct drm_dp_desc *desc,
1351 bool is_branch);
1354 * enum drm_dp_quirk - Display Port sink/branch device specific quirks
1356 * Display Port sink and branch devices in the wild have a variety of bugs, try
1357 * to collect them here. The quirks are shared, but it's up to the drivers to
1358 * implement workarounds for them.
1360 enum drm_dp_quirk {
1362 * @DP_DPCD_QUIRK_CONSTANT_N:
1364 * The device requires main link attributes Mvid and Nvid to be limited
1365 * to 16 bits. So will give a constant value (0x8000) for compatability.
1367 DP_DPCD_QUIRK_CONSTANT_N,
1371 * drm_dp_has_quirk() - does the DP device have a specific quirk
1372 * @desc: Device decriptor filled by drm_dp_read_desc()
1373 * @quirk: Quirk to query for
1375 * Return true if DP device identified by @desc has @quirk.
1377 static inline bool
1378 drm_dp_has_quirk(const struct drm_dp_desc *desc, enum drm_dp_quirk quirk)
1380 return desc->quirks & BIT(quirk);
1383 #ifdef CONFIG_DRM_DP_CEC
1384 void drm_dp_cec_irq(struct drm_dp_aux *aux);
1385 void drm_dp_cec_register_connector(struct drm_dp_aux *aux, const char *name,
1386 struct device *parent);
1387 void drm_dp_cec_unregister_connector(struct drm_dp_aux *aux);
1388 void drm_dp_cec_set_edid(struct drm_dp_aux *aux, const struct edid *edid);
1389 void drm_dp_cec_unset_edid(struct drm_dp_aux *aux);
1390 #else
1391 static inline void drm_dp_cec_irq(struct drm_dp_aux *aux)
1395 static inline void drm_dp_cec_register_connector(struct drm_dp_aux *aux,
1396 const char *name,
1397 struct device *parent)
1401 static inline void drm_dp_cec_unregister_connector(struct drm_dp_aux *aux)
1405 static inline void drm_dp_cec_set_edid(struct drm_dp_aux *aux,
1406 const struct edid *edid)
1410 static inline void drm_dp_cec_unset_edid(struct drm_dp_aux *aux)
1414 #endif
1416 #endif /* _DRM_DP_HELPER_H_ */