cfg80211: make nl80211_send_mlme_timeout() static
[linux/fpc-iii.git] / drivers / ide / q40ide.c
blobc79346679244228e5671570bea1d335b02cf78c9
1 /*
2 * Q40 I/O port IDE Driver
4 * (c) Richard Zidlicky
6 * This file is subject to the terms and conditions of the GNU General Public
7 * License. See the file COPYING in the main directory of this archive for
8 * more details.
13 #include <linux/types.h>
14 #include <linux/mm.h>
15 #include <linux/interrupt.h>
16 #include <linux/blkdev.h>
17 #include <linux/ide.h>
19 #include <asm/ide.h>
22 * Bases of the IDE interfaces
25 #define Q40IDE_NUM_HWIFS 2
27 #define PCIDE_BASE1 0x1f0
28 #define PCIDE_BASE2 0x170
29 #define PCIDE_BASE3 0x1e8
30 #define PCIDE_BASE4 0x168
31 #define PCIDE_BASE5 0x1e0
32 #define PCIDE_BASE6 0x160
34 static const unsigned long pcide_bases[Q40IDE_NUM_HWIFS] = {
35 PCIDE_BASE1, PCIDE_BASE2, /* PCIDE_BASE3, PCIDE_BASE4 , PCIDE_BASE5,
36 PCIDE_BASE6 */
39 static int q40ide_default_irq(unsigned long base)
41 switch (base) {
42 case 0x1f0: return 14;
43 case 0x170: return 15;
44 case 0x1e8: return 11;
45 default:
46 return 0;
52 * Addresses are pretranslated for Q40 ISA access.
54 static void q40_ide_setup_ports(hw_regs_t *hw, unsigned long base,
55 ide_ack_intr_t *ack_intr,
56 int irq)
58 memset(hw, 0, sizeof(hw_regs_t));
59 /* BIG FAT WARNING:
60 assumption: only DATA port is ever used in 16 bit mode */
61 hw->io_ports.data_addr = Q40_ISA_IO_W(base);
62 hw->io_ports.error_addr = Q40_ISA_IO_B(base + 1);
63 hw->io_ports.nsect_addr = Q40_ISA_IO_B(base + 2);
64 hw->io_ports.lbal_addr = Q40_ISA_IO_B(base + 3);
65 hw->io_ports.lbam_addr = Q40_ISA_IO_B(base + 4);
66 hw->io_ports.lbah_addr = Q40_ISA_IO_B(base + 5);
67 hw->io_ports.device_addr = Q40_ISA_IO_B(base + 6);
68 hw->io_ports.status_addr = Q40_ISA_IO_B(base + 7);
69 hw->io_ports.ctl_addr = Q40_ISA_IO_B(base + 0x206);
71 hw->irq = irq;
72 hw->ack_intr = ack_intr;
74 hw->chipset = ide_generic;
77 static void q40ide_input_data(ide_drive_t *drive, struct ide_cmd *cmd,
78 void *buf, unsigned int len)
80 unsigned long data_addr = drive->hwif->io_ports.data_addr;
82 if (drive->media == ide_disk && cmd && (cmd->tf_flags & IDE_TFLAG_FS)) {
83 __ide_mm_insw(data_addr, buf, (len + 1) / 2);
84 return;
87 raw_insw_swapw((u16 *)data_addr, buf, (len + 1) / 2);
90 static void q40ide_output_data(ide_drive_t *drive, struct ide_cmd *cmd,
91 void *buf, unsigned int len)
93 unsigned long data_addr = drive->hwif->io_ports.data_addr;
95 if (drive->media == ide_disk && cmd && (cmd->tf_flags & IDE_TFLAG_FS)) {
96 __ide_mm_outsw(data_addr, buf, (len + 1) / 2);
97 return;
100 raw_outsw_swapw((u16 *)data_addr, buf, (len + 1) / 2);
103 /* Q40 has a byte-swapped IDE interface */
104 static const struct ide_tp_ops q40ide_tp_ops = {
105 .exec_command = ide_exec_command,
106 .read_status = ide_read_status,
107 .read_altstatus = ide_read_altstatus,
108 .write_devctl = ide_write_devctl,
110 .dev_select = ide_dev_select,
111 .tf_load = ide_tf_load,
112 .tf_read = ide_tf_read,
114 .input_data = q40ide_input_data,
115 .output_data = q40ide_output_data,
118 static const struct ide_port_info q40ide_port_info = {
119 .tp_ops = &q40ide_tp_ops,
120 .host_flags = IDE_HFLAG_MMIO | IDE_HFLAG_NO_DMA,
121 .irq_flags = IRQF_SHARED,
125 * the static array is needed to have the name reported in /proc/ioports,
126 * hwif->name unfortunately isn't available yet
128 static const char *q40_ide_names[Q40IDE_NUM_HWIFS]={
129 "ide0", "ide1"
133 * Probe for Q40 IDE interfaces
136 static int __init q40ide_init(void)
138 int i;
139 hw_regs_t hw[Q40IDE_NUM_HWIFS], *hws[] = { NULL, NULL, NULL, NULL };
141 if (!MACH_IS_Q40)
142 return -ENODEV;
144 printk(KERN_INFO "ide: Q40 IDE controller\n");
146 for (i = 0; i < Q40IDE_NUM_HWIFS; i++) {
147 const char *name = q40_ide_names[i];
149 if (!request_region(pcide_bases[i], 8, name)) {
150 printk("could not reserve ports %lx-%lx for %s\n",
151 pcide_bases[i],pcide_bases[i]+8,name);
152 continue;
154 if (!request_region(pcide_bases[i]+0x206, 1, name)) {
155 printk("could not reserve port %lx for %s\n",
156 pcide_bases[i]+0x206,name);
157 release_region(pcide_bases[i], 8);
158 continue;
160 q40_ide_setup_ports(&hw[i], pcide_bases[i], NULL,
161 q40ide_default_irq(pcide_bases[i]));
163 hws[i] = &hw[i];
166 return ide_host_add(&q40ide_port_info, hws, NULL);
169 module_init(q40ide_init);
171 MODULE_LICENSE("GPL");