1 /* SPDX-License-Identifier: GPL-2.0 */
6 * This file contains the definitions for the x86 IO instructions
7 * inb/inw/inl/outb/outw/outl and the "string versions" of the same
8 * (insb/insw/insl/outsb/outsw/outsl). You can also use "pausing"
9 * versions of the single-IO instructions (inb_p/inw_p/..).
11 * This file is not meant to be obfuscating: it's just complicated
12 * to (a) handle it all in a way that makes gcc able to optimize it
13 * as well as possible and (b) trying to avoid writing the same thing
14 * over and over again with slight variations and possibly making a
19 * Thanks to James van Artsdalen for a better timing-fix than
20 * the two short jumps: using outb's to a nonexistent port seems
21 * to guarantee better timings even on fast machines.
23 * On the other hand, I'd like to be sure of a non-existent port:
24 * I feel a bit unsafe about using 0x80 (should be safe, though)
30 * Bit simplified and optimized by Jan Hubicka
31 * Support of BIGMEM added by Gerhard Wichert, Siemens AG, July 1999.
33 * isa_memset_io, isa_memcpy_fromio, isa_memcpy_toio added,
34 * isa_read[wl] and isa_write[wl] fixed
35 * - Arnaldo Carvalho de Melo <acme@conectiva.com.br>
38 #define ARCH_HAS_IOREMAP_WC
39 #define ARCH_HAS_IOREMAP_WT
41 #include <linux/string.h>
42 #include <linux/compiler.h>
44 #include <asm/early_ioremap.h>
45 #include <asm/pgtable_types.h>
47 #define build_mmio_read(name, size, type, reg, barrier) \
48 static inline type name(const volatile void __iomem *addr) \
49 { type ret; asm volatile("mov" size " %1,%0":reg (ret) \
50 :"m" (*(volatile type __force *)addr) barrier); return ret; }
52 #define build_mmio_write(name, size, type, reg, barrier) \
53 static inline void name(type val, volatile void __iomem *addr) \
54 { asm volatile("mov" size " %0,%1": :reg (val), \
55 "m" (*(volatile type __force *)addr) barrier); }
57 build_mmio_read(readb
, "b", unsigned char, "=q", :"memory")
58 build_mmio_read(readw
, "w", unsigned short, "=r", :"memory")
59 build_mmio_read(readl
, "l", unsigned int, "=r", :"memory")
61 build_mmio_read(__readb
, "b", unsigned char, "=q", )
62 build_mmio_read(__readw
, "w", unsigned short, "=r", )
63 build_mmio_read(__readl
, "l", unsigned int, "=r", )
65 build_mmio_write(writeb
, "b", unsigned char, "q", :"memory")
66 build_mmio_write(writew
, "w", unsigned short, "r", :"memory")
67 build_mmio_write(writel
, "l", unsigned int, "r", :"memory")
69 build_mmio_write(__writeb
, "b", unsigned char, "q", )
70 build_mmio_write(__writew
, "w", unsigned short, "r", )
71 build_mmio_write(__writel
, "l", unsigned int, "r", )
76 #define readb_relaxed(a) __readb(a)
77 #define readw_relaxed(a) __readw(a)
78 #define readl_relaxed(a) __readl(a)
79 #define __raw_readb __readb
80 #define __raw_readw __readw
81 #define __raw_readl __readl
86 #define writeb_relaxed(v, a) __writeb(v, a)
87 #define writew_relaxed(v, a) __writew(v, a)
88 #define writel_relaxed(v, a) __writel(v, a)
89 #define __raw_writeb __writeb
90 #define __raw_writew __writew
91 #define __raw_writel __writel
93 #define mmiowb() barrier()
97 build_mmio_read(readq
, "q", u64
, "=r", :"memory")
98 build_mmio_read(__readq
, "q", u64
, "=r", )
99 build_mmio_write(writeq
, "q", u64
, "r", :"memory")
100 build_mmio_write(__writeq
, "q", u64
, "r", )
102 #define readq_relaxed(a) __readq(a)
103 #define writeq_relaxed(v, a) __writeq(v, a)
105 #define __raw_readq __readq
106 #define __raw_writeq __writeq
108 /* Let people know that we have them */
110 #define writeq writeq
114 #define ARCH_HAS_VALID_PHYS_ADDR_RANGE
115 extern int valid_phys_addr_range(phys_addr_t addr
, size_t size
);
116 extern int valid_mmap_phys_addr_range(unsigned long pfn
, size_t size
);
119 * virt_to_phys - map virtual addresses to physical
120 * @address: address to remap
122 * The returned physical address is the physical (CPU) mapping for
123 * the memory address given. It is only valid to use this function on
124 * addresses directly mapped or allocated via kmalloc.
126 * This function does not give bus mappings for DMA transfers. In
127 * almost all conceivable cases a device driver should not be using
131 static inline phys_addr_t
virt_to_phys(volatile void *address
)
133 return __pa(address
);
135 #define virt_to_phys virt_to_phys
138 * phys_to_virt - map physical address to virtual
139 * @address: address to remap
141 * The returned virtual address is a current CPU mapping for
142 * the memory address given. It is only valid to use this function on
143 * addresses that have a kernel mapping
145 * This function does not handle bus mappings for DMA transfers. In
146 * almost all conceivable cases a device driver should not be using
150 static inline void *phys_to_virt(phys_addr_t address
)
152 return __va(address
);
154 #define phys_to_virt phys_to_virt
157 * Change "struct page" to physical address.
159 #define page_to_phys(page) ((dma_addr_t)page_to_pfn(page) << PAGE_SHIFT)
162 * ISA I/O bus memory addresses are 1:1 with the physical address.
163 * However, we truncate the address to unsigned int to avoid undesirable
164 * promitions in legacy drivers.
166 static inline unsigned int isa_virt_to_bus(volatile void *address
)
168 return (unsigned int)virt_to_phys(address
);
170 #define isa_page_to_bus(page) ((unsigned int)page_to_phys(page))
171 #define isa_bus_to_virt phys_to_virt
174 * However PCI ones are not necessarily 1:1 and therefore these interfaces
175 * are forbidden in portable PCI drivers.
177 * Allow them on x86 for legacy drivers, though.
179 #define virt_to_bus virt_to_phys
180 #define bus_to_virt phys_to_virt
183 * The default ioremap() behavior is non-cached; if you need something
184 * else, you probably want one of the following.
186 extern void __iomem
*ioremap_nocache(resource_size_t offset
, unsigned long size
);
187 #define ioremap_nocache ioremap_nocache
188 extern void __iomem
*ioremap_uc(resource_size_t offset
, unsigned long size
);
189 #define ioremap_uc ioremap_uc
191 extern void __iomem
*ioremap_cache(resource_size_t offset
, unsigned long size
);
192 #define ioremap_cache ioremap_cache
193 extern void __iomem
*ioremap_prot(resource_size_t offset
, unsigned long size
, unsigned long prot_val
);
194 #define ioremap_prot ioremap_prot
197 * ioremap - map bus memory into CPU space
198 * @offset: bus address of the memory
199 * @size: size of the resource to map
201 * ioremap performs a platform specific sequence of operations to
202 * make bus memory CPU accessible via the readb/readw/readl/writeb/
203 * writew/writel functions and the other mmio helpers. The returned
204 * address is not guaranteed to be usable directly as a virtual
207 * If the area you are trying to map is a PCI BAR you should have a
208 * look at pci_iomap().
210 static inline void __iomem
*ioremap(resource_size_t offset
, unsigned long size
)
212 return ioremap_nocache(offset
, size
);
214 #define ioremap ioremap
216 extern void iounmap(volatile void __iomem
*addr
);
217 #define iounmap iounmap
219 extern void set_iounmap_nonlazy(void);
223 #include <asm-generic/iomap.h>
226 * ISA space is 'always mapped' on a typical x86 system, no need to
227 * explicitly ioremap() it. The fact that the ISA IO space is mapped
228 * to PAGE_OFFSET is pure coincidence - it does not mean ISA values
229 * are physical addresses. The following constant pointer can be
230 * used as the IO-area pointer (it can be iounmapped as well, so the
231 * analogy with PCI is quite large):
233 #define __ISA_IO_base ((char __iomem *)(PAGE_OFFSET))
235 #endif /* __KERNEL__ */
237 extern void native_io_delay(void);
239 extern int io_delay_type
;
240 extern void io_delay_init(void);
242 #if defined(CONFIG_PARAVIRT)
243 #include <asm/paravirt.h>
246 static inline void slow_down_io(void)
249 #ifdef REALLY_SLOW_IO
258 #ifdef CONFIG_AMD_MEM_ENCRYPT
259 #include <linux/jump_label.h>
261 extern struct static_key_false sev_enable_key
;
262 static inline bool sev_key_active(void)
264 return static_branch_unlikely(&sev_enable_key
);
267 #else /* !CONFIG_AMD_MEM_ENCRYPT */
269 static inline bool sev_key_active(void) { return false; }
271 #endif /* CONFIG_AMD_MEM_ENCRYPT */
273 #define BUILDIO(bwl, bw, type) \
274 static inline void out##bwl(unsigned type value, int port) \
276 asm volatile("out" #bwl " %" #bw "0, %w1" \
277 : : "a"(value), "Nd"(port)); \
280 static inline unsigned type in##bwl(int port) \
282 unsigned type value; \
283 asm volatile("in" #bwl " %w1, %" #bw "0" \
284 : "=a"(value) : "Nd"(port)); \
288 static inline void out##bwl##_p(unsigned type value, int port) \
290 out##bwl(value, port); \
294 static inline unsigned type in##bwl##_p(int port) \
296 unsigned type value = in##bwl(port); \
301 static inline void outs##bwl(int port, const void *addr, unsigned long count) \
303 if (sev_key_active()) { \
304 unsigned type *value = (unsigned type *)addr; \
306 out##bwl(*value, port); \
311 asm volatile("rep; outs" #bwl \
312 : "+S"(addr), "+c"(count) \
313 : "d"(port) : "memory"); \
317 static inline void ins##bwl(int port, void *addr, unsigned long count) \
319 if (sev_key_active()) { \
320 unsigned type *value = (unsigned type *)addr; \
322 *value = in##bwl(port); \
327 asm volatile("rep; ins" #bwl \
328 : "+D"(addr), "+c"(count) \
329 : "d"(port) : "memory"); \
350 #define outb_p outb_p
351 #define outw_p outw_p
352 #define outl_p outl_p
357 extern void *xlate_dev_mem_ptr(phys_addr_t phys
);
358 extern void unxlate_dev_mem_ptr(phys_addr_t phys
, void *addr
);
360 #define xlate_dev_mem_ptr xlate_dev_mem_ptr
361 #define unxlate_dev_mem_ptr unxlate_dev_mem_ptr
363 extern int ioremap_change_attr(unsigned long vaddr
, unsigned long size
,
364 enum page_cache_mode pcm
);
365 extern void __iomem
*ioremap_wc(resource_size_t offset
, unsigned long size
);
366 #define ioremap_wc ioremap_wc
367 extern void __iomem
*ioremap_wt(resource_size_t offset
, unsigned long size
);
368 #define ioremap_wt ioremap_wt
370 extern bool is_early_ioremap_ptep(pte_t
*ptep
);
376 extern bool xen_biovec_phys_mergeable(const struct bio_vec
*vec1
,
377 const struct bio_vec
*vec2
);
379 #define BIOVEC_PHYS_MERGEABLE(vec1, vec2) \
380 (__BIOVEC_PHYS_MERGEABLE(vec1, vec2) && \
381 (!xen_domain() || xen_biovec_phys_mergeable(vec1, vec2)))
382 #endif /* CONFIG_XEN */
384 #define IO_SPACE_LIMIT 0xffff
386 #include <asm-generic/io.h>
390 extern int __must_check
arch_phys_wc_index(int handle
);
391 #define arch_phys_wc_index arch_phys_wc_index
393 extern int __must_check
arch_phys_wc_add(unsigned long base
,
395 extern void arch_phys_wc_del(int handle
);
396 #define arch_phys_wc_add arch_phys_wc_add
399 #ifdef CONFIG_X86_PAT
400 extern int arch_io_reserve_memtype_wc(resource_size_t start
, resource_size_t size
);
401 extern void arch_io_free_memtype_wc(resource_size_t start
, resource_size_t size
);
402 #define arch_io_reserve_memtype_wc arch_io_reserve_memtype_wc
405 extern bool arch_memremap_can_ram_remap(resource_size_t offset
,
407 unsigned long flags
);
408 #define arch_memremap_can_ram_remap arch_memremap_can_ram_remap
410 extern bool phys_mem_access_encrypted(unsigned long phys_addr
,
413 #endif /* _ASM_X86_IO_H */