2 * Driver for Digigram VX soundcards
6 * Copyright (c) 2002 by Takashi Iwai <tiwai@suse.de>
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 #ifndef __SOUND_VX_COMMON_H
24 #define __SOUND_VX_COMMON_H
26 #include <sound/pcm.h>
27 #include <sound/hwdep.h>
28 #include <linux/interrupt.h>
33 #define VX_DRIVER_VERSION 0x010000 /* 1.0.0 */
37 #define SIZE_MAX_CMD 0x10
38 #define SIZE_MAX_STATUS 0x10
41 u16 LgCmd
; /* length of the command to send (WORDs) */
42 u16 LgStat
; /* length of the status received (WORDs) */
43 u32 Cmd
[SIZE_MAX_CMD
];
44 u32 Stat
[SIZE_MAX_STATUS
];
45 u16 DspStat
; /* status type, RMP_SSIZE_XXX */
48 typedef u64 pcx_time_t
;
50 #define VX_MAX_PIPES 16
51 #define VX_MAX_PERIODS 32
52 #define VX_MAX_CODECS 2
55 int size
; /* the current IBL size (0 = query) in bytes */
56 int max_size
; /* max. IBL size in bytes */
57 int min_size
; /* min. IBL size in bytes */
58 int granularity
; /* granularity */
63 unsigned int is_capture
: 1;
64 unsigned int data_mode
: 1;
65 unsigned int running
: 1;
66 unsigned int prepared
: 1;
68 unsigned int differed_type
;
70 struct snd_pcm_substream
*substream
;
72 int hbuf_size
; /* H-buffer size in bytes */
73 int buffer_bytes
; /* the ALSA pcm buffer size in bytes */
74 int period_bytes
; /* the ALSA pcm period size in bytes */
75 int hw_ptr
; /* the current hardware pointer in bytes */
76 int position
; /* the current position in frames (playback only) */
77 int transferred
; /* the transferred size (per period) in frames */
78 int align
; /* size of alignment */
79 u64 cur_count
; /* current sample position (for playback) */
81 unsigned int references
; /* an output pipe may be used for monitoring and/or playback */
82 struct vx_pipe
*monitoring_pipe
; /* pointer to the monitoring pipe (capture pipe only)*/
84 struct tasklet_struct start_tq
;
91 unsigned char (*in8
)(struct vx_core
*chip
, int reg
);
92 unsigned int (*in32
)(struct vx_core
*chip
, int reg
);
93 void (*out8
)(struct vx_core
*chip
, int reg
, unsigned char val
);
94 void (*out32
)(struct vx_core
*chip
, int reg
, unsigned int val
);
96 int (*test_and_ack
)(struct vx_core
*chip
);
97 void (*validate_irq
)(struct vx_core
*chip
, int enable
);
99 void (*write_codec
)(struct vx_core
*chip
, int codec
, unsigned int data
);
100 void (*akm_write
)(struct vx_core
*chip
, int reg
, unsigned int data
);
101 void (*reset_codec
)(struct vx_core
*chip
);
102 void (*change_audio_source
)(struct vx_core
*chip
, int src
);
103 void (*set_clock_source
)(struct vx_core
*chp
, int src
);
105 int (*load_dsp
)(struct vx_core
*chip
, int idx
, const struct firmware
*fw
);
106 void (*reset_dsp
)(struct vx_core
*chip
);
107 void (*reset_board
)(struct vx_core
*chip
, int cold_reset
);
108 int (*add_controls
)(struct vx_core
*chip
);
110 void (*dma_write
)(struct vx_core
*chip
, struct snd_pcm_runtime
*runtime
,
111 struct vx_pipe
*pipe
, int count
);
112 void (*dma_read
)(struct vx_core
*chip
, struct snd_pcm_runtime
*runtime
,
113 struct vx_pipe
*pipe
, int count
);
116 struct snd_vx_hardware
{
118 int type
; /* VX_TYPE_XXX */
121 unsigned int num_codecs
;
122 unsigned int num_ins
;
123 unsigned int num_outs
;
124 unsigned int output_level_max
;
125 const unsigned int *output_level_db_scale
;
128 /* hwdep id string */
129 #define SND_VX_HWDEP_ID "VX Loader"
134 VX_TYPE_BOARD
, /* old VX222 PCI */
135 VX_TYPE_V2
, /* VX222 V2 PCI */
136 VX_TYPE_MIC
, /* VX222 Mic PCI */
138 VX_TYPE_VXPOCKET
, /* VXpocket V2 */
139 VX_TYPE_VXP440
, /* VXpocket 440 */
145 VX_STAT_XILINX_LOADED
= (1 << 0), /* devices are registered */
146 VX_STAT_DEVICE_INIT
= (1 << 1), /* devices are registered */
147 VX_STAT_CHIP_INIT
= (1 << 2), /* all operational */
148 VX_STAT_IN_SUSPEND
= (1 << 10), /* in suspend phase */
149 VX_STAT_IS_STALE
= (1 << 15) /* device is stale */
152 /* min/max values for analog output for old codecs */
153 #define VX_ANALOG_OUT_LEVEL_MAX 0xe3
157 struct snd_card
*card
;
158 struct snd_pcm
*pcm
[VX_MAX_CODECS
];
159 int type
; /* VX_TYPE_XXX */
162 /* ports are defined externally */
164 /* low-level functions */
165 struct snd_vx_hardware
*hw
;
166 struct snd_vx_ops
*ops
;
170 struct tasklet_struct tq
;
172 unsigned int chip_status
;
173 unsigned int pcm_running
;
176 struct snd_hwdep
*hwdep
;
178 struct vx_rmh irq_rmh
; /* RMH used in interrupts */
180 unsigned int audio_info
; /* see VX_AUDIO_INFO */
181 unsigned int audio_ins
;
182 unsigned int audio_outs
;
183 struct vx_pipe
**playback_pipes
;
184 struct vx_pipe
**capture_pipes
;
186 /* clock and audio sources */
187 unsigned int audio_source
; /* current audio input source */
188 unsigned int audio_source_target
;
189 unsigned int clock_mode
; /* clock mode (VX_CLOCK_MODE_XXX) */
190 unsigned int clock_source
; /* current clock source (INTERNAL_QUARTZ or UER_SYNC) */
191 unsigned int freq
; /* current frequency */
192 unsigned int freq_detected
; /* detected frequency from digital in */
193 unsigned int uer_detected
; /* VX_UER_MODE_XXX */
194 unsigned int uer_bits
; /* IEC958 status bits */
195 struct vx_ibl_info ibl
; /* IBL information */
198 int output_level
[VX_MAX_CODECS
][2]; /* analog output level */
199 int audio_gain
[2][4]; /* digital audio level (playback/capture) */
200 unsigned char audio_active
[4]; /* mute/unmute on digital playback */
201 int audio_monitor
[4]; /* playback hw-monitor level */
202 unsigned char audio_monitor_active
[4]; /* playback hw-monitor mute/unmute */
204 struct mutex mixer_mutex
;
206 const struct firmware
*firmware
[4]; /* loaded firmware data */
213 struct vx_core
*snd_vx_create(struct snd_card
*card
, struct snd_vx_hardware
*hw
,
214 struct snd_vx_ops
*ops
, int extra_size
);
215 int snd_vx_setup_firmware(struct vx_core
*chip
);
216 int snd_vx_load_boot_image(struct vx_core
*chip
, const struct firmware
*dsp
);
217 int snd_vx_dsp_boot(struct vx_core
*chip
, const struct firmware
*dsp
);
218 int snd_vx_dsp_load(struct vx_core
*chip
, const struct firmware
*dsp
);
220 void snd_vx_free_firmware(struct vx_core
*chip
);
223 * interrupt handler; exported for pcmcia
225 irqreturn_t
snd_vx_irq_handler(int irq
, void *dev
);
230 static inline int vx_test_and_ack(struct vx_core
*chip
)
232 return chip
->ops
->test_and_ack(chip
);
235 static inline void vx_validate_irq(struct vx_core
*chip
, int enable
)
237 chip
->ops
->validate_irq(chip
, enable
);
240 static inline unsigned char snd_vx_inb(struct vx_core
*chip
, int reg
)
242 return chip
->ops
->in8(chip
, reg
);
245 static inline unsigned int snd_vx_inl(struct vx_core
*chip
, int reg
)
247 return chip
->ops
->in32(chip
, reg
);
250 static inline void snd_vx_outb(struct vx_core
*chip
, int reg
, unsigned char val
)
252 chip
->ops
->out8(chip
, reg
, val
);
255 static inline void snd_vx_outl(struct vx_core
*chip
, int reg
, unsigned int val
)
257 chip
->ops
->out32(chip
, reg
, val
);
260 #define vx_inb(chip,reg) snd_vx_inb(chip, VX_##reg)
261 #define vx_outb(chip,reg,val) snd_vx_outb(chip, VX_##reg,val)
262 #define vx_inl(chip,reg) snd_vx_inl(chip, VX_##reg)
263 #define vx_outl(chip,reg,val) snd_vx_outl(chip, VX_##reg,val)
265 static inline void vx_reset_dsp(struct vx_core
*chip
)
267 chip
->ops
->reset_dsp(chip
);
270 int vx_send_msg(struct vx_core
*chip
, struct vx_rmh
*rmh
);
271 int vx_send_msg_nolock(struct vx_core
*chip
, struct vx_rmh
*rmh
);
272 int vx_send_rih(struct vx_core
*chip
, int cmd
);
273 int vx_send_rih_nolock(struct vx_core
*chip
, int cmd
);
275 void vx_reset_codec(struct vx_core
*chip
, int cold_reset
);
278 * check the bit on the specified register
279 * returns zero if a bit matches, or a negative error code.
280 * exported for vxpocket driver
282 int snd_vx_check_reg_bit(struct vx_core
*chip
, int reg
, int mask
, int bit
, int time
);
283 #define vx_check_isr(chip,mask,bit,time) snd_vx_check_reg_bit(chip, VX_ISR, mask, bit, time)
284 #define vx_wait_isr_bit(chip,bit) vx_check_isr(chip, bit, bit, 200)
285 #define vx_wait_for_rx_full(chip) vx_wait_isr_bit(chip, ISR_RX_FULL)
289 * pseudo-DMA transfer
291 static inline void vx_pseudo_dma_write(struct vx_core
*chip
, struct snd_pcm_runtime
*runtime
,
292 struct vx_pipe
*pipe
, int count
)
294 chip
->ops
->dma_write(chip
, runtime
, pipe
, count
);
297 static inline void vx_pseudo_dma_read(struct vx_core
*chip
, struct snd_pcm_runtime
*runtime
,
298 struct vx_pipe
*pipe
, int count
)
300 chip
->ops
->dma_read(chip
, runtime
, pipe
, count
);
305 /* error with hardware code,
306 * the return value is -(VX_ERR_MASK | actual-hw-error-code)
308 #define VX_ERR_MASK 0x1000000
309 #define vx_get_error(err) (-(err) & ~VX_ERR_MASK)
315 int snd_vx_pcm_new(struct vx_core
*chip
);
316 void vx_pcm_update_intr(struct vx_core
*chip
, unsigned int events
);
321 int snd_vx_mixer_new(struct vx_core
*chip
);
322 void vx_toggle_dac_mute(struct vx_core
*chip
, int mute
);
323 int vx_sync_audio_source(struct vx_core
*chip
);
324 int vx_set_monitor_level(struct vx_core
*chip
, int audio
, int level
, int active
);
327 * IEC958 & clock stuff
329 void vx_set_iec958_status(struct vx_core
*chip
, unsigned int bits
);
330 int vx_set_clock(struct vx_core
*chip
, unsigned int freq
);
331 void vx_set_internal_clock(struct vx_core
*chip
, unsigned int freq
);
332 int vx_change_frequency(struct vx_core
*chip
);
338 int snd_vx_suspend(struct vx_core
*card
);
339 int snd_vx_resume(struct vx_core
*card
);
345 #define vx_has_new_dsp(chip) ((chip)->type != VX_TYPE_BOARD)
346 #define vx_is_pcmcia(chip) ((chip)->type >= VX_TYPE_VXPOCKET)
348 /* audio input source */
350 VX_AUDIO_SRC_DIGITAL
,
363 VX_CLOCK_MODE_AUTO
, /* depending on the current audio source */
364 VX_CLOCK_MODE_INTERNAL
, /* fixed to internal quartz */
365 VX_CLOCK_MODE_EXTERNAL
/* fixed to UER sync */
370 VX_UER_MODE_CONSUMER
,
371 VX_UER_MODE_PROFESSIONAL
,
372 VX_UER_MODE_NOT_PRESENT
,
375 /* register indices */
405 VX_LOFREQ
, // V2: ACQ, VP: RFREQ
406 VX_HIFREQ
, // V2: BIT0, VP: RUER_V2
407 VX_CSUER
, // V2: BIT1, VP: BIT0
408 VX_RUER
, // V2: RUER_V2, VP: BIT1
412 /* aliases for VX board */
413 VX_RESET_DMA
= VX_ISR
,
415 VX_STATUS
= VX_MEMIRQ
,
424 /* aliases for VXPOCKET board */
425 VX_MICRO
= VX_MEMIRQ
,
426 VX_CODEC2
= VX_MEMIRQ
,
431 /* RMH status type */
433 RMH_SSIZE_FIXED
= 0, /* status size given by the driver (in LgStat) */
434 RMH_SSIZE_ARG
= 1, /* status size given in the LSB byte */
435 RMH_SSIZE_MASK
= 2, /* status size given in bitmask */
439 /* bits for ICR register */
442 #define ICR_TREQ 0x02 /* Interrupt mode + HREQ set on for transfer (->DSP) request */
443 #define ICR_RREQ 0x01 /* Interrupt mode + RREQ set on for transfer (->PC) request */
445 /* bits for CVR register */
448 /* bits for ISR register */
453 #define ISR_TX_READY 0x04
454 #define ISR_TX_EMPTY 0x02
455 #define ISR_RX_FULL 0x01
457 /* Constants used to access the DATA register */
458 #define VX_DATA_CODEC_MASK 0x80
459 #define VX_DATA_XICOR_MASK 0x80
461 /* Constants used to access the CSUER register (both for VX2 and VXP) */
462 #define VX_SUER_FREQ_MASK 0x0c
463 #define VX_SUER_FREQ_32KHz_MASK 0x0c
464 #define VX_SUER_FREQ_44KHz_MASK 0x00
465 #define VX_SUER_FREQ_48KHz_MASK 0x04
466 #define VX_SUER_DATA_PRESENT_MASK 0x02
467 #define VX_SUER_CLOCK_PRESENT_MASK 0x01
469 #define VX_CUER_HH_BITC_SEL_MASK 0x08
470 #define VX_CUER_MH_BITC_SEL_MASK 0x04
471 #define VX_CUER_ML_BITC_SEL_MASK 0x02
472 #define VX_CUER_LL_BITC_SEL_MASK 0x01
474 #define XX_UER_CBITS_OFFSET_MASK 0x1f
477 /* bits for audio_info */
478 #define VX_AUDIO_INFO_REAL_TIME (1<<0) /* real-time processing available */
479 #define VX_AUDIO_INFO_OFFLINE (1<<1) /* offline processing available */
480 #define VX_AUDIO_INFO_MPEG1 (1<<5)
481 #define VX_AUDIO_INFO_MPEG2 (1<<6)
482 #define VX_AUDIO_INFO_LINEAR_8 (1<<7)
483 #define VX_AUDIO_INFO_LINEAR_16 (1<<8)
484 #define VX_AUDIO_INFO_LINEAR_24 (1<<9)
486 /* DSP Interrupt Request values */
487 #define VXP_IRQ_OFFSET 0x40 /* add 0x40 offset for vxpocket and vx222/v2 */
488 /* call with vx_send_irq_dsp() */
489 #define IRQ_MESS_WRITE_END 0x30
490 #define IRQ_MESS_WRITE_NEXT 0x32
491 #define IRQ_MESS_READ_NEXT 0x34
492 #define IRQ_MESS_READ_END 0x36
493 #define IRQ_MESSAGE 0x38
494 #define IRQ_RESET_CHK 0x3A
495 #define IRQ_CONNECT_STREAM_NEXT 0x26
496 #define IRQ_CONNECT_STREAM_END 0x28
497 #define IRQ_PAUSE_START_CONNECT 0x2A
498 #define IRQ_END_CONNECTION 0x2C
500 /* Is there async. events pending ( IT Source Test ) */
501 #define ASYNC_EVENTS_PENDING 0x008000
502 #define HBUFFER_EVENTS_PENDING 0x004000 // Not always accurate
503 #define NOTIF_EVENTS_PENDING 0x002000
504 #define TIME_CODE_EVENT_PENDING 0x001000
505 #define FREQUENCY_CHANGE_EVENT_PENDING 0x000800
506 #define END_OF_BUFFER_EVENTS_PENDING 0x000400
507 #define FATAL_DSP_ERROR 0xff0000
509 /* Stream Format Header Defines */
510 #define HEADER_FMT_BASE 0xFED00000
511 #define HEADER_FMT_MONO 0x000000C0
512 #define HEADER_FMT_INTEL 0x00008000
513 #define HEADER_FMT_16BITS 0x00002000
514 #define HEADER_FMT_24BITS 0x00004000
515 #define HEADER_FMT_UPTO11 0x00000200 /* frequency is less or equ. to 11k.*/
516 #define HEADER_FMT_UPTO32 0x00000100 /* frequency is over 11k and less then 32k.*/
518 /* Constants used to access the Codec */
519 #define XX_CODEC_SELECTOR 0x20
521 #define XX_CODEC_ADC_CONTROL_REGISTER 0x01
522 #define XX_CODEC_DAC_CONTROL_REGISTER 0x02
523 #define XX_CODEC_LEVEL_LEFT_REGISTER 0x03
524 #define XX_CODEC_LEVEL_RIGHT_REGISTER 0x04
525 #define XX_CODEC_PORT_MODE_REGISTER 0x05
526 #define XX_CODEC_STATUS_REPORT_REGISTER 0x06
527 #define XX_CODEC_CLOCK_CONTROL_REGISTER 0x07
530 * Audio-level control values
532 #define CVAL_M110DB 0x000 /* -110dB */
533 #define CVAL_M99DB 0x02C
534 #define CVAL_M21DB 0x163
535 #define CVAL_M18DB 0x16F
536 #define CVAL_M10DB 0x18F
537 #define CVAL_0DB 0x1B7
538 #define CVAL_18DB 0x1FF /* +18dB */
539 #define CVAL_MAX 0x1FF
541 #define AUDIO_IO_HAS_MUTE_LEVEL 0x400000
542 #define AUDIO_IO_HAS_MUTE_MONITORING_1 0x200000
543 #define AUDIO_IO_HAS_MUTE_MONITORING_2 0x100000
544 #define VALID_AUDIO_IO_DIGITAL_LEVEL 0x01
545 #define VALID_AUDIO_IO_MONITORING_LEVEL 0x02
546 #define VALID_AUDIO_IO_MUTE_LEVEL 0x04
547 #define VALID_AUDIO_IO_MUTE_MONITORING_1 0x08
548 #define VALID_AUDIO_IO_MUTE_MONITORING_2 0x10
551 #endif /* __SOUND_VX_COMMON_H */