2 * Copyright (C) 2009-2010, Lars-Peter Clausen <lars@metafoo.de>
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
8 * You should have received a copy of the GNU General Public License along
9 * with this program; if not, write to the Free Software Foundation, Inc.,
10 * 675 Mass Ave, Cambridge, MA 02139, USA.
14 #include <linux/kernel.h>
15 #include <linux/module.h>
16 #include <linux/platform_device.h>
17 #include <linux/slab.h>
19 #include <linux/regmap.h>
21 #include <linux/delay.h>
23 #include <sound/core.h>
24 #include <sound/pcm.h>
25 #include <sound/pcm_params.h>
26 #include <sound/initval.h>
27 #include <sound/soc.h>
28 #include <sound/tlv.h>
30 #define JZ4740_REG_CODEC_1 0x0
31 #define JZ4740_REG_CODEC_2 0x4
33 #define JZ4740_CODEC_1_LINE_ENABLE BIT(29)
34 #define JZ4740_CODEC_1_MIC_ENABLE BIT(28)
35 #define JZ4740_CODEC_1_SW1_ENABLE BIT(27)
36 #define JZ4740_CODEC_1_ADC_ENABLE BIT(26)
37 #define JZ4740_CODEC_1_SW2_ENABLE BIT(25)
38 #define JZ4740_CODEC_1_DAC_ENABLE BIT(24)
39 #define JZ4740_CODEC_1_VREF_DISABLE BIT(20)
40 #define JZ4740_CODEC_1_VREF_AMP_DISABLE BIT(19)
41 #define JZ4740_CODEC_1_VREF_PULLDOWN BIT(18)
42 #define JZ4740_CODEC_1_VREF_LOW_CURRENT BIT(17)
43 #define JZ4740_CODEC_1_VREF_HIGH_CURRENT BIT(16)
44 #define JZ4740_CODEC_1_HEADPHONE_DISABLE BIT(14)
45 #define JZ4740_CODEC_1_HEADPHONE_AMP_CHANGE_ANY BIT(13)
46 #define JZ4740_CODEC_1_HEADPHONE_CHARGE BIT(12)
47 #define JZ4740_CODEC_1_HEADPHONE_PULLDOWN (BIT(11) | BIT(10))
48 #define JZ4740_CODEC_1_HEADPHONE_POWERDOWN_M BIT(9)
49 #define JZ4740_CODEC_1_HEADPHONE_POWERDOWN BIT(8)
50 #define JZ4740_CODEC_1_SUSPEND BIT(1)
51 #define JZ4740_CODEC_1_RESET BIT(0)
53 #define JZ4740_CODEC_1_LINE_ENABLE_OFFSET 29
54 #define JZ4740_CODEC_1_MIC_ENABLE_OFFSET 28
55 #define JZ4740_CODEC_1_SW1_ENABLE_OFFSET 27
56 #define JZ4740_CODEC_1_ADC_ENABLE_OFFSET 26
57 #define JZ4740_CODEC_1_SW2_ENABLE_OFFSET 25
58 #define JZ4740_CODEC_1_DAC_ENABLE_OFFSET 24
59 #define JZ4740_CODEC_1_HEADPHONE_DISABLE_OFFSET 14
60 #define JZ4740_CODEC_1_HEADPHONE_POWERDOWN_OFFSET 8
62 #define JZ4740_CODEC_2_INPUT_VOLUME_MASK 0x1f0000
63 #define JZ4740_CODEC_2_SAMPLE_RATE_MASK 0x000f00
64 #define JZ4740_CODEC_2_MIC_BOOST_GAIN_MASK 0x000030
65 #define JZ4740_CODEC_2_HEADPHONE_VOLUME_MASK 0x000003
67 #define JZ4740_CODEC_2_INPUT_VOLUME_OFFSET 16
68 #define JZ4740_CODEC_2_SAMPLE_RATE_OFFSET 8
69 #define JZ4740_CODEC_2_MIC_BOOST_GAIN_OFFSET 4
70 #define JZ4740_CODEC_2_HEADPHONE_VOLUME_OFFSET 0
72 static const struct reg_default jz4740_codec_reg_defaults
[] = {
73 { JZ4740_REG_CODEC_1
, 0x021b2302 },
74 { JZ4740_REG_CODEC_2
, 0x00170803 },
78 struct regmap
*regmap
;
81 static const unsigned int jz4740_mic_tlv
[] = {
83 0, 2, TLV_DB_SCALE_ITEM(0, 600, 0),
84 3, 3, TLV_DB_SCALE_ITEM(2000, 0, 0),
87 static const DECLARE_TLV_DB_SCALE(jz4740_out_tlv
, 0, 200, 0);
88 static const DECLARE_TLV_DB_SCALE(jz4740_in_tlv
, -3450, 150, 0);
90 static const struct snd_kcontrol_new jz4740_codec_controls
[] = {
91 SOC_SINGLE_TLV("Master Playback Volume", JZ4740_REG_CODEC_2
,
92 JZ4740_CODEC_2_HEADPHONE_VOLUME_OFFSET
, 3, 0,
94 SOC_SINGLE_TLV("Master Capture Volume", JZ4740_REG_CODEC_2
,
95 JZ4740_CODEC_2_INPUT_VOLUME_OFFSET
, 31, 0,
97 SOC_SINGLE("Master Playback Switch", JZ4740_REG_CODEC_1
,
98 JZ4740_CODEC_1_HEADPHONE_DISABLE_OFFSET
, 1, 1),
99 SOC_SINGLE_TLV("Mic Capture Volume", JZ4740_REG_CODEC_2
,
100 JZ4740_CODEC_2_MIC_BOOST_GAIN_OFFSET
, 3, 0,
104 static const struct snd_kcontrol_new jz4740_codec_output_controls
[] = {
105 SOC_DAPM_SINGLE("Bypass Switch", JZ4740_REG_CODEC_1
,
106 JZ4740_CODEC_1_SW1_ENABLE_OFFSET
, 1, 0),
107 SOC_DAPM_SINGLE("DAC Switch", JZ4740_REG_CODEC_1
,
108 JZ4740_CODEC_1_SW2_ENABLE_OFFSET
, 1, 0),
111 static const struct snd_kcontrol_new jz4740_codec_input_controls
[] = {
112 SOC_DAPM_SINGLE("Line Capture Switch", JZ4740_REG_CODEC_1
,
113 JZ4740_CODEC_1_LINE_ENABLE_OFFSET
, 1, 0),
114 SOC_DAPM_SINGLE("Mic Capture Switch", JZ4740_REG_CODEC_1
,
115 JZ4740_CODEC_1_MIC_ENABLE_OFFSET
, 1, 0),
118 static const struct snd_soc_dapm_widget jz4740_codec_dapm_widgets
[] = {
119 SND_SOC_DAPM_ADC("ADC", "Capture", JZ4740_REG_CODEC_1
,
120 JZ4740_CODEC_1_ADC_ENABLE_OFFSET
, 0),
121 SND_SOC_DAPM_DAC("DAC", "Playback", JZ4740_REG_CODEC_1
,
122 JZ4740_CODEC_1_DAC_ENABLE_OFFSET
, 0),
124 SND_SOC_DAPM_MIXER("Output Mixer", JZ4740_REG_CODEC_1
,
125 JZ4740_CODEC_1_HEADPHONE_POWERDOWN_OFFSET
, 1,
126 jz4740_codec_output_controls
,
127 ARRAY_SIZE(jz4740_codec_output_controls
)),
129 SND_SOC_DAPM_MIXER_NAMED_CTL("Input Mixer", SND_SOC_NOPM
, 0, 0,
130 jz4740_codec_input_controls
,
131 ARRAY_SIZE(jz4740_codec_input_controls
)),
132 SND_SOC_DAPM_MIXER("Line Input", SND_SOC_NOPM
, 0, 0, NULL
, 0),
134 SND_SOC_DAPM_OUTPUT("LOUT"),
135 SND_SOC_DAPM_OUTPUT("ROUT"),
137 SND_SOC_DAPM_INPUT("MIC"),
138 SND_SOC_DAPM_INPUT("LIN"),
139 SND_SOC_DAPM_INPUT("RIN"),
142 static const struct snd_soc_dapm_route jz4740_codec_dapm_routes
[] = {
143 {"Line Input", NULL
, "LIN"},
144 {"Line Input", NULL
, "RIN"},
146 {"Input Mixer", "Line Capture Switch", "Line Input"},
147 {"Input Mixer", "Mic Capture Switch", "MIC"},
149 {"ADC", NULL
, "Input Mixer"},
151 {"Output Mixer", "Bypass Switch", "Input Mixer"},
152 {"Output Mixer", "DAC Switch", "DAC"},
154 {"LOUT", NULL
, "Output Mixer"},
155 {"ROUT", NULL
, "Output Mixer"},
158 static int jz4740_codec_hw_params(struct snd_pcm_substream
*substream
,
159 struct snd_pcm_hw_params
*params
, struct snd_soc_dai
*dai
)
161 struct jz4740_codec
*jz4740_codec
= snd_soc_codec_get_drvdata(dai
->codec
);
164 switch (params_rate(params
)) {
196 val
<<= JZ4740_CODEC_2_SAMPLE_RATE_OFFSET
;
198 regmap_update_bits(jz4740_codec
->regmap
, JZ4740_REG_CODEC_2
,
199 JZ4740_CODEC_2_SAMPLE_RATE_MASK
, val
);
204 static const struct snd_soc_dai_ops jz4740_codec_dai_ops
= {
205 .hw_params
= jz4740_codec_hw_params
,
208 static struct snd_soc_dai_driver jz4740_codec_dai
= {
209 .name
= "jz4740-hifi",
211 .stream_name
= "Playback",
214 .rates
= SNDRV_PCM_RATE_8000_48000
,
215 .formats
= SNDRV_PCM_FMTBIT_S16_LE
| SNDRV_PCM_FMTBIT_S8
,
218 .stream_name
= "Capture",
221 .rates
= SNDRV_PCM_RATE_8000_48000
,
222 .formats
= SNDRV_PCM_FMTBIT_S16_LE
| SNDRV_PCM_FMTBIT_S8
,
224 .ops
= &jz4740_codec_dai_ops
,
225 .symmetric_rates
= 1,
228 static void jz4740_codec_wakeup(struct regmap
*regmap
)
230 regmap_update_bits(regmap
, JZ4740_REG_CODEC_1
,
231 JZ4740_CODEC_1_RESET
, JZ4740_CODEC_1_RESET
);
234 regmap_update_bits(regmap
, JZ4740_REG_CODEC_1
,
235 JZ4740_CODEC_1_SUSPEND
| JZ4740_CODEC_1_RESET
, 0);
237 regcache_sync(regmap
);
240 static int jz4740_codec_set_bias_level(struct snd_soc_codec
*codec
,
241 enum snd_soc_bias_level level
)
243 struct jz4740_codec
*jz4740_codec
= snd_soc_codec_get_drvdata(codec
);
244 struct regmap
*regmap
= jz4740_codec
->regmap
;
249 case SND_SOC_BIAS_ON
:
251 case SND_SOC_BIAS_PREPARE
:
252 mask
= JZ4740_CODEC_1_VREF_DISABLE
|
253 JZ4740_CODEC_1_VREF_AMP_DISABLE
|
254 JZ4740_CODEC_1_HEADPHONE_POWERDOWN_M
;
257 regmap_update_bits(regmap
, JZ4740_REG_CODEC_1
, mask
, value
);
259 case SND_SOC_BIAS_STANDBY
:
260 /* The only way to clear the suspend flag is to reset the codec */
261 if (codec
->dapm
.bias_level
== SND_SOC_BIAS_OFF
)
262 jz4740_codec_wakeup(regmap
);
264 mask
= JZ4740_CODEC_1_VREF_DISABLE
|
265 JZ4740_CODEC_1_VREF_AMP_DISABLE
|
266 JZ4740_CODEC_1_HEADPHONE_POWERDOWN_M
;
267 value
= JZ4740_CODEC_1_VREF_DISABLE
|
268 JZ4740_CODEC_1_VREF_AMP_DISABLE
|
269 JZ4740_CODEC_1_HEADPHONE_POWERDOWN_M
;
271 regmap_update_bits(regmap
, JZ4740_REG_CODEC_1
, mask
, value
);
273 case SND_SOC_BIAS_OFF
:
274 mask
= JZ4740_CODEC_1_SUSPEND
;
275 value
= JZ4740_CODEC_1_SUSPEND
;
277 regmap_update_bits(regmap
, JZ4740_REG_CODEC_1
, mask
, value
);
278 regcache_mark_dirty(regmap
);
284 codec
->dapm
.bias_level
= level
;
289 static int jz4740_codec_dev_probe(struct snd_soc_codec
*codec
)
291 struct jz4740_codec
*jz4740_codec
= snd_soc_codec_get_drvdata(codec
);
293 regmap_update_bits(jz4740_codec
->regmap
, JZ4740_REG_CODEC_1
,
294 JZ4740_CODEC_1_SW2_ENABLE
, JZ4740_CODEC_1_SW2_ENABLE
);
296 jz4740_codec_set_bias_level(codec
, SND_SOC_BIAS_STANDBY
);
301 static int jz4740_codec_dev_remove(struct snd_soc_codec
*codec
)
303 jz4740_codec_set_bias_level(codec
, SND_SOC_BIAS_OFF
);
308 #ifdef CONFIG_PM_SLEEP
310 static int jz4740_codec_suspend(struct snd_soc_codec
*codec
)
312 return jz4740_codec_set_bias_level(codec
, SND_SOC_BIAS_OFF
);
315 static int jz4740_codec_resume(struct snd_soc_codec
*codec
)
317 return jz4740_codec_set_bias_level(codec
, SND_SOC_BIAS_STANDBY
);
321 #define jz4740_codec_suspend NULL
322 #define jz4740_codec_resume NULL
325 static struct snd_soc_codec_driver soc_codec_dev_jz4740_codec
= {
326 .probe
= jz4740_codec_dev_probe
,
327 .remove
= jz4740_codec_dev_remove
,
328 .suspend
= jz4740_codec_suspend
,
329 .resume
= jz4740_codec_resume
,
330 .set_bias_level
= jz4740_codec_set_bias_level
,
332 .controls
= jz4740_codec_controls
,
333 .num_controls
= ARRAY_SIZE(jz4740_codec_controls
),
334 .dapm_widgets
= jz4740_codec_dapm_widgets
,
335 .num_dapm_widgets
= ARRAY_SIZE(jz4740_codec_dapm_widgets
),
336 .dapm_routes
= jz4740_codec_dapm_routes
,
337 .num_dapm_routes
= ARRAY_SIZE(jz4740_codec_dapm_routes
),
340 static const struct regmap_config jz4740_codec_regmap_config
= {
344 .max_register
= JZ4740_REG_CODEC_2
,
346 .reg_defaults
= jz4740_codec_reg_defaults
,
347 .num_reg_defaults
= ARRAY_SIZE(jz4740_codec_reg_defaults
),
348 .cache_type
= REGCACHE_RBTREE
,
351 static int jz4740_codec_probe(struct platform_device
*pdev
)
354 struct jz4740_codec
*jz4740_codec
;
355 struct resource
*mem
;
358 jz4740_codec
= devm_kzalloc(&pdev
->dev
, sizeof(*jz4740_codec
),
363 mem
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
364 base
= devm_ioremap_resource(&pdev
->dev
, mem
);
366 return PTR_ERR(base
);
368 jz4740_codec
->regmap
= devm_regmap_init_mmio(&pdev
->dev
, base
,
369 &jz4740_codec_regmap_config
);
370 if (IS_ERR(jz4740_codec
->regmap
))
371 return PTR_ERR(jz4740_codec
->regmap
);
373 platform_set_drvdata(pdev
, jz4740_codec
);
375 ret
= snd_soc_register_codec(&pdev
->dev
,
376 &soc_codec_dev_jz4740_codec
, &jz4740_codec_dai
, 1);
378 dev_err(&pdev
->dev
, "Failed to register codec\n");
383 static int jz4740_codec_remove(struct platform_device
*pdev
)
385 snd_soc_unregister_codec(&pdev
->dev
);
390 static struct platform_driver jz4740_codec_driver
= {
391 .probe
= jz4740_codec_probe
,
392 .remove
= jz4740_codec_remove
,
394 .name
= "jz4740-codec",
395 .owner
= THIS_MODULE
,
399 module_platform_driver(jz4740_codec_driver
);
401 MODULE_DESCRIPTION("JZ4740 SoC internal codec driver");
402 MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
403 MODULE_LICENSE("GPL v2");
404 MODULE_ALIAS("platform:jz4740-codec");