2 * Copyright © 2014 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 #ifndef _INTEL_GUC_FWIF_H
24 #define _INTEL_GUC_FWIF_H
26 #define GFXCORE_FAMILY_GEN9 12
27 #define GFXCORE_FAMILY_UNKNOWN 0x7fffffff
29 #define GUC_CTX_PRIORITY_KMD_HIGH 0
30 #define GUC_CTX_PRIORITY_HIGH 1
31 #define GUC_CTX_PRIORITY_KMD_NORMAL 2
32 #define GUC_CTX_PRIORITY_NORMAL 3
33 #define GUC_CTX_PRIORITY_NUM 4
35 #define GUC_MAX_GPU_CONTEXTS 1024
36 #define GUC_INVALID_CTX_ID GUC_MAX_GPU_CONTEXTS
38 #define GUC_RENDER_ENGINE 0
39 #define GUC_VIDEO_ENGINE 1
40 #define GUC_BLITTER_ENGINE 2
41 #define GUC_VIDEOENHANCE_ENGINE 3
42 #define GUC_VIDEO_ENGINE2 4
43 #define GUC_MAX_ENGINES_NUM (GUC_VIDEO_ENGINE2 + 1)
45 /* Work queue item header definitions */
46 #define WQ_STATUS_ACTIVE 1
47 #define WQ_STATUS_SUSPENDED 2
48 #define WQ_STATUS_CMD_ERROR 3
49 #define WQ_STATUS_ENGINE_ID_NOT_USED 4
50 #define WQ_STATUS_SUSPENDED_FROM_RESET 5
51 #define WQ_TYPE_SHIFT 0
52 #define WQ_TYPE_BATCH_BUF (0x1 << WQ_TYPE_SHIFT)
53 #define WQ_TYPE_PSEUDO (0x2 << WQ_TYPE_SHIFT)
54 #define WQ_TYPE_INORDER (0x3 << WQ_TYPE_SHIFT)
55 #define WQ_TARGET_SHIFT 10
56 #define WQ_LEN_SHIFT 16
57 #define WQ_NO_WCFLUSH_WAIT (1 << 27)
58 #define WQ_PRESENT_WORKLOAD (1 << 28)
59 #define WQ_WORKLOAD_SHIFT 29
60 #define WQ_WORKLOAD_GENERAL (0 << WQ_WORKLOAD_SHIFT)
61 #define WQ_WORKLOAD_GPGPU (1 << WQ_WORKLOAD_SHIFT)
62 #define WQ_WORKLOAD_TOUCH (2 << WQ_WORKLOAD_SHIFT)
64 #define WQ_RING_TAIL_SHIFT 20
65 #define WQ_RING_TAIL_MAX 0x7FF /* 2^11 QWords */
66 #define WQ_RING_TAIL_MASK (WQ_RING_TAIL_MAX << WQ_RING_TAIL_SHIFT)
68 #define GUC_DOORBELL_ENABLED 1
69 #define GUC_DOORBELL_DISABLED 0
71 #define GUC_CTX_DESC_ATTR_ACTIVE (1 << 0)
72 #define GUC_CTX_DESC_ATTR_PENDING_DB (1 << 1)
73 #define GUC_CTX_DESC_ATTR_KERNEL (1 << 2)
74 #define GUC_CTX_DESC_ATTR_PREEMPT (1 << 3)
75 #define GUC_CTX_DESC_ATTR_RESET (1 << 4)
76 #define GUC_CTX_DESC_ATTR_WQLOCKED (1 << 5)
77 #define GUC_CTX_DESC_ATTR_PCH (1 << 6)
78 #define GUC_CTX_DESC_ATTR_TERMINATED (1 << 7)
80 /* The guc control data is 10 DWORDs */
81 #define GUC_CTL_CTXINFO 0
82 #define GUC_CTL_CTXNUM_IN16_SHIFT 0
83 #define GUC_CTL_BASE_ADDR_SHIFT 12
85 #define GUC_CTL_ARAT_HIGH 1
86 #define GUC_CTL_ARAT_LOW 2
88 #define GUC_CTL_DEVICE_INFO 3
89 #define GUC_CTL_GTTYPE_SHIFT 0
90 #define GUC_CTL_COREFAMILY_SHIFT 7
92 #define GUC_CTL_LOG_PARAMS 4
93 #define GUC_LOG_VALID (1 << 0)
94 #define GUC_LOG_NOTIFY_ON_HALF_FULL (1 << 1)
95 #define GUC_LOG_ALLOC_IN_MEGABYTE (1 << 3)
96 #define GUC_LOG_CRASH_PAGES 1
97 #define GUC_LOG_CRASH_SHIFT 4
98 #define GUC_LOG_DPC_PAGES 7
99 #define GUC_LOG_DPC_SHIFT 6
100 #define GUC_LOG_ISR_PAGES 7
101 #define GUC_LOG_ISR_SHIFT 9
102 #define GUC_LOG_BUF_ADDR_SHIFT 12
104 #define GUC_CTL_PAGE_FAULT_CONTROL 5
107 #define GUC_CTL_WA_UK_BY_DRIVER (1 << 3)
109 #define GUC_CTL_FEATURE 7
110 #define GUC_CTL_VCS2_ENABLED (1 << 0)
111 #define GUC_CTL_KERNEL_SUBMISSIONS (1 << 1)
112 #define GUC_CTL_FEATURE2 (1 << 2)
113 #define GUC_CTL_POWER_GATING (1 << 3)
114 #define GUC_CTL_DISABLE_SCHEDULER (1 << 4)
115 #define GUC_CTL_PREEMPTION_LOG (1 << 5)
116 #define GUC_CTL_ENABLE_SLPC (1 << 7)
117 #define GUC_CTL_RESET_ON_PREMPT_FAILURE (1 << 8)
119 #define GUC_CTL_DEBUG 8
120 #define GUC_LOG_VERBOSITY_SHIFT 0
121 #define GUC_LOG_VERBOSITY_LOW (0 << GUC_LOG_VERBOSITY_SHIFT)
122 #define GUC_LOG_VERBOSITY_MED (1 << GUC_LOG_VERBOSITY_SHIFT)
123 #define GUC_LOG_VERBOSITY_HIGH (2 << GUC_LOG_VERBOSITY_SHIFT)
124 #define GUC_LOG_VERBOSITY_ULTRA (3 << GUC_LOG_VERBOSITY_SHIFT)
125 /* Verbosity range-check limits, without the shift */
126 #define GUC_LOG_VERBOSITY_MIN 0
127 #define GUC_LOG_VERBOSITY_MAX 3
128 #define GUC_LOG_VERBOSITY_MASK 0x0000000f
129 #define GUC_LOG_DESTINATION_MASK (3 << 4)
130 #define GUC_LOG_DISABLED (1 << 6)
131 #define GUC_PROFILE_ENABLED (1 << 7)
132 #define GUC_WQ_TRACK_ENABLED (1 << 8)
133 #define GUC_ADS_ENABLED (1 << 9)
134 #define GUC_DEBUG_RESERVED (1 << 10)
135 #define GUC_ADS_ADDR_SHIFT 11
136 #define GUC_ADS_ADDR_MASK 0xfffff800
138 #define GUC_CTL_RSRVD 9
140 #define GUC_CTL_MAX_DWORDS (SOFT_SCRATCH_COUNT - 2) /* [1..14] */
143 * DOC: GuC Firmware Layout
145 * The GuC firmware layout looks like this:
147 * +-------------------------------+
150 * | contains major/minor version |
151 * +-------------------------------+
153 * +-------------------------------+
155 * +-------------------------------+
157 * +-------------------------------+
159 * +-------------------------------+
161 * The firmware may or may not have modulus key and exponent data. The header,
162 * uCode and RSA signature are must-have components that will be used by driver.
163 * Length of each components, which is all in dwords, can be found in header.
164 * In the case that modulus and exponent are not present in fw, a.k.a truncated
165 * image, the length value still appears in header.
167 * Driver will do some basic fw size validation based on the following rules:
169 * 1. Header, uCode and RSA are must-have components.
170 * 2. All firmware components, if they present, are in the sequence illustrated
171 * in the layout table above.
172 * 3. Length info of each component can be found in header, in dwords.
173 * 4. Modulus and exponent key are not required by driver. They may not appear
174 * in fw. So driver will load a truncated firmware in this case.
176 * HuC firmware layout is same as GuC firmware.
178 * HuC firmware css header is different. However, the only difference is where
179 * the version information is saved. The uc_css_header is unified to support
180 * both. Driver should get HuC version from uc_css_header.huc_sw_version, while
181 * uc_css_header.guc_sw_version for GuC.
184 struct uc_css_header
{
185 uint32_t module_type
;
186 /* header_size includes all non-uCode bits, including css_header, rsa
187 * key, modulus key and exponent data. */
188 uint32_t header_size_dw
;
189 uint32_t header_version
;
191 uint32_t module_vendor
;
200 uint32_t size_dw
; /* uCode plus header_size_dw */
201 uint32_t key_size_dw
;
202 uint32_t modulus_size_dw
;
203 uint32_t exponent_size_dw
;
214 char buildnumber
[12];
217 uint32_t branch_client_version
;
225 uint32_t prod_preprod_fw
;
226 uint32_t reserved
[12];
227 uint32_t header_info
;
230 struct guc_doorbell_info
{
236 union guc_doorbell_qw
{
244 #define GUC_MAX_DOORBELLS 256
245 #define GUC_INVALID_DOORBELL_ID (GUC_MAX_DOORBELLS)
247 #define GUC_DB_SIZE (PAGE_SIZE)
248 #define GUC_WQ_SIZE (PAGE_SIZE * 2)
250 /* Work item for submitting workloads into work queue of GuC. */
258 struct guc_process_desc
{
272 /* engine id and context id is packed into guc_execlist_context.context_id*/
273 #define GUC_ELC_CTXID_OFFSET 0
274 #define GUC_ELC_ENGINE_OFFSET 29
276 /* The execlist context including software and HW information */
277 struct guc_execlist_context
{
284 u32 ring_next_free_location
;
285 u32 ring_current_tail_pointer_value
;
286 u8 engine_state_submit_value
;
287 u8 engine_state_wait_value
;
289 u16 engine_submit_queue_count
;
292 /*Context descriptor for communicating between uKernel and Driver*/
293 struct guc_context_desc
{
294 u32 sched_common_area
;
303 struct guc_execlist_context lrc
[GUC_MAX_ENGINES_NUM
];
309 u32 wq_sampled_tail_offset
;
310 u32 wq_total_submit_enqueues
;
326 #define GUC_FORCEWAKE_RENDER (1 << 0)
327 #define GUC_FORCEWAKE_MEDIA (1 << 1)
329 #define GUC_POWER_UNSPECIFIED 0
330 #define GUC_POWER_D0 1
331 #define GUC_POWER_D1 2
332 #define GUC_POWER_D2 3
333 #define GUC_POWER_D3 4
335 /* Scheduling policy settings */
337 /* Reset engine upon preempt failure */
338 #define POLICY_RESET_ENGINE (1<<0)
339 /* Preempt to idle on quantum expiry */
340 #define POLICY_PREEMPT_TO_IDLE (1<<1)
342 #define POLICY_MAX_NUM_WI 15
345 /* Time for one workload to execute. (in micro seconds) */
346 u32 execution_quantum
;
349 /* Time to wait for a preemption request to completed before issuing a
350 * reset. (in micro seconds). */
353 /* How much time to allow to run after the first fault is observed.
354 * Then preempt afterwards. (in micro seconds) */
361 struct guc_policies
{
362 struct guc_policy policy
[GUC_CTX_PRIORITY_NUM
][GUC_MAX_ENGINES_NUM
];
364 /* In micro seconds. How much time to allow before DPC processing is
365 * called back via interrupt (to prevent DPC queue drain starving).
366 * Typically 1000s of micro seconds (example only, not granularity). */
367 u32 dpc_promote_time
;
369 /* Must be set to take these new values. */
372 /* Max number of WIs to process per call. A large value may keep CS
374 u32 max_num_work_items
;
379 /* GuC MMIO reg state struct */
381 #define GUC_REGSET_FLAGS_NONE 0x0
382 #define GUC_REGSET_POWERCYCLE 0x1
383 #define GUC_REGSET_MASKED 0x2
384 #define GUC_REGSET_ENGINERESET 0x4
385 #define GUC_REGSET_SAVE_DEFAULT_VALUE 0x8
386 #define GUC_REGSET_SAVE_CURRENT_VALUE 0x10
388 #define GUC_REGSET_MAX_REGISTERS 25
389 #define GUC_MMIO_WHITE_LIST_START 0x24d0
390 #define GUC_MMIO_WHITE_LIST_MAX 12
391 #define GUC_S3_SAVE_SPACE_PAGES 10
393 struct guc_mmio_regset
{
398 } registers
[GUC_REGSET_MAX_REGISTERS
];
401 u32 number_of_registers
;
404 struct guc_mmio_reg_state
{
405 struct guc_mmio_regset global_reg
;
406 struct guc_mmio_regset engine_reg
[GUC_MAX_ENGINES_NUM
];
408 /* MMIO registers that are set as non privileged */
411 u32 offsets
[GUC_MMIO_WHITE_LIST_MAX
];
413 } mmio_white_list
[GUC_MAX_ENGINES_NUM
];
416 /* GuC Additional Data Struct */
420 u32 reg_state_buffer
;
421 u32 golden_context_lrca
;
422 u32 scheduler_policies
;
424 u32 eng_state_size
[GUC_MAX_ENGINES_NUM
];
428 /* GuC logging structures */
430 enum guc_log_buffer_type
{
433 GUC_CRASH_DUMP_LOG_BUFFER
,
438 * DOC: GuC Log buffer Layout
440 * Page0 +-------------------------------+
441 * | ISR state header (32 bytes) |
442 * | DPC state header |
443 * | Crash dump state header |
444 * Page1 +-------------------------------+
446 * Page9 +-------------------------------+
448 * Page17 +-------------------------------+
449 * | Crash Dump logs |
450 * +-------------------------------+
452 * Below state structure is used for coordination of retrieval of GuC firmware
453 * logs. Separate state is maintained for each log buffer type.
454 * read_ptr points to the location where i915 read last in log buffer and
455 * is read only for GuC firmware. write_ptr is incremented by GuC with number
456 * of bytes written for each log entry and is read only for i915.
457 * When any type of log buffer becomes half full, GuC sends a flush interrupt.
458 * GuC firmware expects that while it is writing to 2nd half of the buffer,
459 * first half would get consumed by Host and then get a flush completed
460 * acknowledgment from Host, so that it does not end up doing any overwrite
461 * causing loss of logs. So when buffer gets half filled & i915 has requested
462 * for interrupt, GuC will set flush_to_file field, set the sampled_write_ptr
463 * to the value of write_ptr and raise the interrupt.
464 * On receiving the interrupt i915 should read the buffer, clear flush_to_file
465 * field and also update read_ptr with the value of sample_write_ptr, before
466 * sending an acknowledgment to GuC. marker & version fields are for internal
467 * usage of GuC and opaque to i915. buffer_full_cnt field is incremented every
468 * time GuC detects the log buffer overflow.
470 struct guc_log_buffer_state
{
475 u32 sampled_write_ptr
;
479 u32 buffer_full_cnt
:4;
487 union guc_log_control
{
489 u32 logging_enabled
:1;
497 /* This Action will be programmed in C180 - SOFT_SCRATCH_O_REG */
498 enum intel_guc_action
{
499 INTEL_GUC_ACTION_DEFAULT
= 0x0,
500 INTEL_GUC_ACTION_SAMPLE_FORCEWAKE
= 0x6,
501 INTEL_GUC_ACTION_ALLOCATE_DOORBELL
= 0x10,
502 INTEL_GUC_ACTION_DEALLOCATE_DOORBELL
= 0x20,
503 INTEL_GUC_ACTION_LOG_BUFFER_FILE_FLUSH_COMPLETE
= 0x30,
504 INTEL_GUC_ACTION_FORCE_LOG_BUFFER_FLUSH
= 0x302,
505 INTEL_GUC_ACTION_ENTER_S_STATE
= 0x501,
506 INTEL_GUC_ACTION_EXIT_S_STATE
= 0x502,
507 INTEL_GUC_ACTION_SLPC_REQUEST
= 0x3003,
508 INTEL_GUC_ACTION_AUTHENTICATE_HUC
= 0x4000,
509 INTEL_GUC_ACTION_UK_LOG_ENABLE_LOGGING
= 0x0E000,
510 INTEL_GUC_ACTION_LIMIT
514 * The GuC sends its response to a command by overwriting the
515 * command in SS0. The response is distinguishable from a command
516 * by the fact that all the MASK bits are set. The remaining bits
519 #define INTEL_GUC_RECV_MASK ((u32)0xF0000000)
520 #define INTEL_GUC_RECV_IS_RESPONSE(x) ((u32)(x) >= INTEL_GUC_RECV_MASK)
521 #define INTEL_GUC_RECV_STATUS(x) (INTEL_GUC_RECV_MASK | (x))
523 /* GUC will return status back to SOFT_SCRATCH_O_REG */
524 enum intel_guc_status
{
525 INTEL_GUC_STATUS_SUCCESS
= INTEL_GUC_RECV_STATUS(0x0),
526 INTEL_GUC_STATUS_ALLOCATE_DOORBELL_FAIL
= INTEL_GUC_RECV_STATUS(0x10),
527 INTEL_GUC_STATUS_DEALLOCATE_DOORBELL_FAIL
= INTEL_GUC_RECV_STATUS(0x20),
528 INTEL_GUC_STATUS_GENERIC_FAIL
= INTEL_GUC_RECV_STATUS(0x0000F000)
531 /* This action will be programmed in C1BC - SOFT_SCRATCH_15_REG */
532 enum intel_guc_recv_message
{
533 INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED
= BIT(1),
534 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER
= BIT(3)