2 * Freescale FlexTimer Module (FTM) PWM Driver
4 * Copyright 2012-2013 Freescale Semiconductor, Inc.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
12 #include <linux/clk.h>
13 #include <linux/err.h>
15 #include <linux/kernel.h>
16 #include <linux/module.h>
17 #include <linux/mutex.h>
18 #include <linux/of_address.h>
19 #include <linux/platform_device.h>
21 #include <linux/pwm.h>
22 #include <linux/regmap.h>
23 #include <linux/slab.h>
26 #define FTM_SC_CLK_MASK_SHIFT 3
27 #define FTM_SC_CLK_MASK (3 << FTM_SC_CLK_MASK_SHIFT)
28 #define FTM_SC_CLK(c) (((c) + 1) << FTM_SC_CLK_MASK_SHIFT)
29 #define FTM_SC_PS_MASK 0x7
34 #define FTM_CSC_BASE 0x0C
35 #define FTM_CSC_MSB BIT(5)
36 #define FTM_CSC_MSA BIT(4)
37 #define FTM_CSC_ELSB BIT(3)
38 #define FTM_CSC_ELSA BIT(2)
39 #define FTM_CSC(_channel) (FTM_CSC_BASE + ((_channel) * 8))
41 #define FTM_CV_BASE 0x10
42 #define FTM_CV(_channel) (FTM_CV_BASE + ((_channel) * 8))
44 #define FTM_CNTIN 0x4C
45 #define FTM_STATUS 0x50
48 #define FTM_MODE_FTMEN BIT(0)
49 #define FTM_MODE_INIT BIT(2)
50 #define FTM_MODE_PWMSYNC BIT(3)
53 #define FTM_OUTINIT 0x5C
54 #define FTM_OUTMASK 0x60
55 #define FTM_COMBINE 0x64
56 #define FTM_DEADTIME 0x68
57 #define FTM_EXTTRIG 0x6C
60 #define FTM_FILTER 0x78
61 #define FTM_FLTCTRL 0x7C
62 #define FTM_QDCTRL 0x80
64 #define FTM_FLTPOL 0x88
65 #define FTM_SYNCONF 0x8C
66 #define FTM_INVCTRL 0x90
67 #define FTM_SWOCTRL 0x94
68 #define FTM_PWMLOAD 0x98
83 unsigned int cnt_select
;
86 struct regmap
*regmap
;
90 struct clk
*clk
[FSL_PWM_CLK_MAX
];
93 static inline struct fsl_pwm_chip
*to_fsl_chip(struct pwm_chip
*chip
)
95 return container_of(chip
, struct fsl_pwm_chip
, chip
);
98 static int fsl_pwm_request(struct pwm_chip
*chip
, struct pwm_device
*pwm
)
100 struct fsl_pwm_chip
*fpc
= to_fsl_chip(chip
);
102 return clk_prepare_enable(fpc
->clk
[FSL_PWM_CLK_SYS
]);
105 static void fsl_pwm_free(struct pwm_chip
*chip
, struct pwm_device
*pwm
)
107 struct fsl_pwm_chip
*fpc
= to_fsl_chip(chip
);
109 clk_disable_unprepare(fpc
->clk
[FSL_PWM_CLK_SYS
]);
112 static int fsl_pwm_calculate_default_ps(struct fsl_pwm_chip
*fpc
,
113 enum fsl_pwm_clk index
)
115 unsigned long sys_rate
, cnt_rate
;
116 unsigned long long ratio
;
118 sys_rate
= clk_get_rate(fpc
->clk
[FSL_PWM_CLK_SYS
]);
122 cnt_rate
= clk_get_rate(fpc
->clk
[fpc
->cnt_select
]);
127 case FSL_PWM_CLK_SYS
:
130 case FSL_PWM_CLK_FIX
:
131 ratio
= 2 * cnt_rate
- 1;
132 do_div(ratio
, sys_rate
);
135 case FSL_PWM_CLK_EXT
:
136 ratio
= 4 * cnt_rate
- 1;
137 do_div(ratio
, sys_rate
);
147 static unsigned long fsl_pwm_calculate_cycles(struct fsl_pwm_chip
*fpc
,
148 unsigned long period_ns
)
150 unsigned long long c
, c0
;
152 c
= clk_get_rate(fpc
->clk
[fpc
->cnt_select
]);
154 do_div(c
, 1000000000UL);
158 do_div(c0
, (1 << fpc
->clk_ps
));
160 return (unsigned long)c0
;
161 } while (++fpc
->clk_ps
< 8);
166 static unsigned long fsl_pwm_calculate_period_cycles(struct fsl_pwm_chip
*fpc
,
167 unsigned long period_ns
,
168 enum fsl_pwm_clk index
)
172 ret
= fsl_pwm_calculate_default_ps(fpc
, index
);
174 dev_err(fpc
->chip
.dev
,
175 "failed to calculate default prescaler: %d\n",
180 return fsl_pwm_calculate_cycles(fpc
, period_ns
);
183 static unsigned long fsl_pwm_calculate_period(struct fsl_pwm_chip
*fpc
,
184 unsigned long period_ns
)
186 enum fsl_pwm_clk m0
, m1
;
187 unsigned long fix_rate
, ext_rate
, cycles
;
189 cycles
= fsl_pwm_calculate_period_cycles(fpc
, period_ns
,
192 fpc
->cnt_select
= FSL_PWM_CLK_SYS
;
196 fix_rate
= clk_get_rate(fpc
->clk
[FSL_PWM_CLK_FIX
]);
197 ext_rate
= clk_get_rate(fpc
->clk
[FSL_PWM_CLK_EXT
]);
199 if (fix_rate
> ext_rate
) {
200 m0
= FSL_PWM_CLK_FIX
;
201 m1
= FSL_PWM_CLK_EXT
;
203 m0
= FSL_PWM_CLK_EXT
;
204 m1
= FSL_PWM_CLK_FIX
;
207 cycles
= fsl_pwm_calculate_period_cycles(fpc
, period_ns
, m0
);
209 fpc
->cnt_select
= m0
;
213 fpc
->cnt_select
= m1
;
215 return fsl_pwm_calculate_period_cycles(fpc
, period_ns
, m1
);
218 static unsigned long fsl_pwm_calculate_duty(struct fsl_pwm_chip
*fpc
,
219 unsigned long period_ns
,
220 unsigned long duty_ns
)
222 unsigned long long duty
;
225 regmap_read(fpc
->regmap
, FTM_MOD
, &val
);
226 duty
= (unsigned long long)duty_ns
* (val
+ 1);
227 do_div(duty
, period_ns
);
229 return (unsigned long)duty
;
232 static int fsl_pwm_config(struct pwm_chip
*chip
, struct pwm_device
*pwm
,
233 int duty_ns
, int period_ns
)
235 struct fsl_pwm_chip
*fpc
= to_fsl_chip(chip
);
238 mutex_lock(&fpc
->lock
);
241 * The Freescale FTM controller supports only a single period for
242 * all PWM channels, therefore incompatible changes need to be
245 if (fpc
->period_ns
&& fpc
->period_ns
!= period_ns
) {
246 dev_err(fpc
->chip
.dev
,
247 "conflicting period requested for PWM %u\n",
249 mutex_unlock(&fpc
->lock
);
253 if (!fpc
->period_ns
&& duty_ns
) {
254 period
= fsl_pwm_calculate_period(fpc
, period_ns
);
256 dev_err(fpc
->chip
.dev
, "failed to calculate period\n");
257 mutex_unlock(&fpc
->lock
);
261 regmap_update_bits(fpc
->regmap
, FTM_SC
, FTM_SC_PS_MASK
,
263 regmap_write(fpc
->regmap
, FTM_MOD
, period
- 1);
265 fpc
->period_ns
= period_ns
;
268 mutex_unlock(&fpc
->lock
);
270 duty
= fsl_pwm_calculate_duty(fpc
, period_ns
, duty_ns
);
272 regmap_write(fpc
->regmap
, FTM_CSC(pwm
->hwpwm
),
273 FTM_CSC_MSB
| FTM_CSC_ELSB
);
274 regmap_write(fpc
->regmap
, FTM_CV(pwm
->hwpwm
), duty
);
279 static int fsl_pwm_set_polarity(struct pwm_chip
*chip
,
280 struct pwm_device
*pwm
,
281 enum pwm_polarity polarity
)
283 struct fsl_pwm_chip
*fpc
= to_fsl_chip(chip
);
286 regmap_read(fpc
->regmap
, FTM_POL
, &val
);
288 if (polarity
== PWM_POLARITY_INVERSED
)
289 val
|= BIT(pwm
->hwpwm
);
291 val
&= ~BIT(pwm
->hwpwm
);
293 regmap_write(fpc
->regmap
, FTM_POL
, val
);
298 static int fsl_counter_clock_enable(struct fsl_pwm_chip
*fpc
)
302 /* select counter clock source */
303 regmap_update_bits(fpc
->regmap
, FTM_SC
, FTM_SC_CLK_MASK
,
304 FTM_SC_CLK(fpc
->cnt_select
));
306 ret
= clk_prepare_enable(fpc
->clk
[fpc
->cnt_select
]);
310 ret
= clk_prepare_enable(fpc
->clk
[FSL_PWM_CLK_CNTEN
]);
312 clk_disable_unprepare(fpc
->clk
[fpc
->cnt_select
]);
319 static int fsl_pwm_enable(struct pwm_chip
*chip
, struct pwm_device
*pwm
)
321 struct fsl_pwm_chip
*fpc
= to_fsl_chip(chip
);
324 mutex_lock(&fpc
->lock
);
325 regmap_update_bits(fpc
->regmap
, FTM_OUTMASK
, BIT(pwm
->hwpwm
), 0);
327 ret
= fsl_counter_clock_enable(fpc
);
328 mutex_unlock(&fpc
->lock
);
333 static void fsl_pwm_disable(struct pwm_chip
*chip
, struct pwm_device
*pwm
)
335 struct fsl_pwm_chip
*fpc
= to_fsl_chip(chip
);
338 mutex_lock(&fpc
->lock
);
339 regmap_update_bits(fpc
->regmap
, FTM_OUTMASK
, BIT(pwm
->hwpwm
),
342 clk_disable_unprepare(fpc
->clk
[FSL_PWM_CLK_CNTEN
]);
343 clk_disable_unprepare(fpc
->clk
[fpc
->cnt_select
]);
345 regmap_read(fpc
->regmap
, FTM_OUTMASK
, &val
);
346 if ((val
& 0xFF) == 0xFF)
349 mutex_unlock(&fpc
->lock
);
352 static const struct pwm_ops fsl_pwm_ops
= {
353 .request
= fsl_pwm_request
,
354 .free
= fsl_pwm_free
,
355 .config
= fsl_pwm_config
,
356 .set_polarity
= fsl_pwm_set_polarity
,
357 .enable
= fsl_pwm_enable
,
358 .disable
= fsl_pwm_disable
,
359 .owner
= THIS_MODULE
,
362 static int fsl_pwm_init(struct fsl_pwm_chip
*fpc
)
366 ret
= clk_prepare_enable(fpc
->clk
[FSL_PWM_CLK_SYS
]);
370 regmap_write(fpc
->regmap
, FTM_CNTIN
, 0x00);
371 regmap_write(fpc
->regmap
, FTM_OUTINIT
, 0x00);
372 regmap_write(fpc
->regmap
, FTM_OUTMASK
, 0xFF);
374 clk_disable_unprepare(fpc
->clk
[FSL_PWM_CLK_SYS
]);
379 static bool fsl_pwm_volatile_reg(struct device
*dev
, unsigned int reg
)
388 static const struct regmap_config fsl_pwm_regmap_config
= {
393 .max_register
= FTM_PWMLOAD
,
394 .volatile_reg
= fsl_pwm_volatile_reg
,
395 .cache_type
= REGCACHE_FLAT
,
398 static int fsl_pwm_probe(struct platform_device
*pdev
)
400 struct fsl_pwm_chip
*fpc
;
401 struct resource
*res
;
405 fpc
= devm_kzalloc(&pdev
->dev
, sizeof(*fpc
), GFP_KERNEL
);
409 mutex_init(&fpc
->lock
);
411 fpc
->chip
.dev
= &pdev
->dev
;
413 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
414 base
= devm_ioremap_resource(&pdev
->dev
, res
);
416 return PTR_ERR(base
);
418 fpc
->regmap
= devm_regmap_init_mmio_clk(&pdev
->dev
, "ftm_sys", base
,
419 &fsl_pwm_regmap_config
);
420 if (IS_ERR(fpc
->regmap
)) {
421 dev_err(&pdev
->dev
, "regmap init failed\n");
422 return PTR_ERR(fpc
->regmap
);
425 fpc
->clk
[FSL_PWM_CLK_SYS
] = devm_clk_get(&pdev
->dev
, "ftm_sys");
426 if (IS_ERR(fpc
->clk
[FSL_PWM_CLK_SYS
])) {
427 dev_err(&pdev
->dev
, "failed to get \"ftm_sys\" clock\n");
428 return PTR_ERR(fpc
->clk
[FSL_PWM_CLK_SYS
]);
431 fpc
->clk
[FSL_PWM_CLK_FIX
] = devm_clk_get(fpc
->chip
.dev
, "ftm_fix");
432 if (IS_ERR(fpc
->clk
[FSL_PWM_CLK_FIX
]))
433 return PTR_ERR(fpc
->clk
[FSL_PWM_CLK_FIX
]);
435 fpc
->clk
[FSL_PWM_CLK_EXT
] = devm_clk_get(fpc
->chip
.dev
, "ftm_ext");
436 if (IS_ERR(fpc
->clk
[FSL_PWM_CLK_EXT
]))
437 return PTR_ERR(fpc
->clk
[FSL_PWM_CLK_EXT
]);
439 fpc
->clk
[FSL_PWM_CLK_CNTEN
] =
440 devm_clk_get(fpc
->chip
.dev
, "ftm_cnt_clk_en");
441 if (IS_ERR(fpc
->clk
[FSL_PWM_CLK_CNTEN
]))
442 return PTR_ERR(fpc
->clk
[FSL_PWM_CLK_CNTEN
]);
444 fpc
->chip
.ops
= &fsl_pwm_ops
;
445 fpc
->chip
.of_xlate
= of_pwm_xlate_with_flags
;
446 fpc
->chip
.of_pwm_n_cells
= 3;
449 fpc
->chip
.can_sleep
= true;
451 ret
= pwmchip_add(&fpc
->chip
);
453 dev_err(&pdev
->dev
, "failed to add PWM chip: %d\n", ret
);
457 platform_set_drvdata(pdev
, fpc
);
459 return fsl_pwm_init(fpc
);
462 static int fsl_pwm_remove(struct platform_device
*pdev
)
464 struct fsl_pwm_chip
*fpc
= platform_get_drvdata(pdev
);
466 return pwmchip_remove(&fpc
->chip
);
469 #ifdef CONFIG_PM_SLEEP
470 static int fsl_pwm_suspend(struct device
*dev
)
472 struct fsl_pwm_chip
*fpc
= dev_get_drvdata(dev
);
475 regcache_cache_only(fpc
->regmap
, true);
476 regcache_mark_dirty(fpc
->regmap
);
478 for (i
= 0; i
< fpc
->chip
.npwm
; i
++) {
479 struct pwm_device
*pwm
= &fpc
->chip
.pwms
[i
];
481 if (!test_bit(PWMF_REQUESTED
, &pwm
->flags
))
484 clk_disable_unprepare(fpc
->clk
[FSL_PWM_CLK_SYS
]);
486 if (!pwm_is_enabled(pwm
))
489 clk_disable_unprepare(fpc
->clk
[FSL_PWM_CLK_CNTEN
]);
490 clk_disable_unprepare(fpc
->clk
[fpc
->cnt_select
]);
496 static int fsl_pwm_resume(struct device
*dev
)
498 struct fsl_pwm_chip
*fpc
= dev_get_drvdata(dev
);
501 for (i
= 0; i
< fpc
->chip
.npwm
; i
++) {
502 struct pwm_device
*pwm
= &fpc
->chip
.pwms
[i
];
504 if (!test_bit(PWMF_REQUESTED
, &pwm
->flags
))
507 clk_prepare_enable(fpc
->clk
[FSL_PWM_CLK_SYS
]);
509 if (!pwm_is_enabled(pwm
))
512 clk_prepare_enable(fpc
->clk
[fpc
->cnt_select
]);
513 clk_prepare_enable(fpc
->clk
[FSL_PWM_CLK_CNTEN
]);
516 /* restore all registers from cache */
517 regcache_cache_only(fpc
->regmap
, false);
518 regcache_sync(fpc
->regmap
);
524 static const struct dev_pm_ops fsl_pwm_pm_ops
= {
525 SET_SYSTEM_SLEEP_PM_OPS(fsl_pwm_suspend
, fsl_pwm_resume
)
528 static const struct of_device_id fsl_pwm_dt_ids
[] = {
529 { .compatible
= "fsl,vf610-ftm-pwm", },
532 MODULE_DEVICE_TABLE(of
, fsl_pwm_dt_ids
);
534 static struct platform_driver fsl_pwm_driver
= {
536 .name
= "fsl-ftm-pwm",
537 .of_match_table
= fsl_pwm_dt_ids
,
538 .pm
= &fsl_pwm_pm_ops
,
540 .probe
= fsl_pwm_probe
,
541 .remove
= fsl_pwm_remove
,
543 module_platform_driver(fsl_pwm_driver
);
545 MODULE_DESCRIPTION("Freescale FlexTimer Module PWM Driver");
546 MODULE_AUTHOR("Xiubo Li <Li.Xiubo@freescale.com>");
547 MODULE_ALIAS("platform:fsl-ftm-pwm");
548 MODULE_LICENSE("GPL");