2 * linux/drivers/net/ethernet/ethoc.c
4 * Copyright (C) 2007-2008 Avionic Design Development GmbH
5 * Copyright (C) 2008-2009 Avionic Design GmbH
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
11 * Written by Thierry Reding <thierry.reding@avionic-design.de>
14 #include <linux/dma-mapping.h>
15 #include <linux/etherdevice.h>
16 #include <linux/clk.h>
17 #include <linux/crc32.h>
18 #include <linux/interrupt.h>
20 #include <linux/mii.h>
21 #include <linux/phy.h>
22 #include <linux/platform_device.h>
23 #include <linux/sched.h>
24 #include <linux/slab.h>
26 #include <linux/module.h>
27 #include <net/ethoc.h>
29 static int buffer_size
= 0x8000; /* 32 KBytes */
30 module_param(buffer_size
, int, 0);
31 MODULE_PARM_DESC(buffer_size
, "DMA buffer allocation size");
33 /* register offsets */
35 #define INT_SOURCE 0x04
40 #define PACKETLEN 0x18
42 #define TX_BD_NUM 0x20
43 #define CTRLMODER 0x24
45 #define MIICOMMAND 0x2c
46 #define MIIADDRESS 0x30
47 #define MIITX_DATA 0x34
48 #define MIIRX_DATA 0x38
49 #define MIISTATUS 0x3c
50 #define MAC_ADDR0 0x40
51 #define MAC_ADDR1 0x44
52 #define ETH_HASH0 0x48
53 #define ETH_HASH1 0x4c
54 #define ETH_TXCTRL 0x50
58 #define MODER_RXEN (1 << 0) /* receive enable */
59 #define MODER_TXEN (1 << 1) /* transmit enable */
60 #define MODER_NOPRE (1 << 2) /* no preamble */
61 #define MODER_BRO (1 << 3) /* broadcast address */
62 #define MODER_IAM (1 << 4) /* individual address mode */
63 #define MODER_PRO (1 << 5) /* promiscuous mode */
64 #define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
65 #define MODER_LOOP (1 << 7) /* loopback */
66 #define MODER_NBO (1 << 8) /* no back-off */
67 #define MODER_EDE (1 << 9) /* excess defer enable */
68 #define MODER_FULLD (1 << 10) /* full duplex */
69 #define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
70 #define MODER_DCRC (1 << 12) /* delayed CRC enable */
71 #define MODER_CRC (1 << 13) /* CRC enable */
72 #define MODER_HUGE (1 << 14) /* huge packets enable */
73 #define MODER_PAD (1 << 15) /* padding enabled */
74 #define MODER_RSM (1 << 16) /* receive small packets */
76 /* interrupt source and mask registers */
77 #define INT_MASK_TXF (1 << 0) /* transmit frame */
78 #define INT_MASK_TXE (1 << 1) /* transmit error */
79 #define INT_MASK_RXF (1 << 2) /* receive frame */
80 #define INT_MASK_RXE (1 << 3) /* receive error */
81 #define INT_MASK_BUSY (1 << 4)
82 #define INT_MASK_TXC (1 << 5) /* transmit control frame */
83 #define INT_MASK_RXC (1 << 6) /* receive control frame */
85 #define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
86 #define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
88 #define INT_MASK_ALL ( \
89 INT_MASK_TXF | INT_MASK_TXE | \
90 INT_MASK_RXF | INT_MASK_RXE | \
91 INT_MASK_TXC | INT_MASK_RXC | \
95 /* packet length register */
96 #define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
97 #define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
98 #define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
101 /* transmit buffer number register */
102 #define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
104 /* control module mode register */
105 #define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
106 #define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
107 #define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
109 /* MII mode register */
110 #define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
111 #define MIIMODER_NOPRE (1 << 8) /* no preamble */
113 /* MII command register */
114 #define MIICOMMAND_SCAN (1 << 0) /* scan status */
115 #define MIICOMMAND_READ (1 << 1) /* read status */
116 #define MIICOMMAND_WRITE (1 << 2) /* write control data */
118 /* MII address register */
119 #define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
120 #define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
121 #define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
122 MIIADDRESS_RGAD(reg))
124 /* MII transmit data register */
125 #define MIITX_DATA_VAL(x) ((x) & 0xffff)
127 /* MII receive data register */
128 #define MIIRX_DATA_VAL(x) ((x) & 0xffff)
130 /* MII status register */
131 #define MIISTATUS_LINKFAIL (1 << 0)
132 #define MIISTATUS_BUSY (1 << 1)
133 #define MIISTATUS_INVALID (1 << 2)
135 /* TX buffer descriptor */
136 #define TX_BD_CS (1 << 0) /* carrier sense lost */
137 #define TX_BD_DF (1 << 1) /* defer indication */
138 #define TX_BD_LC (1 << 2) /* late collision */
139 #define TX_BD_RL (1 << 3) /* retransmission limit */
140 #define TX_BD_RETRY_MASK (0x00f0)
141 #define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
142 #define TX_BD_UR (1 << 8) /* transmitter underrun */
143 #define TX_BD_CRC (1 << 11) /* TX CRC enable */
144 #define TX_BD_PAD (1 << 12) /* pad enable for short packets */
145 #define TX_BD_WRAP (1 << 13)
146 #define TX_BD_IRQ (1 << 14) /* interrupt request enable */
147 #define TX_BD_READY (1 << 15) /* TX buffer ready */
148 #define TX_BD_LEN(x) (((x) & 0xffff) << 16)
149 #define TX_BD_LEN_MASK (0xffff << 16)
151 #define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
152 TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
154 /* RX buffer descriptor */
155 #define RX_BD_LC (1 << 0) /* late collision */
156 #define RX_BD_CRC (1 << 1) /* RX CRC error */
157 #define RX_BD_SF (1 << 2) /* short frame */
158 #define RX_BD_TL (1 << 3) /* too long */
159 #define RX_BD_DN (1 << 4) /* dribble nibble */
160 #define RX_BD_IS (1 << 5) /* invalid symbol */
161 #define RX_BD_OR (1 << 6) /* receiver overrun */
162 #define RX_BD_MISS (1 << 7)
163 #define RX_BD_CF (1 << 8) /* control frame */
164 #define RX_BD_WRAP (1 << 13)
165 #define RX_BD_IRQ (1 << 14) /* interrupt request enable */
166 #define RX_BD_EMPTY (1 << 15)
167 #define RX_BD_LEN(x) (((x) & 0xffff) << 16)
169 #define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
170 RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
172 #define ETHOC_BUFSIZ 1536
173 #define ETHOC_ZLEN 64
174 #define ETHOC_BD_BASE 0x400
175 #define ETHOC_TIMEOUT (HZ / 2)
176 #define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
179 * struct ethoc - driver-private device structure
180 * @iobase: pointer to I/O memory region
181 * @membase: pointer to buffer memory region
182 * @dma_alloc: dma allocated buffer size
183 * @io_region_size: I/O memory region size
184 * @num_bd: number of buffer descriptors
185 * @num_tx: number of send buffers
186 * @cur_tx: last send buffer written
187 * @dty_tx: last buffer actually sent
188 * @num_rx: number of receive buffers
189 * @cur_rx: current receive buffer
190 * @vma: pointer to array of virtual memory addresses for buffers
191 * @netdev: pointer to network device structure
192 * @napi: NAPI structure
193 * @msg_enable: device state flags
195 * @mdio: MDIO bus for PHY access
196 * @phy_id: address of attached PHY
199 void __iomem
*iobase
;
200 void __iomem
*membase
;
202 resource_size_t io_region_size
;
215 struct net_device
*netdev
;
216 struct napi_struct napi
;
221 struct mii_bus
*mdio
;
227 * struct ethoc_bd - buffer descriptor
228 * @stat: buffer statistics
229 * @addr: physical memory address
236 static inline u32
ethoc_read(struct ethoc
*dev
, loff_t offset
)
239 return ioread32be(dev
->iobase
+ offset
);
241 return ioread32(dev
->iobase
+ offset
);
244 static inline void ethoc_write(struct ethoc
*dev
, loff_t offset
, u32 data
)
247 iowrite32be(data
, dev
->iobase
+ offset
);
249 iowrite32(data
, dev
->iobase
+ offset
);
252 static inline void ethoc_read_bd(struct ethoc
*dev
, int index
,
255 loff_t offset
= ETHOC_BD_BASE
+ (index
* sizeof(struct ethoc_bd
));
256 bd
->stat
= ethoc_read(dev
, offset
+ 0);
257 bd
->addr
= ethoc_read(dev
, offset
+ 4);
260 static inline void ethoc_write_bd(struct ethoc
*dev
, int index
,
261 const struct ethoc_bd
*bd
)
263 loff_t offset
= ETHOC_BD_BASE
+ (index
* sizeof(struct ethoc_bd
));
264 ethoc_write(dev
, offset
+ 0, bd
->stat
);
265 ethoc_write(dev
, offset
+ 4, bd
->addr
);
268 static inline void ethoc_enable_irq(struct ethoc
*dev
, u32 mask
)
270 u32 imask
= ethoc_read(dev
, INT_MASK
);
272 ethoc_write(dev
, INT_MASK
, imask
);
275 static inline void ethoc_disable_irq(struct ethoc
*dev
, u32 mask
)
277 u32 imask
= ethoc_read(dev
, INT_MASK
);
279 ethoc_write(dev
, INT_MASK
, imask
);
282 static inline void ethoc_ack_irq(struct ethoc
*dev
, u32 mask
)
284 ethoc_write(dev
, INT_SOURCE
, mask
);
287 static inline void ethoc_enable_rx_and_tx(struct ethoc
*dev
)
289 u32 mode
= ethoc_read(dev
, MODER
);
290 mode
|= MODER_RXEN
| MODER_TXEN
;
291 ethoc_write(dev
, MODER
, mode
);
294 static inline void ethoc_disable_rx_and_tx(struct ethoc
*dev
)
296 u32 mode
= ethoc_read(dev
, MODER
);
297 mode
&= ~(MODER_RXEN
| MODER_TXEN
);
298 ethoc_write(dev
, MODER
, mode
);
301 static int ethoc_init_ring(struct ethoc
*dev
, unsigned long mem_start
)
311 ethoc_write(dev
, TX_BD_NUM
, dev
->num_tx
);
313 /* setup transmission buffers */
315 bd
.stat
= TX_BD_IRQ
| TX_BD_CRC
;
318 for (i
= 0; i
< dev
->num_tx
; i
++) {
319 if (i
== dev
->num_tx
- 1)
320 bd
.stat
|= TX_BD_WRAP
;
322 ethoc_write_bd(dev
, i
, &bd
);
323 bd
.addr
+= ETHOC_BUFSIZ
;
329 bd
.stat
= RX_BD_EMPTY
| RX_BD_IRQ
;
331 for (i
= 0; i
< dev
->num_rx
; i
++) {
332 if (i
== dev
->num_rx
- 1)
333 bd
.stat
|= RX_BD_WRAP
;
335 ethoc_write_bd(dev
, dev
->num_tx
+ i
, &bd
);
336 bd
.addr
+= ETHOC_BUFSIZ
;
338 dev
->vma
[dev
->num_tx
+ i
] = vma
;
345 static int ethoc_reset(struct ethoc
*dev
)
349 /* TODO: reset controller? */
351 ethoc_disable_rx_and_tx(dev
);
353 /* TODO: setup registers */
355 /* enable FCS generation and automatic padding */
356 mode
= ethoc_read(dev
, MODER
);
357 mode
|= MODER_CRC
| MODER_PAD
;
358 ethoc_write(dev
, MODER
, mode
);
360 /* set full-duplex mode */
361 mode
= ethoc_read(dev
, MODER
);
363 ethoc_write(dev
, MODER
, mode
);
364 ethoc_write(dev
, IPGT
, 0x15);
366 ethoc_ack_irq(dev
, INT_MASK_ALL
);
367 ethoc_enable_irq(dev
, INT_MASK_ALL
);
368 ethoc_enable_rx_and_tx(dev
);
372 static unsigned int ethoc_update_rx_stats(struct ethoc
*dev
,
375 struct net_device
*netdev
= dev
->netdev
;
376 unsigned int ret
= 0;
378 if (bd
->stat
& RX_BD_TL
) {
379 dev_err(&netdev
->dev
, "RX: frame too long\n");
380 netdev
->stats
.rx_length_errors
++;
384 if (bd
->stat
& RX_BD_SF
) {
385 dev_err(&netdev
->dev
, "RX: frame too short\n");
386 netdev
->stats
.rx_length_errors
++;
390 if (bd
->stat
& RX_BD_DN
) {
391 dev_err(&netdev
->dev
, "RX: dribble nibble\n");
392 netdev
->stats
.rx_frame_errors
++;
395 if (bd
->stat
& RX_BD_CRC
) {
396 dev_err(&netdev
->dev
, "RX: wrong CRC\n");
397 netdev
->stats
.rx_crc_errors
++;
401 if (bd
->stat
& RX_BD_OR
) {
402 dev_err(&netdev
->dev
, "RX: overrun\n");
403 netdev
->stats
.rx_over_errors
++;
407 if (bd
->stat
& RX_BD_MISS
)
408 netdev
->stats
.rx_missed_errors
++;
410 if (bd
->stat
& RX_BD_LC
) {
411 dev_err(&netdev
->dev
, "RX: late collision\n");
412 netdev
->stats
.collisions
++;
419 static int ethoc_rx(struct net_device
*dev
, int limit
)
421 struct ethoc
*priv
= netdev_priv(dev
);
424 for (count
= 0; count
< limit
; ++count
) {
428 entry
= priv
->num_tx
+ priv
->cur_rx
;
429 ethoc_read_bd(priv
, entry
, &bd
);
430 if (bd
.stat
& RX_BD_EMPTY
) {
431 ethoc_ack_irq(priv
, INT_MASK_RX
);
432 /* If packet (interrupt) came in between checking
433 * BD_EMTPY and clearing the interrupt source, then we
434 * risk missing the packet as the RX interrupt won't
435 * trigger right away when we reenable it; hence, check
436 * BD_EMTPY here again to make sure there isn't such a
437 * packet waiting for us...
439 ethoc_read_bd(priv
, entry
, &bd
);
440 if (bd
.stat
& RX_BD_EMPTY
)
444 if (ethoc_update_rx_stats(priv
, &bd
) == 0) {
445 int size
= bd
.stat
>> 16;
448 size
-= 4; /* strip the CRC */
449 skb
= netdev_alloc_skb_ip_align(dev
, size
);
452 void *src
= priv
->vma
[entry
];
453 memcpy_fromio(skb_put(skb
, size
), src
, size
);
454 skb
->protocol
= eth_type_trans(skb
, dev
);
455 dev
->stats
.rx_packets
++;
456 dev
->stats
.rx_bytes
+= size
;
457 netif_receive_skb(skb
);
461 "low on memory - packet dropped\n");
463 dev
->stats
.rx_dropped
++;
468 /* clear the buffer descriptor so it can be reused */
469 bd
.stat
&= ~RX_BD_STATS
;
470 bd
.stat
|= RX_BD_EMPTY
;
471 ethoc_write_bd(priv
, entry
, &bd
);
472 if (++priv
->cur_rx
== priv
->num_rx
)
479 static void ethoc_update_tx_stats(struct ethoc
*dev
, struct ethoc_bd
*bd
)
481 struct net_device
*netdev
= dev
->netdev
;
483 if (bd
->stat
& TX_BD_LC
) {
484 dev_err(&netdev
->dev
, "TX: late collision\n");
485 netdev
->stats
.tx_window_errors
++;
488 if (bd
->stat
& TX_BD_RL
) {
489 dev_err(&netdev
->dev
, "TX: retransmit limit\n");
490 netdev
->stats
.tx_aborted_errors
++;
493 if (bd
->stat
& TX_BD_UR
) {
494 dev_err(&netdev
->dev
, "TX: underrun\n");
495 netdev
->stats
.tx_fifo_errors
++;
498 if (bd
->stat
& TX_BD_CS
) {
499 dev_err(&netdev
->dev
, "TX: carrier sense lost\n");
500 netdev
->stats
.tx_carrier_errors
++;
503 if (bd
->stat
& TX_BD_STATS
)
504 netdev
->stats
.tx_errors
++;
506 netdev
->stats
.collisions
+= (bd
->stat
>> 4) & 0xf;
507 netdev
->stats
.tx_bytes
+= bd
->stat
>> 16;
508 netdev
->stats
.tx_packets
++;
511 static int ethoc_tx(struct net_device
*dev
, int limit
)
513 struct ethoc
*priv
= netdev_priv(dev
);
517 for (count
= 0; count
< limit
; ++count
) {
520 entry
= priv
->dty_tx
& (priv
->num_tx
-1);
522 ethoc_read_bd(priv
, entry
, &bd
);
524 if (bd
.stat
& TX_BD_READY
|| (priv
->dty_tx
== priv
->cur_tx
)) {
525 ethoc_ack_irq(priv
, INT_MASK_TX
);
526 /* If interrupt came in between reading in the BD
527 * and clearing the interrupt source, then we risk
528 * missing the event as the TX interrupt won't trigger
529 * right away when we reenable it; hence, check
530 * BD_EMPTY here again to make sure there isn't such an
533 ethoc_read_bd(priv
, entry
, &bd
);
534 if (bd
.stat
& TX_BD_READY
||
535 (priv
->dty_tx
== priv
->cur_tx
))
539 ethoc_update_tx_stats(priv
, &bd
);
543 if ((priv
->cur_tx
- priv
->dty_tx
) <= (priv
->num_tx
/ 2))
544 netif_wake_queue(dev
);
549 static irqreturn_t
ethoc_interrupt(int irq
, void *dev_id
)
551 struct net_device
*dev
= dev_id
;
552 struct ethoc
*priv
= netdev_priv(dev
);
556 /* Figure out what triggered the interrupt...
557 * The tricky bit here is that the interrupt source bits get
558 * set in INT_SOURCE for an event regardless of whether that
559 * event is masked or not. Thus, in order to figure out what
560 * triggered the interrupt, we need to remove the sources
561 * for all events that are currently masked. This behaviour
562 * is not particularly well documented but reasonable...
564 mask
= ethoc_read(priv
, INT_MASK
);
565 pending
= ethoc_read(priv
, INT_SOURCE
);
568 if (unlikely(pending
== 0))
571 ethoc_ack_irq(priv
, pending
);
573 /* We always handle the dropped packet interrupt */
574 if (pending
& INT_MASK_BUSY
) {
575 dev_err(&dev
->dev
, "packet dropped\n");
576 dev
->stats
.rx_dropped
++;
579 /* Handle receive/transmit event by switching to polling */
580 if (pending
& (INT_MASK_TX
| INT_MASK_RX
)) {
581 ethoc_disable_irq(priv
, INT_MASK_TX
| INT_MASK_RX
);
582 napi_schedule(&priv
->napi
);
588 static int ethoc_get_mac_address(struct net_device
*dev
, void *addr
)
590 struct ethoc
*priv
= netdev_priv(dev
);
591 u8
*mac
= (u8
*)addr
;
594 reg
= ethoc_read(priv
, MAC_ADDR0
);
595 mac
[2] = (reg
>> 24) & 0xff;
596 mac
[3] = (reg
>> 16) & 0xff;
597 mac
[4] = (reg
>> 8) & 0xff;
598 mac
[5] = (reg
>> 0) & 0xff;
600 reg
= ethoc_read(priv
, MAC_ADDR1
);
601 mac
[0] = (reg
>> 8) & 0xff;
602 mac
[1] = (reg
>> 0) & 0xff;
607 static int ethoc_poll(struct napi_struct
*napi
, int budget
)
609 struct ethoc
*priv
= container_of(napi
, struct ethoc
, napi
);
610 int rx_work_done
= 0;
611 int tx_work_done
= 0;
613 rx_work_done
= ethoc_rx(priv
->netdev
, budget
);
614 tx_work_done
= ethoc_tx(priv
->netdev
, budget
);
616 if (rx_work_done
< budget
&& tx_work_done
< budget
) {
618 ethoc_enable_irq(priv
, INT_MASK_TX
| INT_MASK_RX
);
624 static int ethoc_mdio_read(struct mii_bus
*bus
, int phy
, int reg
)
626 struct ethoc
*priv
= bus
->priv
;
629 ethoc_write(priv
, MIIADDRESS
, MIIADDRESS_ADDR(phy
, reg
));
630 ethoc_write(priv
, MIICOMMAND
, MIICOMMAND_READ
);
632 for (i
= 0; i
< 5; i
++) {
633 u32 status
= ethoc_read(priv
, MIISTATUS
);
634 if (!(status
& MIISTATUS_BUSY
)) {
635 u32 data
= ethoc_read(priv
, MIIRX_DATA
);
636 /* reset MII command register */
637 ethoc_write(priv
, MIICOMMAND
, 0);
640 usleep_range(100, 200);
646 static int ethoc_mdio_write(struct mii_bus
*bus
, int phy
, int reg
, u16 val
)
648 struct ethoc
*priv
= bus
->priv
;
651 ethoc_write(priv
, MIIADDRESS
, MIIADDRESS_ADDR(phy
, reg
));
652 ethoc_write(priv
, MIITX_DATA
, val
);
653 ethoc_write(priv
, MIICOMMAND
, MIICOMMAND_WRITE
);
655 for (i
= 0; i
< 5; i
++) {
656 u32 stat
= ethoc_read(priv
, MIISTATUS
);
657 if (!(stat
& MIISTATUS_BUSY
)) {
658 /* reset MII command register */
659 ethoc_write(priv
, MIICOMMAND
, 0);
662 usleep_range(100, 200);
668 static void ethoc_mdio_poll(struct net_device
*dev
)
672 static int ethoc_mdio_probe(struct net_device
*dev
)
674 struct ethoc
*priv
= netdev_priv(dev
);
675 struct phy_device
*phy
;
678 if (priv
->phy_id
!= -1)
679 phy
= mdiobus_get_phy(priv
->mdio
, priv
->phy_id
);
681 phy
= phy_find_first(priv
->mdio
);
684 dev_err(&dev
->dev
, "no PHY found\n");
688 err
= phy_connect_direct(dev
, phy
, ethoc_mdio_poll
,
689 PHY_INTERFACE_MODE_GMII
);
691 dev_err(&dev
->dev
, "could not attach to PHY\n");
695 phy
->advertising
&= ~(ADVERTISED_1000baseT_Full
|
696 ADVERTISED_1000baseT_Half
);
697 phy
->supported
&= ~(SUPPORTED_1000baseT_Full
|
698 SUPPORTED_1000baseT_Half
);
703 static int ethoc_open(struct net_device
*dev
)
705 struct ethoc
*priv
= netdev_priv(dev
);
708 ret
= request_irq(dev
->irq
, ethoc_interrupt
, IRQF_SHARED
,
713 napi_enable(&priv
->napi
);
715 ethoc_init_ring(priv
, dev
->mem_start
);
718 if (netif_queue_stopped(dev
)) {
719 dev_dbg(&dev
->dev
, " resuming queue\n");
720 netif_wake_queue(dev
);
722 dev_dbg(&dev
->dev
, " starting queue\n");
723 netif_start_queue(dev
);
726 phy_start(dev
->phydev
);
728 if (netif_msg_ifup(priv
)) {
729 dev_info(&dev
->dev
, "I/O: %08lx Memory: %08lx-%08lx\n",
730 dev
->base_addr
, dev
->mem_start
, dev
->mem_end
);
736 static int ethoc_stop(struct net_device
*dev
)
738 struct ethoc
*priv
= netdev_priv(dev
);
740 napi_disable(&priv
->napi
);
743 phy_stop(dev
->phydev
);
745 ethoc_disable_rx_and_tx(priv
);
746 free_irq(dev
->irq
, dev
);
748 if (!netif_queue_stopped(dev
))
749 netif_stop_queue(dev
);
754 static int ethoc_ioctl(struct net_device
*dev
, struct ifreq
*ifr
, int cmd
)
756 struct ethoc
*priv
= netdev_priv(dev
);
757 struct mii_ioctl_data
*mdio
= if_mii(ifr
);
758 struct phy_device
*phy
= NULL
;
760 if (!netif_running(dev
))
763 if (cmd
!= SIOCGMIIPHY
) {
764 if (mdio
->phy_id
>= PHY_MAX_ADDR
)
767 phy
= mdiobus_get_phy(priv
->mdio
, mdio
->phy_id
);
774 return phy_mii_ioctl(phy
, ifr
, cmd
);
777 static void ethoc_do_set_mac_address(struct net_device
*dev
)
779 struct ethoc
*priv
= netdev_priv(dev
);
780 unsigned char *mac
= dev
->dev_addr
;
782 ethoc_write(priv
, MAC_ADDR0
, (mac
[2] << 24) | (mac
[3] << 16) |
783 (mac
[4] << 8) | (mac
[5] << 0));
784 ethoc_write(priv
, MAC_ADDR1
, (mac
[0] << 8) | (mac
[1] << 0));
787 static int ethoc_set_mac_address(struct net_device
*dev
, void *p
)
789 const struct sockaddr
*addr
= p
;
791 if (!is_valid_ether_addr(addr
->sa_data
))
792 return -EADDRNOTAVAIL
;
793 memcpy(dev
->dev_addr
, addr
->sa_data
, ETH_ALEN
);
794 ethoc_do_set_mac_address(dev
);
798 static void ethoc_set_multicast_list(struct net_device
*dev
)
800 struct ethoc
*priv
= netdev_priv(dev
);
801 u32 mode
= ethoc_read(priv
, MODER
);
802 struct netdev_hw_addr
*ha
;
803 u32 hash
[2] = { 0, 0 };
805 /* set loopback mode if requested */
806 if (dev
->flags
& IFF_LOOPBACK
)
811 /* receive broadcast frames if requested */
812 if (dev
->flags
& IFF_BROADCAST
)
817 /* enable promiscuous mode if requested */
818 if (dev
->flags
& IFF_PROMISC
)
823 ethoc_write(priv
, MODER
, mode
);
825 /* receive multicast frames */
826 if (dev
->flags
& IFF_ALLMULTI
) {
827 hash
[0] = 0xffffffff;
828 hash
[1] = 0xffffffff;
830 netdev_for_each_mc_addr(ha
, dev
) {
831 u32 crc
= ether_crc(ETH_ALEN
, ha
->addr
);
832 int bit
= (crc
>> 26) & 0x3f;
833 hash
[bit
>> 5] |= 1 << (bit
& 0x1f);
837 ethoc_write(priv
, ETH_HASH0
, hash
[0]);
838 ethoc_write(priv
, ETH_HASH1
, hash
[1]);
841 static int ethoc_change_mtu(struct net_device
*dev
, int new_mtu
)
846 static void ethoc_tx_timeout(struct net_device
*dev
)
848 struct ethoc
*priv
= netdev_priv(dev
);
849 u32 pending
= ethoc_read(priv
, INT_SOURCE
);
851 ethoc_interrupt(dev
->irq
, dev
);
854 static netdev_tx_t
ethoc_start_xmit(struct sk_buff
*skb
, struct net_device
*dev
)
856 struct ethoc
*priv
= netdev_priv(dev
);
861 if (skb_put_padto(skb
, ETHOC_ZLEN
)) {
862 dev
->stats
.tx_errors
++;
866 if (unlikely(skb
->len
> ETHOC_BUFSIZ
)) {
867 dev
->stats
.tx_errors
++;
871 entry
= priv
->cur_tx
% priv
->num_tx
;
872 spin_lock_irq(&priv
->lock
);
875 ethoc_read_bd(priv
, entry
, &bd
);
876 if (unlikely(skb
->len
< ETHOC_ZLEN
))
877 bd
.stat
|= TX_BD_PAD
;
879 bd
.stat
&= ~TX_BD_PAD
;
881 dest
= priv
->vma
[entry
];
882 memcpy_toio(dest
, skb
->data
, skb
->len
);
884 bd
.stat
&= ~(TX_BD_STATS
| TX_BD_LEN_MASK
);
885 bd
.stat
|= TX_BD_LEN(skb
->len
);
886 ethoc_write_bd(priv
, entry
, &bd
);
888 bd
.stat
|= TX_BD_READY
;
889 ethoc_write_bd(priv
, entry
, &bd
);
891 if (priv
->cur_tx
== (priv
->dty_tx
+ priv
->num_tx
)) {
892 dev_dbg(&dev
->dev
, "stopping queue\n");
893 netif_stop_queue(dev
);
896 spin_unlock_irq(&priv
->lock
);
897 skb_tx_timestamp(skb
);
904 static int ethoc_get_regs_len(struct net_device
*netdev
)
909 static void ethoc_get_regs(struct net_device
*dev
, struct ethtool_regs
*regs
,
912 struct ethoc
*priv
= netdev_priv(dev
);
917 for (i
= 0; i
< ETH_END
/ sizeof(u32
); ++i
)
918 regs_buff
[i
] = ethoc_read(priv
, i
* sizeof(u32
));
921 static void ethoc_get_ringparam(struct net_device
*dev
,
922 struct ethtool_ringparam
*ring
)
924 struct ethoc
*priv
= netdev_priv(dev
);
926 ring
->rx_max_pending
= priv
->num_bd
- 1;
927 ring
->rx_mini_max_pending
= 0;
928 ring
->rx_jumbo_max_pending
= 0;
929 ring
->tx_max_pending
= priv
->num_bd
- 1;
931 ring
->rx_pending
= priv
->num_rx
;
932 ring
->rx_mini_pending
= 0;
933 ring
->rx_jumbo_pending
= 0;
934 ring
->tx_pending
= priv
->num_tx
;
937 static int ethoc_set_ringparam(struct net_device
*dev
,
938 struct ethtool_ringparam
*ring
)
940 struct ethoc
*priv
= netdev_priv(dev
);
942 if (ring
->tx_pending
< 1 || ring
->rx_pending
< 1 ||
943 ring
->tx_pending
+ ring
->rx_pending
> priv
->num_bd
)
945 if (ring
->rx_mini_pending
|| ring
->rx_jumbo_pending
)
948 if (netif_running(dev
)) {
949 netif_tx_disable(dev
);
950 ethoc_disable_rx_and_tx(priv
);
951 ethoc_disable_irq(priv
, INT_MASK_TX
| INT_MASK_RX
);
952 synchronize_irq(dev
->irq
);
955 priv
->num_tx
= rounddown_pow_of_two(ring
->tx_pending
);
956 priv
->num_rx
= ring
->rx_pending
;
957 ethoc_init_ring(priv
, dev
->mem_start
);
959 if (netif_running(dev
)) {
960 ethoc_enable_irq(priv
, INT_MASK_TX
| INT_MASK_RX
);
961 ethoc_enable_rx_and_tx(priv
);
962 netif_wake_queue(dev
);
967 const struct ethtool_ops ethoc_ethtool_ops
= {
968 .get_regs_len
= ethoc_get_regs_len
,
969 .get_regs
= ethoc_get_regs
,
970 .get_link
= ethtool_op_get_link
,
971 .get_ringparam
= ethoc_get_ringparam
,
972 .set_ringparam
= ethoc_set_ringparam
,
973 .get_ts_info
= ethtool_op_get_ts_info
,
974 .get_link_ksettings
= phy_ethtool_get_link_ksettings
,
975 .set_link_ksettings
= phy_ethtool_set_link_ksettings
,
978 static const struct net_device_ops ethoc_netdev_ops
= {
979 .ndo_open
= ethoc_open
,
980 .ndo_stop
= ethoc_stop
,
981 .ndo_do_ioctl
= ethoc_ioctl
,
982 .ndo_set_mac_address
= ethoc_set_mac_address
,
983 .ndo_set_rx_mode
= ethoc_set_multicast_list
,
984 .ndo_change_mtu
= ethoc_change_mtu
,
985 .ndo_tx_timeout
= ethoc_tx_timeout
,
986 .ndo_start_xmit
= ethoc_start_xmit
,
990 * ethoc_probe - initialize OpenCores ethernet MAC
991 * pdev: platform device
993 static int ethoc_probe(struct platform_device
*pdev
)
995 struct net_device
*netdev
= NULL
;
996 struct resource
*res
= NULL
;
997 struct resource
*mmio
= NULL
;
998 struct resource
*mem
= NULL
;
999 struct ethoc
*priv
= NULL
;
1002 bool random_mac
= false;
1003 struct ethoc_platform_data
*pdata
= dev_get_platdata(&pdev
->dev
);
1004 u32 eth_clkfreq
= pdata
? pdata
->eth_clkfreq
: 0;
1006 /* allocate networking device */
1007 netdev
= alloc_etherdev(sizeof(struct ethoc
));
1013 SET_NETDEV_DEV(netdev
, &pdev
->dev
);
1014 platform_set_drvdata(pdev
, netdev
);
1016 /* obtain I/O memory space */
1017 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
1019 dev_err(&pdev
->dev
, "cannot obtain I/O memory space\n");
1024 mmio
= devm_request_mem_region(&pdev
->dev
, res
->start
,
1025 resource_size(res
), res
->name
);
1027 dev_err(&pdev
->dev
, "cannot request I/O memory space\n");
1032 netdev
->base_addr
= mmio
->start
;
1034 /* obtain buffer memory space */
1035 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 1);
1037 mem
= devm_request_mem_region(&pdev
->dev
, res
->start
,
1038 resource_size(res
), res
->name
);
1040 dev_err(&pdev
->dev
, "cannot request memory space\n");
1045 netdev
->mem_start
= mem
->start
;
1046 netdev
->mem_end
= mem
->end
;
1050 /* obtain device IRQ number */
1051 res
= platform_get_resource(pdev
, IORESOURCE_IRQ
, 0);
1053 dev_err(&pdev
->dev
, "cannot obtain IRQ\n");
1058 netdev
->irq
= res
->start
;
1060 /* setup driver-private data */
1061 priv
= netdev_priv(netdev
);
1062 priv
->netdev
= netdev
;
1063 priv
->dma_alloc
= 0;
1064 priv
->io_region_size
= resource_size(mmio
);
1066 priv
->iobase
= devm_ioremap_nocache(&pdev
->dev
, netdev
->base_addr
,
1067 resource_size(mmio
));
1068 if (!priv
->iobase
) {
1069 dev_err(&pdev
->dev
, "cannot remap I/O memory space\n");
1074 if (netdev
->mem_end
) {
1075 priv
->membase
= devm_ioremap_nocache(&pdev
->dev
,
1076 netdev
->mem_start
, resource_size(mem
));
1077 if (!priv
->membase
) {
1078 dev_err(&pdev
->dev
, "cannot remap memory space\n");
1083 /* Allocate buffer memory */
1084 priv
->membase
= dmam_alloc_coherent(&pdev
->dev
,
1085 buffer_size
, (void *)&netdev
->mem_start
,
1087 if (!priv
->membase
) {
1088 dev_err(&pdev
->dev
, "cannot allocate %dB buffer\n",
1093 netdev
->mem_end
= netdev
->mem_start
+ buffer_size
;
1094 priv
->dma_alloc
= buffer_size
;
1097 priv
->big_endian
= pdata
? pdata
->big_endian
:
1098 of_device_is_big_endian(pdev
->dev
.of_node
);
1100 /* calculate the number of TX/RX buffers, maximum 128 supported */
1101 num_bd
= min_t(unsigned int,
1102 128, (netdev
->mem_end
- netdev
->mem_start
+ 1) / ETHOC_BUFSIZ
);
1107 priv
->num_bd
= num_bd
;
1108 /* num_tx must be a power of two */
1109 priv
->num_tx
= rounddown_pow_of_two(num_bd
>> 1);
1110 priv
->num_rx
= num_bd
- priv
->num_tx
;
1112 dev_dbg(&pdev
->dev
, "ethoc: num_tx: %d num_rx: %d\n",
1113 priv
->num_tx
, priv
->num_rx
);
1115 priv
->vma
= devm_kzalloc(&pdev
->dev
, num_bd
*sizeof(void *), GFP_KERNEL
);
1121 /* Allow the platform setup code to pass in a MAC address. */
1123 memcpy(netdev
->dev_addr
, pdata
->hwaddr
, IFHWADDRLEN
);
1124 priv
->phy_id
= pdata
->phy_id
;
1128 mac
= of_get_property(pdev
->dev
.of_node
,
1129 "local-mac-address",
1132 memcpy(netdev
->dev_addr
, mac
, IFHWADDRLEN
);
1136 /* Check that the given MAC address is valid. If it isn't, read the
1137 * current MAC from the controller.
1139 if (!is_valid_ether_addr(netdev
->dev_addr
))
1140 ethoc_get_mac_address(netdev
, netdev
->dev_addr
);
1142 /* Check the MAC again for validity, if it still isn't choose and
1143 * program a random one.
1145 if (!is_valid_ether_addr(netdev
->dev_addr
)) {
1146 eth_random_addr(netdev
->dev_addr
);
1150 ethoc_do_set_mac_address(netdev
);
1153 netdev
->addr_assign_type
= NET_ADDR_RANDOM
;
1155 /* Allow the platform setup code to adjust MII management bus clock. */
1157 struct clk
*clk
= devm_clk_get(&pdev
->dev
, NULL
);
1161 clk_prepare_enable(clk
);
1162 eth_clkfreq
= clk_get_rate(clk
);
1166 u32 clkdiv
= MIIMODER_CLKDIV(eth_clkfreq
/ 2500000 + 1);
1170 dev_dbg(&pdev
->dev
, "setting MII clkdiv to %u\n", clkdiv
);
1171 ethoc_write(priv
, MIIMODER
,
1172 (ethoc_read(priv
, MIIMODER
) & MIIMODER_NOPRE
) |
1176 /* register MII bus */
1177 priv
->mdio
= mdiobus_alloc();
1183 priv
->mdio
->name
= "ethoc-mdio";
1184 snprintf(priv
->mdio
->id
, MII_BUS_ID_SIZE
, "%s-%d",
1185 priv
->mdio
->name
, pdev
->id
);
1186 priv
->mdio
->read
= ethoc_mdio_read
;
1187 priv
->mdio
->write
= ethoc_mdio_write
;
1188 priv
->mdio
->priv
= priv
;
1190 ret
= mdiobus_register(priv
->mdio
);
1192 dev_err(&netdev
->dev
, "failed to register MDIO bus\n");
1196 ret
= ethoc_mdio_probe(netdev
);
1198 dev_err(&netdev
->dev
, "failed to probe MDIO bus\n");
1202 /* setup the net_device structure */
1203 netdev
->netdev_ops
= ðoc_netdev_ops
;
1204 netdev
->watchdog_timeo
= ETHOC_TIMEOUT
;
1205 netdev
->features
|= 0;
1206 netdev
->ethtool_ops
= ðoc_ethtool_ops
;
1209 netif_napi_add(netdev
, &priv
->napi
, ethoc_poll
, 64);
1211 spin_lock_init(&priv
->lock
);
1213 ret
= register_netdev(netdev
);
1215 dev_err(&netdev
->dev
, "failed to register interface\n");
1222 netif_napi_del(&priv
->napi
);
1224 mdiobus_unregister(priv
->mdio
);
1225 mdiobus_free(priv
->mdio
);
1228 clk_disable_unprepare(priv
->clk
);
1230 free_netdev(netdev
);
1236 * ethoc_remove - shutdown OpenCores ethernet MAC
1237 * @pdev: platform device
1239 static int ethoc_remove(struct platform_device
*pdev
)
1241 struct net_device
*netdev
= platform_get_drvdata(pdev
);
1242 struct ethoc
*priv
= netdev_priv(netdev
);
1245 netif_napi_del(&priv
->napi
);
1246 phy_disconnect(netdev
->phydev
);
1249 mdiobus_unregister(priv
->mdio
);
1250 mdiobus_free(priv
->mdio
);
1253 clk_disable_unprepare(priv
->clk
);
1254 unregister_netdev(netdev
);
1255 free_netdev(netdev
);
1262 static int ethoc_suspend(struct platform_device
*pdev
, pm_message_t state
)
1267 static int ethoc_resume(struct platform_device
*pdev
)
1272 # define ethoc_suspend NULL
1273 # define ethoc_resume NULL
1276 static const struct of_device_id ethoc_match
[] = {
1277 { .compatible
= "opencores,ethoc", },
1280 MODULE_DEVICE_TABLE(of
, ethoc_match
);
1282 static struct platform_driver ethoc_driver
= {
1283 .probe
= ethoc_probe
,
1284 .remove
= ethoc_remove
,
1285 .suspend
= ethoc_suspend
,
1286 .resume
= ethoc_resume
,
1289 .of_match_table
= ethoc_match
,
1293 module_platform_driver(ethoc_driver
);
1295 MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
1296 MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
1297 MODULE_LICENSE("GPL v2");