2 * Freescale SPI controller driver.
4 * Maintainer: Kumar Gala
6 * Copyright (C) 2006 Polycom, Inc.
7 * Copyright 2010 Freescale Semiconductor, Inc.
9 * CPM SPI and QE buffer descriptors mode support:
10 * Copyright (c) 2009 MontaVista Software, Inc.
11 * Author: Anton Vorontsov <avorontsov@ru.mvista.com>
14 * Copyright (c) 2012 Aeroflex Gaisler AB.
15 * Author: Andreas Larsson <andreas@gaisler.com>
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the
19 * Free Software Foundation; either version 2 of the License, or (at your
20 * option) any later version.
22 #include <linux/delay.h>
23 #include <linux/dma-mapping.h>
24 #include <linux/fsl_devices.h>
25 #include <linux/gpio.h>
26 #include <linux/interrupt.h>
27 #include <linux/irq.h>
28 #include <linux/kernel.h>
30 #include <linux/module.h>
31 #include <linux/mutex.h>
33 #include <linux/of_address.h>
34 #include <linux/of_irq.h>
35 #include <linux/of_gpio.h>
36 #include <linux/of_platform.h>
37 #include <linux/platform_device.h>
38 #include <linux/spi/spi.h>
39 #include <linux/spi/spi_bitbang.h>
40 #include <linux/types.h>
42 #include "spi-fsl-lib.h"
43 #include "spi-fsl-cpm.h"
44 #include "spi-fsl-spi.h"
49 struct fsl_spi_match_data
{
53 static struct fsl_spi_match_data of_fsl_spi_fsl_config
= {
57 static struct fsl_spi_match_data of_fsl_spi_grlib_config
= {
61 static const struct of_device_id of_fsl_spi_match
[] = {
63 .compatible
= "fsl,spi",
64 .data
= &of_fsl_spi_fsl_config
,
67 .compatible
= "aeroflexgaisler,spictrl",
68 .data
= &of_fsl_spi_grlib_config
,
72 MODULE_DEVICE_TABLE(of
, of_fsl_spi_match
);
74 static int fsl_spi_get_type(struct device
*dev
)
76 const struct of_device_id
*match
;
79 match
= of_match_node(of_fsl_spi_match
, dev
->of_node
);
80 if (match
&& match
->data
)
81 return ((struct fsl_spi_match_data
*)match
->data
)->type
;
86 static void fsl_spi_change_mode(struct spi_device
*spi
)
88 struct mpc8xxx_spi
*mspi
= spi_master_get_devdata(spi
->master
);
89 struct spi_mpc8xxx_cs
*cs
= spi
->controller_state
;
90 struct fsl_spi_reg
*reg_base
= mspi
->reg_base
;
91 __be32 __iomem
*mode
= ®_base
->mode
;
94 if (cs
->hw_mode
== mpc8xxx_spi_read_reg(mode
))
97 /* Turn off IRQs locally to minimize time that SPI is disabled. */
98 local_irq_save(flags
);
100 /* Turn off SPI unit prior changing mode */
101 mpc8xxx_spi_write_reg(mode
, cs
->hw_mode
& ~SPMODE_ENABLE
);
103 /* When in CPM mode, we need to reinit tx and rx. */
104 if (mspi
->flags
& SPI_CPM_MODE
) {
105 fsl_spi_cpm_reinit_txrx(mspi
);
107 mpc8xxx_spi_write_reg(mode
, cs
->hw_mode
);
108 local_irq_restore(flags
);
111 static void fsl_spi_chipselect(struct spi_device
*spi
, int value
)
113 struct mpc8xxx_spi
*mpc8xxx_spi
= spi_master_get_devdata(spi
->master
);
114 struct fsl_spi_platform_data
*pdata
;
115 bool pol
= spi
->mode
& SPI_CS_HIGH
;
116 struct spi_mpc8xxx_cs
*cs
= spi
->controller_state
;
118 pdata
= spi
->dev
.parent
->parent
->platform_data
;
120 if (value
== BITBANG_CS_INACTIVE
) {
121 if (pdata
->cs_control
)
122 pdata
->cs_control(spi
, !pol
);
125 if (value
== BITBANG_CS_ACTIVE
) {
126 mpc8xxx_spi
->rx_shift
= cs
->rx_shift
;
127 mpc8xxx_spi
->tx_shift
= cs
->tx_shift
;
128 mpc8xxx_spi
->get_rx
= cs
->get_rx
;
129 mpc8xxx_spi
->get_tx
= cs
->get_tx
;
131 fsl_spi_change_mode(spi
);
133 if (pdata
->cs_control
)
134 pdata
->cs_control(spi
, pol
);
138 static void fsl_spi_qe_cpu_set_shifts(u32
*rx_shift
, u32
*tx_shift
,
139 int bits_per_word
, int msb_first
)
144 if (bits_per_word
<= 8) {
147 } else if (bits_per_word
<= 16) {
152 if (bits_per_word
<= 8)
157 static void fsl_spi_grlib_set_shifts(u32
*rx_shift
, u32
*tx_shift
,
158 int bits_per_word
, int msb_first
)
162 if (bits_per_word
<= 16) {
164 *rx_shift
= 16; /* LSB in bit 16 */
165 *tx_shift
= 32 - bits_per_word
; /* MSB in bit 31 */
167 *rx_shift
= 16 - bits_per_word
; /* MSB in bit 15 */
172 static int mspi_apply_cpu_mode_quirks(struct spi_mpc8xxx_cs
*cs
,
173 struct spi_device
*spi
,
174 struct mpc8xxx_spi
*mpc8xxx_spi
,
179 if (bits_per_word
<= 8) {
180 cs
->get_rx
= mpc8xxx_spi_rx_buf_u8
;
181 cs
->get_tx
= mpc8xxx_spi_tx_buf_u8
;
182 } else if (bits_per_word
<= 16) {
183 cs
->get_rx
= mpc8xxx_spi_rx_buf_u16
;
184 cs
->get_tx
= mpc8xxx_spi_tx_buf_u16
;
185 } else if (bits_per_word
<= 32) {
186 cs
->get_rx
= mpc8xxx_spi_rx_buf_u32
;
187 cs
->get_tx
= mpc8xxx_spi_tx_buf_u32
;
191 if (mpc8xxx_spi
->set_shifts
)
192 mpc8xxx_spi
->set_shifts(&cs
->rx_shift
, &cs
->tx_shift
,
194 !(spi
->mode
& SPI_LSB_FIRST
));
196 mpc8xxx_spi
->rx_shift
= cs
->rx_shift
;
197 mpc8xxx_spi
->tx_shift
= cs
->tx_shift
;
198 mpc8xxx_spi
->get_rx
= cs
->get_rx
;
199 mpc8xxx_spi
->get_tx
= cs
->get_tx
;
201 return bits_per_word
;
204 static int mspi_apply_qe_mode_quirks(struct spi_mpc8xxx_cs
*cs
,
205 struct spi_device
*spi
,
208 /* QE uses Little Endian for words > 8
209 * so transform all words > 8 into 8 bits
210 * Unfortnatly that doesn't work for LSB so
211 * reject these for now */
212 /* Note: 32 bits word, LSB works iff
213 * tfcr/rfcr is set to CPMFCR_GBL */
214 if (spi
->mode
& SPI_LSB_FIRST
&&
217 if (bits_per_word
> 8)
218 return 8; /* pretend its 8 bits */
219 return bits_per_word
;
222 static int fsl_spi_setup_transfer(struct spi_device
*spi
,
223 struct spi_transfer
*t
)
225 struct mpc8xxx_spi
*mpc8xxx_spi
;
226 int bits_per_word
= 0;
229 struct spi_mpc8xxx_cs
*cs
= spi
->controller_state
;
231 mpc8xxx_spi
= spi_master_get_devdata(spi
->master
);
234 bits_per_word
= t
->bits_per_word
;
238 /* spi_transfer level calls that work per-word */
240 bits_per_word
= spi
->bits_per_word
;
243 hz
= spi
->max_speed_hz
;
245 if (!(mpc8xxx_spi
->flags
& SPI_CPM_MODE
))
246 bits_per_word
= mspi_apply_cpu_mode_quirks(cs
, spi
,
249 else if (mpc8xxx_spi
->flags
& SPI_QE
)
250 bits_per_word
= mspi_apply_qe_mode_quirks(cs
, spi
,
253 if (bits_per_word
< 0)
254 return bits_per_word
;
256 if (bits_per_word
== 32)
259 bits_per_word
= bits_per_word
- 1;
261 /* mask out bits we are going to set */
262 cs
->hw_mode
&= ~(SPMODE_LEN(0xF) | SPMODE_DIV16
265 cs
->hw_mode
|= SPMODE_LEN(bits_per_word
);
267 if ((mpc8xxx_spi
->spibrg
/ hz
) > 64) {
268 cs
->hw_mode
|= SPMODE_DIV16
;
269 pm
= (mpc8xxx_spi
->spibrg
- 1) / (hz
* 64) + 1;
271 "%s: Requested speed is too low: %d Hz. Will use %d Hz instead.\n",
272 dev_name(&spi
->dev
), hz
, mpc8xxx_spi
->spibrg
/ 1024);
276 pm
= (mpc8xxx_spi
->spibrg
- 1) / (hz
* 4) + 1;
281 cs
->hw_mode
|= SPMODE_PM(pm
);
283 fsl_spi_change_mode(spi
);
287 static int fsl_spi_cpu_bufs(struct mpc8xxx_spi
*mspi
,
288 struct spi_transfer
*t
, unsigned int len
)
291 struct fsl_spi_reg
*reg_base
= mspi
->reg_base
;
296 mpc8xxx_spi_write_reg(®_base
->mask
, SPIM_NE
);
299 word
= mspi
->get_tx(mspi
);
300 mpc8xxx_spi_write_reg(®_base
->transmit
, word
);
305 static int fsl_spi_bufs(struct spi_device
*spi
, struct spi_transfer
*t
,
308 struct mpc8xxx_spi
*mpc8xxx_spi
= spi_master_get_devdata(spi
->master
);
309 struct fsl_spi_reg
*reg_base
;
310 unsigned int len
= t
->len
;
314 reg_base
= mpc8xxx_spi
->reg_base
;
315 bits_per_word
= spi
->bits_per_word
;
316 if (t
->bits_per_word
)
317 bits_per_word
= t
->bits_per_word
;
319 if (bits_per_word
> 8) {
320 /* invalid length? */
325 if (bits_per_word
> 16) {
326 /* invalid length? */
332 mpc8xxx_spi
->tx
= t
->tx_buf
;
333 mpc8xxx_spi
->rx
= t
->rx_buf
;
335 reinit_completion(&mpc8xxx_spi
->done
);
337 if (mpc8xxx_spi
->flags
& SPI_CPM_MODE
)
338 ret
= fsl_spi_cpm_bufs(mpc8xxx_spi
, t
, is_dma_mapped
);
340 ret
= fsl_spi_cpu_bufs(mpc8xxx_spi
, t
, len
);
344 wait_for_completion(&mpc8xxx_spi
->done
);
346 /* disable rx ints */
347 mpc8xxx_spi_write_reg(®_base
->mask
, 0);
349 if (mpc8xxx_spi
->flags
& SPI_CPM_MODE
)
350 fsl_spi_cpm_bufs_complete(mpc8xxx_spi
);
352 return mpc8xxx_spi
->count
;
355 static int fsl_spi_do_one_msg(struct spi_master
*master
,
356 struct spi_message
*m
)
358 struct spi_device
*spi
= m
->spi
;
359 struct spi_transfer
*t
, *first
;
360 unsigned int cs_change
;
361 const int nsecs
= 50;
364 /* Don't allow changes if CS is active */
365 first
= list_first_entry(&m
->transfers
, struct spi_transfer
,
367 list_for_each_entry(t
, &m
->transfers
, transfer_list
) {
368 if ((first
->bits_per_word
!= t
->bits_per_word
) ||
369 (first
->speed_hz
!= t
->speed_hz
)) {
371 "bits_per_word/speed_hz should be same for the same SPI transfer\n");
378 list_for_each_entry(t
, &m
->transfers
, transfer_list
) {
379 if (t
->bits_per_word
|| t
->speed_hz
) {
381 status
= fsl_spi_setup_transfer(spi
, t
);
387 fsl_spi_chipselect(spi
, BITBANG_CS_ACTIVE
);
390 cs_change
= t
->cs_change
;
392 status
= fsl_spi_bufs(spi
, t
, m
->is_dma_mapped
);
397 m
->actual_length
+= t
->len
;
400 udelay(t
->delay_usecs
);
404 fsl_spi_chipselect(spi
, BITBANG_CS_INACTIVE
);
411 if (status
|| !cs_change
) {
413 fsl_spi_chipselect(spi
, BITBANG_CS_INACTIVE
);
416 fsl_spi_setup_transfer(spi
, NULL
);
417 spi_finalize_current_message(master
);
421 static int fsl_spi_setup(struct spi_device
*spi
)
423 struct mpc8xxx_spi
*mpc8xxx_spi
;
424 struct fsl_spi_reg
*reg_base
;
427 struct spi_mpc8xxx_cs
*cs
= spi_get_ctldata(spi
);
429 if (!spi
->max_speed_hz
)
433 cs
= kzalloc(sizeof(*cs
), GFP_KERNEL
);
436 spi_set_ctldata(spi
, cs
);
438 mpc8xxx_spi
= spi_master_get_devdata(spi
->master
);
440 reg_base
= mpc8xxx_spi
->reg_base
;
442 hw_mode
= cs
->hw_mode
; /* Save original settings */
443 cs
->hw_mode
= mpc8xxx_spi_read_reg(®_base
->mode
);
444 /* mask out bits we are going to set */
445 cs
->hw_mode
&= ~(SPMODE_CP_BEGIN_EDGECLK
| SPMODE_CI_INACTIVEHIGH
446 | SPMODE_REV
| SPMODE_LOOP
);
448 if (spi
->mode
& SPI_CPHA
)
449 cs
->hw_mode
|= SPMODE_CP_BEGIN_EDGECLK
;
450 if (spi
->mode
& SPI_CPOL
)
451 cs
->hw_mode
|= SPMODE_CI_INACTIVEHIGH
;
452 if (!(spi
->mode
& SPI_LSB_FIRST
))
453 cs
->hw_mode
|= SPMODE_REV
;
454 if (spi
->mode
& SPI_LOOP
)
455 cs
->hw_mode
|= SPMODE_LOOP
;
457 retval
= fsl_spi_setup_transfer(spi
, NULL
);
459 cs
->hw_mode
= hw_mode
; /* Restore settings */
463 if (mpc8xxx_spi
->type
== TYPE_GRLIB
) {
464 if (gpio_is_valid(spi
->cs_gpio
)) {
467 retval
= gpio_request(spi
->cs_gpio
,
468 dev_name(&spi
->dev
));
472 desel
= !(spi
->mode
& SPI_CS_HIGH
);
473 retval
= gpio_direction_output(spi
->cs_gpio
, desel
);
475 gpio_free(spi
->cs_gpio
);
478 } else if (spi
->cs_gpio
!= -ENOENT
) {
479 if (spi
->cs_gpio
< 0)
483 /* When spi->cs_gpio == -ENOENT, a hole in the phandle list
484 * indicates to use native chipselect if present, or allow for
485 * an always selected chip
489 /* Initialize chipselect - might be active for SPI_CS_HIGH mode */
490 fsl_spi_chipselect(spi
, BITBANG_CS_INACTIVE
);
495 static void fsl_spi_cleanup(struct spi_device
*spi
)
497 struct mpc8xxx_spi
*mpc8xxx_spi
= spi_master_get_devdata(spi
->master
);
498 struct spi_mpc8xxx_cs
*cs
= spi_get_ctldata(spi
);
500 if (mpc8xxx_spi
->type
== TYPE_GRLIB
&& gpio_is_valid(spi
->cs_gpio
))
501 gpio_free(spi
->cs_gpio
);
504 spi_set_ctldata(spi
, NULL
);
507 static void fsl_spi_cpu_irq(struct mpc8xxx_spi
*mspi
, u32 events
)
509 struct fsl_spi_reg
*reg_base
= mspi
->reg_base
;
511 /* We need handle RX first */
512 if (events
& SPIE_NE
) {
513 u32 rx_data
= mpc8xxx_spi_read_reg(®_base
->receive
);
516 mspi
->get_rx(rx_data
, mspi
);
519 if ((events
& SPIE_NF
) == 0)
520 /* spin until TX is done */
522 mpc8xxx_spi_read_reg(®_base
->event
)) &
526 /* Clear the events */
527 mpc8xxx_spi_write_reg(®_base
->event
, events
);
531 u32 word
= mspi
->get_tx(mspi
);
533 mpc8xxx_spi_write_reg(®_base
->transmit
, word
);
535 complete(&mspi
->done
);
539 static irqreturn_t
fsl_spi_irq(s32 irq
, void *context_data
)
541 struct mpc8xxx_spi
*mspi
= context_data
;
542 irqreturn_t ret
= IRQ_NONE
;
544 struct fsl_spi_reg
*reg_base
= mspi
->reg_base
;
546 /* Get interrupt events(tx/rx) */
547 events
= mpc8xxx_spi_read_reg(®_base
->event
);
551 dev_dbg(mspi
->dev
, "%s: events %x\n", __func__
, events
);
553 if (mspi
->flags
& SPI_CPM_MODE
)
554 fsl_spi_cpm_irq(mspi
, events
);
556 fsl_spi_cpu_irq(mspi
, events
);
561 static void fsl_spi_grlib_cs_control(struct spi_device
*spi
, bool on
)
563 struct mpc8xxx_spi
*mpc8xxx_spi
= spi_master_get_devdata(spi
->master
);
564 struct fsl_spi_reg
*reg_base
= mpc8xxx_spi
->reg_base
;
566 u16 cs
= spi
->chip_select
;
568 if (gpio_is_valid(spi
->cs_gpio
)) {
569 gpio_set_value(spi
->cs_gpio
, on
);
570 } else if (cs
< mpc8xxx_spi
->native_chipselects
) {
571 slvsel
= mpc8xxx_spi_read_reg(®_base
->slvsel
);
572 slvsel
= on
? (slvsel
| (1 << cs
)) : (slvsel
& ~(1 << cs
));
573 mpc8xxx_spi_write_reg(®_base
->slvsel
, slvsel
);
577 static void fsl_spi_grlib_probe(struct device
*dev
)
579 struct fsl_spi_platform_data
*pdata
= dev_get_platdata(dev
);
580 struct spi_master
*master
= dev_get_drvdata(dev
);
581 struct mpc8xxx_spi
*mpc8xxx_spi
= spi_master_get_devdata(master
);
582 struct fsl_spi_reg
*reg_base
= mpc8xxx_spi
->reg_base
;
586 capabilities
= mpc8xxx_spi_read_reg(®_base
->cap
);
588 mpc8xxx_spi
->set_shifts
= fsl_spi_grlib_set_shifts
;
589 mbits
= SPCAP_MAXWLEN(capabilities
);
591 mpc8xxx_spi
->max_bits_per_word
= mbits
+ 1;
593 mpc8xxx_spi
->native_chipselects
= 0;
594 if (SPCAP_SSEN(capabilities
)) {
595 mpc8xxx_spi
->native_chipselects
= SPCAP_SSSZ(capabilities
);
596 mpc8xxx_spi_write_reg(®_base
->slvsel
, 0xffffffff);
598 master
->num_chipselect
= mpc8xxx_spi
->native_chipselects
;
599 pdata
->cs_control
= fsl_spi_grlib_cs_control
;
602 static struct spi_master
* fsl_spi_probe(struct device
*dev
,
603 struct resource
*mem
, unsigned int irq
)
605 struct fsl_spi_platform_data
*pdata
= dev_get_platdata(dev
);
606 struct spi_master
*master
;
607 struct mpc8xxx_spi
*mpc8xxx_spi
;
608 struct fsl_spi_reg
*reg_base
;
612 master
= spi_alloc_master(dev
, sizeof(struct mpc8xxx_spi
));
613 if (master
== NULL
) {
618 dev_set_drvdata(dev
, master
);
620 mpc8xxx_spi_probe(dev
, mem
, irq
);
622 master
->setup
= fsl_spi_setup
;
623 master
->cleanup
= fsl_spi_cleanup
;
624 master
->transfer_one_message
= fsl_spi_do_one_msg
;
626 mpc8xxx_spi
= spi_master_get_devdata(master
);
627 mpc8xxx_spi
->max_bits_per_word
= 32;
628 mpc8xxx_spi
->type
= fsl_spi_get_type(dev
);
630 ret
= fsl_spi_cpm_init(mpc8xxx_spi
);
634 mpc8xxx_spi
->reg_base
= devm_ioremap_resource(dev
, mem
);
635 if (IS_ERR(mpc8xxx_spi
->reg_base
)) {
636 ret
= PTR_ERR(mpc8xxx_spi
->reg_base
);
640 if (mpc8xxx_spi
->type
== TYPE_GRLIB
)
641 fsl_spi_grlib_probe(dev
);
643 master
->bits_per_word_mask
=
644 (SPI_BPW_RANGE_MASK(4, 16) | SPI_BPW_MASK(32)) &
645 SPI_BPW_RANGE_MASK(1, mpc8xxx_spi
->max_bits_per_word
);
647 if (mpc8xxx_spi
->flags
& SPI_QE_CPU_MODE
)
648 mpc8xxx_spi
->set_shifts
= fsl_spi_qe_cpu_set_shifts
;
650 if (mpc8xxx_spi
->set_shifts
)
651 /* 8 bits per word and MSB first */
652 mpc8xxx_spi
->set_shifts(&mpc8xxx_spi
->rx_shift
,
653 &mpc8xxx_spi
->tx_shift
, 8, 1);
655 /* Register for SPI Interrupt */
656 ret
= devm_request_irq(dev
, mpc8xxx_spi
->irq
, fsl_spi_irq
,
657 0, "fsl_spi", mpc8xxx_spi
);
662 reg_base
= mpc8xxx_spi
->reg_base
;
664 /* SPI controller initializations */
665 mpc8xxx_spi_write_reg(®_base
->mode
, 0);
666 mpc8xxx_spi_write_reg(®_base
->mask
, 0);
667 mpc8xxx_spi_write_reg(®_base
->command
, 0);
668 mpc8xxx_spi_write_reg(®_base
->event
, 0xffffffff);
670 /* Enable SPI interface */
671 regval
= pdata
->initial_spmode
| SPMODE_INIT_VAL
| SPMODE_ENABLE
;
672 if (mpc8xxx_spi
->max_bits_per_word
< 8) {
673 regval
&= ~SPMODE_LEN(0xF);
674 regval
|= SPMODE_LEN(mpc8xxx_spi
->max_bits_per_word
- 1);
676 if (mpc8xxx_spi
->flags
& SPI_QE_CPU_MODE
)
679 mpc8xxx_spi_write_reg(®_base
->mode
, regval
);
681 ret
= devm_spi_register_master(dev
, master
);
685 dev_info(dev
, "at 0x%p (irq = %d), %s mode\n", reg_base
,
686 mpc8xxx_spi
->irq
, mpc8xxx_spi_strmode(mpc8xxx_spi
->flags
));
691 fsl_spi_cpm_free(mpc8xxx_spi
);
693 spi_master_put(master
);
698 static void fsl_spi_cs_control(struct spi_device
*spi
, bool on
)
700 struct device
*dev
= spi
->dev
.parent
->parent
;
701 struct fsl_spi_platform_data
*pdata
= dev_get_platdata(dev
);
702 struct mpc8xxx_spi_probe_info
*pinfo
= to_of_pinfo(pdata
);
703 u16 cs
= spi
->chip_select
;
704 int gpio
= pinfo
->gpios
[cs
];
705 bool alow
= pinfo
->alow_flags
[cs
];
707 gpio_set_value(gpio
, on
^ alow
);
710 static int of_fsl_spi_get_chipselects(struct device
*dev
)
712 struct device_node
*np
= dev
->of_node
;
713 struct fsl_spi_platform_data
*pdata
= dev_get_platdata(dev
);
714 struct mpc8xxx_spi_probe_info
*pinfo
= to_of_pinfo(pdata
);
719 ngpios
= of_gpio_count(np
);
722 * SPI w/o chip-select line. One SPI device is still permitted
725 pdata
->max_chipselect
= 1;
729 pinfo
->gpios
= kmalloc_array(ngpios
, sizeof(*pinfo
->gpios
),
733 memset(pinfo
->gpios
, -1, ngpios
* sizeof(*pinfo
->gpios
));
735 pinfo
->alow_flags
= kcalloc(ngpios
, sizeof(*pinfo
->alow_flags
),
737 if (!pinfo
->alow_flags
) {
739 goto err_alloc_flags
;
742 for (; i
< ngpios
; i
++) {
744 enum of_gpio_flags flags
;
746 gpio
= of_get_gpio_flags(np
, i
, &flags
);
747 if (!gpio_is_valid(gpio
)) {
748 dev_err(dev
, "invalid gpio #%d: %d\n", i
, gpio
);
753 ret
= gpio_request(gpio
, dev_name(dev
));
755 dev_err(dev
, "can't request gpio #%d: %d\n", i
, ret
);
759 pinfo
->gpios
[i
] = gpio
;
760 pinfo
->alow_flags
[i
] = flags
& OF_GPIO_ACTIVE_LOW
;
762 ret
= gpio_direction_output(pinfo
->gpios
[i
],
763 pinfo
->alow_flags
[i
]);
766 "can't set output direction for gpio #%d: %d\n",
772 pdata
->max_chipselect
= ngpios
;
773 pdata
->cs_control
= fsl_spi_cs_control
;
779 if (gpio_is_valid(pinfo
->gpios
[i
]))
780 gpio_free(pinfo
->gpios
[i
]);
784 kfree(pinfo
->alow_flags
);
785 pinfo
->alow_flags
= NULL
;
792 static int of_fsl_spi_free_chipselects(struct device
*dev
)
794 struct fsl_spi_platform_data
*pdata
= dev_get_platdata(dev
);
795 struct mpc8xxx_spi_probe_info
*pinfo
= to_of_pinfo(pdata
);
801 for (i
= 0; i
< pdata
->max_chipselect
; i
++) {
802 if (gpio_is_valid(pinfo
->gpios
[i
]))
803 gpio_free(pinfo
->gpios
[i
]);
807 kfree(pinfo
->alow_flags
);
811 static int of_fsl_spi_probe(struct platform_device
*ofdev
)
813 struct device
*dev
= &ofdev
->dev
;
814 struct device_node
*np
= ofdev
->dev
.of_node
;
815 struct spi_master
*master
;
820 ret
= of_mpc8xxx_spi_probe(ofdev
);
824 type
= fsl_spi_get_type(&ofdev
->dev
);
825 if (type
== TYPE_FSL
) {
826 ret
= of_fsl_spi_get_chipselects(dev
);
831 ret
= of_address_to_resource(np
, 0, &mem
);
835 irq
= platform_get_irq(ofdev
, 0);
841 master
= fsl_spi_probe(dev
, &mem
, irq
);
842 if (IS_ERR(master
)) {
843 ret
= PTR_ERR(master
);
850 if (type
== TYPE_FSL
)
851 of_fsl_spi_free_chipselects(dev
);
855 static int of_fsl_spi_remove(struct platform_device
*ofdev
)
857 struct spi_master
*master
= platform_get_drvdata(ofdev
);
858 struct mpc8xxx_spi
*mpc8xxx_spi
= spi_master_get_devdata(master
);
860 fsl_spi_cpm_free(mpc8xxx_spi
);
861 if (mpc8xxx_spi
->type
== TYPE_FSL
)
862 of_fsl_spi_free_chipselects(&ofdev
->dev
);
866 static struct platform_driver of_fsl_spi_driver
= {
869 .of_match_table
= of_fsl_spi_match
,
871 .probe
= of_fsl_spi_probe
,
872 .remove
= of_fsl_spi_remove
,
875 #ifdef CONFIG_MPC832x_RDB
878 * This is "legacy" platform driver, was used by the MPC8323E-RDB boards
879 * only. The driver should go away soon, since newer MPC8323E-RDB's device
880 * tree can work with OpenFirmware driver. But for now we support old trees
883 static int plat_mpc8xxx_spi_probe(struct platform_device
*pdev
)
885 struct resource
*mem
;
887 struct spi_master
*master
;
889 if (!dev_get_platdata(&pdev
->dev
))
892 mem
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
896 irq
= platform_get_irq(pdev
, 0);
900 master
= fsl_spi_probe(&pdev
->dev
, mem
, irq
);
901 return PTR_ERR_OR_ZERO(master
);
904 static int plat_mpc8xxx_spi_remove(struct platform_device
*pdev
)
906 struct spi_master
*master
= platform_get_drvdata(pdev
);
907 struct mpc8xxx_spi
*mpc8xxx_spi
= spi_master_get_devdata(master
);
909 fsl_spi_cpm_free(mpc8xxx_spi
);
914 MODULE_ALIAS("platform:mpc8xxx_spi");
915 static struct platform_driver mpc8xxx_spi_driver
= {
916 .probe
= plat_mpc8xxx_spi_probe
,
917 .remove
= plat_mpc8xxx_spi_remove
,
919 .name
= "mpc8xxx_spi",
923 static bool legacy_driver_failed
;
925 static void __init
legacy_driver_register(void)
927 legacy_driver_failed
= platform_driver_register(&mpc8xxx_spi_driver
);
930 static void __exit
legacy_driver_unregister(void)
932 if (legacy_driver_failed
)
934 platform_driver_unregister(&mpc8xxx_spi_driver
);
937 static void __init
legacy_driver_register(void) {}
938 static void __exit
legacy_driver_unregister(void) {}
939 #endif /* CONFIG_MPC832x_RDB */
941 static int __init
fsl_spi_init(void)
943 legacy_driver_register();
944 return platform_driver_register(&of_fsl_spi_driver
);
946 module_init(fsl_spi_init
);
948 static void __exit
fsl_spi_exit(void)
950 platform_driver_unregister(&of_fsl_spi_driver
);
951 legacy_driver_unregister();
953 module_exit(fsl_spi_exit
);
955 MODULE_AUTHOR("Kumar Gala");
956 MODULE_DESCRIPTION("Simple Freescale SPI Driver");
957 MODULE_LICENSE("GPL");