2 * debugfs ops for the L1 cache
4 * Copyright (C) 2006 Paul Mundt
6 * This file is subject to the terms and conditions of the GNU General Public
7 * License. See the file "COPYING" in the main directory of this archive
10 #include <linux/init.h>
11 #include <linux/module.h>
12 #include <linux/debugfs.h>
13 #include <linux/seq_file.h>
14 #include <asm/processor.h>
15 #include <asm/uaccess.h>
16 #include <asm/cache.h>
25 static int __uses_jump_to_uncached
cache_seq_show(struct seq_file
*file
,
28 unsigned int cache_type
= (unsigned int)file
->private;
29 struct cache_info
*cache
;
30 unsigned int waysize
, way
, cache_size
;
31 unsigned long ccr
, base
;
32 static unsigned long addrstart
= 0;
35 * Go uncached immediately so we don't skew the results any
36 * more than we already are..
41 if ((ccr
& CCR_CACHE_ENABLE
) == 0) {
44 seq_printf(file
, "disabled\n");
48 if (cache_type
== CACHE_TYPE_DCACHE
) {
49 base
= CACHE_OC_ADDRESS_ARRAY
;
50 cache
= ¤t_cpu_data
.dcache
;
52 base
= CACHE_IC_ADDRESS_ARRAY
;
53 cache
= ¤t_cpu_data
.icache
;
57 * Due to the amount of data written out (depending on the cache size),
58 * we may be iterated over multiple times. In this case, keep track of
59 * the entry position in addrstart, and rewind it when we've hit the
62 * Likewise, the same code is used for multiple caches, so care must
63 * be taken for bouncing addrstart back and forth so the appropriate
66 cache_size
= cache
->ways
* cache
->sets
* cache
->linesz
;
67 if (((addrstart
& 0xff000000) != base
) ||
68 (addrstart
& 0x00ffffff) > cache_size
)
71 waysize
= cache
->sets
;
74 * If the OC is already in RAM mode, we only have
75 * half of the entries to consider..
77 if ((ccr
& CCR_CACHE_ORA
) && cache_type
== CACHE_TYPE_DCACHE
)
80 waysize
<<= cache
->entry_shift
;
82 for (way
= 0; way
< cache
->ways
; way
++) {
86 seq_printf(file
, "-----------------------------------------\n");
87 seq_printf(file
, "Way %d\n", way
);
88 seq_printf(file
, "-----------------------------------------\n");
90 for (addr
= addrstart
, line
= 0;
91 addr
< addrstart
+ waysize
;
92 addr
+= cache
->linesz
, line
++) {
93 unsigned long data
= ctrl_inl(addr
);
95 /* Check the V bit, ignore invalid cachelines */
99 /* U: Dirty, cache tag is 10 bits up */
100 seq_printf(file
, "%3d: %c 0x%lx\n",
101 line
, data
& 2 ? 'U' : ' ',
105 addrstart
+= cache
->way_incr
;
113 static int cache_debugfs_open(struct inode
*inode
, struct file
*file
)
115 return single_open(file
, cache_seq_show
, inode
->i_private
);
118 static const struct file_operations cache_debugfs_fops
= {
119 .owner
= THIS_MODULE
,
120 .open
= cache_debugfs_open
,
123 .release
= single_release
,
126 static int __init
cache_debugfs_init(void)
128 struct dentry
*dcache_dentry
, *icache_dentry
;
130 dcache_dentry
= debugfs_create_file("dcache", S_IRUSR
, sh_debugfs_root
,
131 (unsigned int *)CACHE_TYPE_DCACHE
,
132 &cache_debugfs_fops
);
135 if (IS_ERR(dcache_dentry
))
136 return PTR_ERR(dcache_dentry
);
138 icache_dentry
= debugfs_create_file("icache", S_IRUSR
, sh_debugfs_root
,
139 (unsigned int *)CACHE_TYPE_ICACHE
,
140 &cache_debugfs_fops
);
141 if (!icache_dentry
) {
142 debugfs_remove(dcache_dentry
);
145 if (IS_ERR(icache_dentry
)) {
146 debugfs_remove(dcache_dentry
);
147 return PTR_ERR(icache_dentry
);
152 module_init(cache_debugfs_init
);
154 MODULE_LICENSE("GPL v2");