2 * Driver for MT9T001 CMOS Image Sensor from Aptina (Micron)
4 * Copyright (C) 2010-2011, Laurent Pinchart <laurent.pinchart@ideasonboard.com>
6 * Based on the MT9M001 driver,
8 * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
15 #include <linux/clk.h>
16 #include <linux/i2c.h>
17 #include <linux/log2.h>
18 #include <linux/module.h>
19 #include <linux/regulator/consumer.h>
20 #include <linux/slab.h>
21 #include <linux/videodev2.h>
22 #include <linux/v4l2-mediabus.h>
24 #include <media/i2c/mt9t001.h>
25 #include <media/v4l2-ctrls.h>
26 #include <media/v4l2-device.h>
27 #include <media/v4l2-subdev.h>
29 #define MT9T001_PIXEL_ARRAY_HEIGHT 1568
30 #define MT9T001_PIXEL_ARRAY_WIDTH 2112
32 #define MT9T001_CHIP_VERSION 0x00
33 #define MT9T001_CHIP_ID 0x1621
34 #define MT9T001_ROW_START 0x01
35 #define MT9T001_ROW_START_MIN 0
36 #define MT9T001_ROW_START_DEF 20
37 #define MT9T001_ROW_START_MAX 1534
38 #define MT9T001_COLUMN_START 0x02
39 #define MT9T001_COLUMN_START_MIN 0
40 #define MT9T001_COLUMN_START_DEF 32
41 #define MT9T001_COLUMN_START_MAX 2046
42 #define MT9T001_WINDOW_HEIGHT 0x03
43 #define MT9T001_WINDOW_HEIGHT_MIN 1
44 #define MT9T001_WINDOW_HEIGHT_DEF 1535
45 #define MT9T001_WINDOW_HEIGHT_MAX 1567
46 #define MT9T001_WINDOW_WIDTH 0x04
47 #define MT9T001_WINDOW_WIDTH_MIN 1
48 #define MT9T001_WINDOW_WIDTH_DEF 2047
49 #define MT9T001_WINDOW_WIDTH_MAX 2111
50 #define MT9T001_HORIZONTAL_BLANKING 0x05
51 #define MT9T001_HORIZONTAL_BLANKING_MIN 21
52 #define MT9T001_HORIZONTAL_BLANKING_MAX 1023
53 #define MT9T001_VERTICAL_BLANKING 0x06
54 #define MT9T001_VERTICAL_BLANKING_MIN 3
55 #define MT9T001_VERTICAL_BLANKING_MAX 1023
56 #define MT9T001_OUTPUT_CONTROL 0x07
57 #define MT9T001_OUTPUT_CONTROL_SYNC (1 << 0)
58 #define MT9T001_OUTPUT_CONTROL_CHIP_ENABLE (1 << 1)
59 #define MT9T001_OUTPUT_CONTROL_TEST_DATA (1 << 6)
60 #define MT9T001_OUTPUT_CONTROL_DEF 0x0002
61 #define MT9T001_SHUTTER_WIDTH_HIGH 0x08
62 #define MT9T001_SHUTTER_WIDTH_LOW 0x09
63 #define MT9T001_SHUTTER_WIDTH_MIN 1
64 #define MT9T001_SHUTTER_WIDTH_DEF 1561
65 #define MT9T001_SHUTTER_WIDTH_MAX (1024 * 1024)
66 #define MT9T001_PIXEL_CLOCK 0x0a
67 #define MT9T001_PIXEL_CLOCK_INVERT (1 << 15)
68 #define MT9T001_PIXEL_CLOCK_SHIFT_MASK (7 << 8)
69 #define MT9T001_PIXEL_CLOCK_SHIFT_SHIFT 8
70 #define MT9T001_PIXEL_CLOCK_DIVIDE_MASK (0x7f << 0)
71 #define MT9T001_FRAME_RESTART 0x0b
72 #define MT9T001_SHUTTER_DELAY 0x0c
73 #define MT9T001_SHUTTER_DELAY_MAX 2047
74 #define MT9T001_RESET 0x0d
75 #define MT9T001_READ_MODE1 0x1e
76 #define MT9T001_READ_MODE_SNAPSHOT (1 << 8)
77 #define MT9T001_READ_MODE_STROBE_ENABLE (1 << 9)
78 #define MT9T001_READ_MODE_STROBE_WIDTH (1 << 10)
79 #define MT9T001_READ_MODE_STROBE_OVERRIDE (1 << 11)
80 #define MT9T001_READ_MODE2 0x20
81 #define MT9T001_READ_MODE_BAD_FRAMES (1 << 0)
82 #define MT9T001_READ_MODE_LINE_VALID_CONTINUOUS (1 << 9)
83 #define MT9T001_READ_MODE_LINE_VALID_FRAME (1 << 10)
84 #define MT9T001_READ_MODE3 0x21
85 #define MT9T001_READ_MODE_GLOBAL_RESET (1 << 0)
86 #define MT9T001_READ_MODE_GHST_CTL (1 << 1)
87 #define MT9T001_ROW_ADDRESS_MODE 0x22
88 #define MT9T001_ROW_SKIP_MASK (7 << 0)
89 #define MT9T001_ROW_BIN_MASK (3 << 3)
90 #define MT9T001_ROW_BIN_SHIFT 3
91 #define MT9T001_COLUMN_ADDRESS_MODE 0x23
92 #define MT9T001_COLUMN_SKIP_MASK (7 << 0)
93 #define MT9T001_COLUMN_BIN_MASK (3 << 3)
94 #define MT9T001_COLUMN_BIN_SHIFT 3
95 #define MT9T001_GREEN1_GAIN 0x2b
96 #define MT9T001_BLUE_GAIN 0x2c
97 #define MT9T001_RED_GAIN 0x2d
98 #define MT9T001_GREEN2_GAIN 0x2e
99 #define MT9T001_TEST_DATA 0x32
100 #define MT9T001_GLOBAL_GAIN 0x35
101 #define MT9T001_GLOBAL_GAIN_MIN 8
102 #define MT9T001_GLOBAL_GAIN_MAX 1024
103 #define MT9T001_BLACK_LEVEL 0x49
104 #define MT9T001_ROW_BLACK_DEFAULT_OFFSET 0x4b
105 #define MT9T001_BLC_DELTA_THRESHOLDS 0x5d
106 #define MT9T001_CAL_THRESHOLDS 0x5f
107 #define MT9T001_GREEN1_OFFSET 0x60
108 #define MT9T001_GREEN2_OFFSET 0x61
109 #define MT9T001_BLACK_LEVEL_CALIBRATION 0x62
110 #define MT9T001_BLACK_LEVEL_OVERRIDE (1 << 0)
111 #define MT9T001_BLACK_LEVEL_DISABLE_OFFSET (1 << 1)
112 #define MT9T001_BLACK_LEVEL_RECALCULATE (1 << 12)
113 #define MT9T001_BLACK_LEVEL_LOCK_RED_BLUE (1 << 13)
114 #define MT9T001_BLACK_LEVEL_LOCK_GREEN (1 << 14)
115 #define MT9T001_RED_OFFSET 0x63
116 #define MT9T001_BLUE_OFFSET 0x64
119 struct v4l2_subdev subdev
;
120 struct media_pad pad
;
123 struct regulator_bulk_data regulators
[2];
125 struct mutex power_lock
; /* lock to protect power_count */
128 struct v4l2_mbus_framefmt format
;
129 struct v4l2_rect crop
;
131 struct v4l2_ctrl_handler ctrls
;
132 struct v4l2_ctrl
*gains
[4];
138 static inline struct mt9t001
*to_mt9t001(struct v4l2_subdev
*sd
)
140 return container_of(sd
, struct mt9t001
, subdev
);
143 static int mt9t001_read(struct i2c_client
*client
, u8 reg
)
145 return i2c_smbus_read_word_swapped(client
, reg
);
148 static int mt9t001_write(struct i2c_client
*client
, u8 reg
, u16 data
)
150 return i2c_smbus_write_word_swapped(client
, reg
, data
);
153 static int mt9t001_set_output_control(struct mt9t001
*mt9t001
, u16 clear
,
156 struct i2c_client
*client
= v4l2_get_subdevdata(&mt9t001
->subdev
);
157 u16 value
= (mt9t001
->output_control
& ~clear
) | set
;
160 if (value
== mt9t001
->output_control
)
163 ret
= mt9t001_write(client
, MT9T001_OUTPUT_CONTROL
, value
);
167 mt9t001
->output_control
= value
;
171 static int mt9t001_reset(struct mt9t001
*mt9t001
)
173 struct i2c_client
*client
= v4l2_get_subdevdata(&mt9t001
->subdev
);
176 /* Reset the chip and stop data read out */
177 ret
= mt9t001_write(client
, MT9T001_RESET
, 1);
181 ret
= mt9t001_write(client
, MT9T001_RESET
, 0);
185 mt9t001
->output_control
= MT9T001_OUTPUT_CONTROL_DEF
;
187 return mt9t001_set_output_control(mt9t001
,
188 MT9T001_OUTPUT_CONTROL_CHIP_ENABLE
,
192 static int mt9t001_power_on(struct mt9t001
*mt9t001
)
196 /* Bring up the supplies */
197 ret
= regulator_bulk_enable(ARRAY_SIZE(mt9t001
->regulators
),
198 mt9t001
->regulators
);
203 ret
= clk_prepare_enable(mt9t001
->clk
);
205 regulator_bulk_disable(ARRAY_SIZE(mt9t001
->regulators
),
206 mt9t001
->regulators
);
211 static void mt9t001_power_off(struct mt9t001
*mt9t001
)
213 regulator_bulk_disable(ARRAY_SIZE(mt9t001
->regulators
),
214 mt9t001
->regulators
);
216 clk_disable_unprepare(mt9t001
->clk
);
219 static int __mt9t001_set_power(struct mt9t001
*mt9t001
, bool on
)
221 struct i2c_client
*client
= v4l2_get_subdevdata(&mt9t001
->subdev
);
225 mt9t001_power_off(mt9t001
);
229 ret
= mt9t001_power_on(mt9t001
);
233 ret
= mt9t001_reset(mt9t001
);
235 dev_err(&client
->dev
, "Failed to reset the camera\n");
239 ret
= v4l2_ctrl_handler_setup(&mt9t001
->ctrls
);
241 dev_err(&client
->dev
, "Failed to set up control handlers\n");
248 mt9t001_power_off(mt9t001
);
253 /* -----------------------------------------------------------------------------
254 * V4L2 subdev video operations
257 static struct v4l2_mbus_framefmt
*
258 __mt9t001_get_pad_format(struct mt9t001
*mt9t001
, struct v4l2_subdev_pad_config
*cfg
,
259 unsigned int pad
, enum v4l2_subdev_format_whence which
)
262 case V4L2_SUBDEV_FORMAT_TRY
:
263 return v4l2_subdev_get_try_format(&mt9t001
->subdev
, cfg
, pad
);
264 case V4L2_SUBDEV_FORMAT_ACTIVE
:
265 return &mt9t001
->format
;
271 static struct v4l2_rect
*
272 __mt9t001_get_pad_crop(struct mt9t001
*mt9t001
, struct v4l2_subdev_pad_config
*cfg
,
273 unsigned int pad
, enum v4l2_subdev_format_whence which
)
276 case V4L2_SUBDEV_FORMAT_TRY
:
277 return v4l2_subdev_get_try_crop(&mt9t001
->subdev
, cfg
, pad
);
278 case V4L2_SUBDEV_FORMAT_ACTIVE
:
279 return &mt9t001
->crop
;
285 static int mt9t001_s_stream(struct v4l2_subdev
*subdev
, int enable
)
287 const u16 mode
= MT9T001_OUTPUT_CONTROL_CHIP_ENABLE
;
288 struct i2c_client
*client
= v4l2_get_subdevdata(subdev
);
289 struct mt9t001_platform_data
*pdata
= client
->dev
.platform_data
;
290 struct mt9t001
*mt9t001
= to_mt9t001(subdev
);
291 struct v4l2_mbus_framefmt
*format
= &mt9t001
->format
;
292 struct v4l2_rect
*crop
= &mt9t001
->crop
;
298 return mt9t001_set_output_control(mt9t001
, mode
, 0);
300 /* Configure the pixel clock polarity */
301 if (pdata
->clk_pol
) {
302 ret
= mt9t001_write(client
, MT9T001_PIXEL_CLOCK
,
303 MT9T001_PIXEL_CLOCK_INVERT
);
308 /* Configure the window size and row/column bin */
309 hratio
= DIV_ROUND_CLOSEST(crop
->width
, format
->width
);
310 vratio
= DIV_ROUND_CLOSEST(crop
->height
, format
->height
);
312 ret
= mt9t001_write(client
, MT9T001_ROW_ADDRESS_MODE
, hratio
- 1);
316 ret
= mt9t001_write(client
, MT9T001_COLUMN_ADDRESS_MODE
, vratio
- 1);
320 ret
= mt9t001_write(client
, MT9T001_COLUMN_START
, crop
->left
);
324 ret
= mt9t001_write(client
, MT9T001_ROW_START
, crop
->top
);
328 ret
= mt9t001_write(client
, MT9T001_WINDOW_WIDTH
, crop
->width
- 1);
332 ret
= mt9t001_write(client
, MT9T001_WINDOW_HEIGHT
, crop
->height
- 1);
336 /* Switch to master "normal" mode */
337 return mt9t001_set_output_control(mt9t001
, 0, mode
);
340 static int mt9t001_enum_mbus_code(struct v4l2_subdev
*subdev
,
341 struct v4l2_subdev_pad_config
*cfg
,
342 struct v4l2_subdev_mbus_code_enum
*code
)
347 code
->code
= MEDIA_BUS_FMT_SGRBG10_1X10
;
351 static int mt9t001_enum_frame_size(struct v4l2_subdev
*subdev
,
352 struct v4l2_subdev_pad_config
*cfg
,
353 struct v4l2_subdev_frame_size_enum
*fse
)
355 if (fse
->index
>= 8 || fse
->code
!= MEDIA_BUS_FMT_SGRBG10_1X10
)
358 fse
->min_width
= (MT9T001_WINDOW_WIDTH_DEF
+ 1) / fse
->index
;
359 fse
->max_width
= fse
->min_width
;
360 fse
->min_height
= (MT9T001_WINDOW_HEIGHT_DEF
+ 1) / fse
->index
;
361 fse
->max_height
= fse
->min_height
;
366 static int mt9t001_get_format(struct v4l2_subdev
*subdev
,
367 struct v4l2_subdev_pad_config
*cfg
,
368 struct v4l2_subdev_format
*format
)
370 struct mt9t001
*mt9t001
= to_mt9t001(subdev
);
372 format
->format
= *__mt9t001_get_pad_format(mt9t001
, cfg
, format
->pad
,
377 static int mt9t001_set_format(struct v4l2_subdev
*subdev
,
378 struct v4l2_subdev_pad_config
*cfg
,
379 struct v4l2_subdev_format
*format
)
381 struct mt9t001
*mt9t001
= to_mt9t001(subdev
);
382 struct v4l2_mbus_framefmt
*__format
;
383 struct v4l2_rect
*__crop
;
389 __crop
= __mt9t001_get_pad_crop(mt9t001
, cfg
, format
->pad
,
392 /* Clamp the width and height to avoid dividing by zero. */
393 width
= clamp_t(unsigned int, ALIGN(format
->format
.width
, 2),
394 max_t(unsigned int, __crop
->width
/ 8,
395 MT9T001_WINDOW_HEIGHT_MIN
+ 1),
397 height
= clamp_t(unsigned int, ALIGN(format
->format
.height
, 2),
398 max_t(unsigned int, __crop
->height
/ 8,
399 MT9T001_WINDOW_HEIGHT_MIN
+ 1),
402 hratio
= DIV_ROUND_CLOSEST(__crop
->width
, width
);
403 vratio
= DIV_ROUND_CLOSEST(__crop
->height
, height
);
405 __format
= __mt9t001_get_pad_format(mt9t001
, cfg
, format
->pad
,
407 __format
->width
= __crop
->width
/ hratio
;
408 __format
->height
= __crop
->height
/ vratio
;
410 format
->format
= *__format
;
415 static int mt9t001_get_selection(struct v4l2_subdev
*subdev
,
416 struct v4l2_subdev_pad_config
*cfg
,
417 struct v4l2_subdev_selection
*sel
)
419 struct mt9t001
*mt9t001
= to_mt9t001(subdev
);
421 if (sel
->target
!= V4L2_SEL_TGT_CROP
)
424 sel
->r
= *__mt9t001_get_pad_crop(mt9t001
, cfg
, sel
->pad
, sel
->which
);
428 static int mt9t001_set_selection(struct v4l2_subdev
*subdev
,
429 struct v4l2_subdev_pad_config
*cfg
,
430 struct v4l2_subdev_selection
*sel
)
432 struct mt9t001
*mt9t001
= to_mt9t001(subdev
);
433 struct v4l2_mbus_framefmt
*__format
;
434 struct v4l2_rect
*__crop
;
435 struct v4l2_rect rect
;
437 if (sel
->target
!= V4L2_SEL_TGT_CROP
)
440 /* Clamp the crop rectangle boundaries and align them to a multiple of 2
443 rect
.left
= clamp(ALIGN(sel
->r
.left
, 2),
444 MT9T001_COLUMN_START_MIN
,
445 MT9T001_COLUMN_START_MAX
);
446 rect
.top
= clamp(ALIGN(sel
->r
.top
, 2),
447 MT9T001_ROW_START_MIN
,
448 MT9T001_ROW_START_MAX
);
449 rect
.width
= clamp_t(unsigned int, ALIGN(sel
->r
.width
, 2),
450 MT9T001_WINDOW_WIDTH_MIN
+ 1,
451 MT9T001_WINDOW_WIDTH_MAX
+ 1);
452 rect
.height
= clamp_t(unsigned int, ALIGN(sel
->r
.height
, 2),
453 MT9T001_WINDOW_HEIGHT_MIN
+ 1,
454 MT9T001_WINDOW_HEIGHT_MAX
+ 1);
456 rect
.width
= min_t(unsigned int, rect
.width
,
457 MT9T001_PIXEL_ARRAY_WIDTH
- rect
.left
);
458 rect
.height
= min_t(unsigned int, rect
.height
,
459 MT9T001_PIXEL_ARRAY_HEIGHT
- rect
.top
);
461 __crop
= __mt9t001_get_pad_crop(mt9t001
, cfg
, sel
->pad
, sel
->which
);
463 if (rect
.width
!= __crop
->width
|| rect
.height
!= __crop
->height
) {
464 /* Reset the output image size if the crop rectangle size has
467 __format
= __mt9t001_get_pad_format(mt9t001
, cfg
, sel
->pad
,
469 __format
->width
= rect
.width
;
470 __format
->height
= rect
.height
;
479 /* -----------------------------------------------------------------------------
480 * V4L2 subdev control operations
483 #define V4L2_CID_TEST_PATTERN_COLOR (V4L2_CID_USER_BASE | 0x1001)
484 #define V4L2_CID_BLACK_LEVEL_AUTO (V4L2_CID_USER_BASE | 0x1002)
485 #define V4L2_CID_BLACK_LEVEL_OFFSET (V4L2_CID_USER_BASE | 0x1003)
486 #define V4L2_CID_BLACK_LEVEL_CALIBRATE (V4L2_CID_USER_BASE | 0x1004)
488 #define V4L2_CID_GAIN_RED (V4L2_CTRL_CLASS_CAMERA | 0x1001)
489 #define V4L2_CID_GAIN_GREEN_RED (V4L2_CTRL_CLASS_CAMERA | 0x1002)
490 #define V4L2_CID_GAIN_GREEN_BLUE (V4L2_CTRL_CLASS_CAMERA | 0x1003)
491 #define V4L2_CID_GAIN_BLUE (V4L2_CTRL_CLASS_CAMERA | 0x1004)
493 static u16
mt9t001_gain_value(s32
*gain
)
495 /* Gain is controlled by 2 analog stages and a digital stage. Valid
496 * values for the 3 stages are
499 * ------------------------------------------
500 * First analog stage x1 x2 1
501 * Second analog stage x1 x4 0.125
502 * Digital stage x1 x16 0.125
504 * To minimize noise, the gain stages should be used in the second
505 * analog stage, first analog stage, digital stage order. Gain from a
506 * previous stage should be pushed to its maximum value before the next
514 return (1 << 6) | (*gain
>> 1);
518 return ((*gain
- 64) << 5) | (1 << 6) | 32;
521 static int mt9t001_ctrl_freeze(struct mt9t001
*mt9t001
, bool freeze
)
523 return mt9t001_set_output_control(mt9t001
,
524 freeze
? 0 : MT9T001_OUTPUT_CONTROL_SYNC
,
525 freeze
? MT9T001_OUTPUT_CONTROL_SYNC
: 0);
528 static int mt9t001_s_ctrl(struct v4l2_ctrl
*ctrl
)
530 static const u8 gains
[4] = {
531 MT9T001_RED_GAIN
, MT9T001_GREEN1_GAIN
,
532 MT9T001_GREEN2_GAIN
, MT9T001_BLUE_GAIN
535 struct mt9t001
*mt9t001
=
536 container_of(ctrl
->handler
, struct mt9t001
, ctrls
);
537 struct i2c_client
*client
= v4l2_get_subdevdata(&mt9t001
->subdev
);
544 case V4L2_CID_GAIN_RED
:
545 case V4L2_CID_GAIN_GREEN_RED
:
546 case V4L2_CID_GAIN_GREEN_BLUE
:
547 case V4L2_CID_GAIN_BLUE
:
549 /* Disable control updates if more than one control has changed
552 for (i
= 0, count
= 0; i
< 4; ++i
) {
553 struct v4l2_ctrl
*gain
= mt9t001
->gains
[i
];
555 if (gain
->val
!= gain
->cur
.val
)
560 ret
= mt9t001_ctrl_freeze(mt9t001
, true);
565 /* Update the gain controls. */
566 for (i
= 0; i
< 4; ++i
) {
567 struct v4l2_ctrl
*gain
= mt9t001
->gains
[i
];
569 if (gain
->val
== gain
->cur
.val
)
572 value
= mt9t001_gain_value(&gain
->val
);
573 ret
= mt9t001_write(client
, gains
[i
], value
);
575 mt9t001_ctrl_freeze(mt9t001
, false);
580 /* Enable control updates. */
582 ret
= mt9t001_ctrl_freeze(mt9t001
, false);
589 case V4L2_CID_EXPOSURE
:
590 ret
= mt9t001_write(client
, MT9T001_SHUTTER_WIDTH_LOW
,
595 return mt9t001_write(client
, MT9T001_SHUTTER_WIDTH_HIGH
,
598 case V4L2_CID_TEST_PATTERN
:
599 return mt9t001_set_output_control(mt9t001
,
600 ctrl
->val
? 0 : MT9T001_OUTPUT_CONTROL_TEST_DATA
,
601 ctrl
->val
? MT9T001_OUTPUT_CONTROL_TEST_DATA
: 0);
603 case V4L2_CID_TEST_PATTERN_COLOR
:
604 return mt9t001_write(client
, MT9T001_TEST_DATA
, ctrl
->val
<< 2);
606 case V4L2_CID_BLACK_LEVEL_AUTO
:
607 value
= ctrl
->val
? 0 : MT9T001_BLACK_LEVEL_OVERRIDE
;
608 ret
= mt9t001_write(client
, MT9T001_BLACK_LEVEL_CALIBRATION
,
613 mt9t001
->black_level
= value
;
616 case V4L2_CID_BLACK_LEVEL_OFFSET
:
617 ret
= mt9t001_write(client
, MT9T001_GREEN1_OFFSET
, ctrl
->val
);
621 ret
= mt9t001_write(client
, MT9T001_GREEN2_OFFSET
, ctrl
->val
);
625 ret
= mt9t001_write(client
, MT9T001_RED_OFFSET
, ctrl
->val
);
629 return mt9t001_write(client
, MT9T001_BLUE_OFFSET
, ctrl
->val
);
631 case V4L2_CID_BLACK_LEVEL_CALIBRATE
:
632 return mt9t001_write(client
, MT9T001_BLACK_LEVEL_CALIBRATION
,
633 MT9T001_BLACK_LEVEL_RECALCULATE
|
634 mt9t001
->black_level
);
640 static const struct v4l2_ctrl_ops mt9t001_ctrl_ops
= {
641 .s_ctrl
= mt9t001_s_ctrl
,
644 static const char * const mt9t001_test_pattern_menu
[] = {
649 static const struct v4l2_ctrl_config mt9t001_ctrls
[] = {
651 .ops
= &mt9t001_ctrl_ops
,
652 .id
= V4L2_CID_TEST_PATTERN_COLOR
,
653 .type
= V4L2_CTRL_TYPE_INTEGER
,
654 .name
= "Test Pattern Color",
661 .ops
= &mt9t001_ctrl_ops
,
662 .id
= V4L2_CID_BLACK_LEVEL_AUTO
,
663 .type
= V4L2_CTRL_TYPE_BOOLEAN
,
664 .name
= "Black Level, Auto",
671 .ops
= &mt9t001_ctrl_ops
,
672 .id
= V4L2_CID_BLACK_LEVEL_OFFSET
,
673 .type
= V4L2_CTRL_TYPE_INTEGER
,
674 .name
= "Black Level, Offset",
681 .ops
= &mt9t001_ctrl_ops
,
682 .id
= V4L2_CID_BLACK_LEVEL_CALIBRATE
,
683 .type
= V4L2_CTRL_TYPE_BUTTON
,
684 .name
= "Black Level, Calibrate",
689 .flags
= V4L2_CTRL_FLAG_WRITE_ONLY
,
693 static const struct v4l2_ctrl_config mt9t001_gains
[] = {
695 .ops
= &mt9t001_ctrl_ops
,
696 .id
= V4L2_CID_GAIN_RED
,
697 .type
= V4L2_CTRL_TYPE_INTEGER
,
699 .min
= MT9T001_GLOBAL_GAIN_MIN
,
700 .max
= MT9T001_GLOBAL_GAIN_MAX
,
702 .def
= MT9T001_GLOBAL_GAIN_MIN
,
705 .ops
= &mt9t001_ctrl_ops
,
706 .id
= V4L2_CID_GAIN_GREEN_RED
,
707 .type
= V4L2_CTRL_TYPE_INTEGER
,
708 .name
= "Gain, Green (R)",
709 .min
= MT9T001_GLOBAL_GAIN_MIN
,
710 .max
= MT9T001_GLOBAL_GAIN_MAX
,
712 .def
= MT9T001_GLOBAL_GAIN_MIN
,
715 .ops
= &mt9t001_ctrl_ops
,
716 .id
= V4L2_CID_GAIN_GREEN_BLUE
,
717 .type
= V4L2_CTRL_TYPE_INTEGER
,
718 .name
= "Gain, Green (B)",
719 .min
= MT9T001_GLOBAL_GAIN_MIN
,
720 .max
= MT9T001_GLOBAL_GAIN_MAX
,
722 .def
= MT9T001_GLOBAL_GAIN_MIN
,
725 .ops
= &mt9t001_ctrl_ops
,
726 .id
= V4L2_CID_GAIN_BLUE
,
727 .type
= V4L2_CTRL_TYPE_INTEGER
,
728 .name
= "Gain, Blue",
729 .min
= MT9T001_GLOBAL_GAIN_MIN
,
730 .max
= MT9T001_GLOBAL_GAIN_MAX
,
732 .def
= MT9T001_GLOBAL_GAIN_MIN
,
737 /* -----------------------------------------------------------------------------
738 * V4L2 subdev core operations
741 static int mt9t001_set_power(struct v4l2_subdev
*subdev
, int on
)
743 struct mt9t001
*mt9t001
= to_mt9t001(subdev
);
746 mutex_lock(&mt9t001
->power_lock
);
748 /* If the power count is modified from 0 to != 0 or from != 0 to 0,
749 * update the power state.
751 if (mt9t001
->power_count
== !on
) {
752 ret
= __mt9t001_set_power(mt9t001
, !!on
);
757 /* Update the power count. */
758 mt9t001
->power_count
+= on
? 1 : -1;
759 WARN_ON(mt9t001
->power_count
< 0);
762 mutex_unlock(&mt9t001
->power_lock
);
766 /* -----------------------------------------------------------------------------
767 * V4L2 subdev internal operations
770 static int mt9t001_registered(struct v4l2_subdev
*subdev
)
772 struct i2c_client
*client
= v4l2_get_subdevdata(subdev
);
773 struct mt9t001
*mt9t001
= to_mt9t001(subdev
);
777 ret
= mt9t001_power_on(mt9t001
);
779 dev_err(&client
->dev
, "MT9T001 power up failed\n");
783 /* Read out the chip version register */
784 data
= mt9t001_read(client
, MT9T001_CHIP_VERSION
);
785 mt9t001_power_off(mt9t001
);
787 if (data
!= MT9T001_CHIP_ID
) {
788 dev_err(&client
->dev
,
789 "MT9T001 not detected, wrong version 0x%04x\n", data
);
793 dev_info(&client
->dev
, "MT9T001 detected at address 0x%02x\n",
799 static int mt9t001_open(struct v4l2_subdev
*subdev
, struct v4l2_subdev_fh
*fh
)
801 struct v4l2_mbus_framefmt
*format
;
802 struct v4l2_rect
*crop
;
804 crop
= v4l2_subdev_get_try_crop(subdev
, fh
->pad
, 0);
805 crop
->left
= MT9T001_COLUMN_START_DEF
;
806 crop
->top
= MT9T001_ROW_START_DEF
;
807 crop
->width
= MT9T001_WINDOW_WIDTH_DEF
+ 1;
808 crop
->height
= MT9T001_WINDOW_HEIGHT_DEF
+ 1;
810 format
= v4l2_subdev_get_try_format(subdev
, fh
->pad
, 0);
811 format
->code
= MEDIA_BUS_FMT_SGRBG10_1X10
;
812 format
->width
= MT9T001_WINDOW_WIDTH_DEF
+ 1;
813 format
->height
= MT9T001_WINDOW_HEIGHT_DEF
+ 1;
814 format
->field
= V4L2_FIELD_NONE
;
815 format
->colorspace
= V4L2_COLORSPACE_SRGB
;
817 return mt9t001_set_power(subdev
, 1);
820 static int mt9t001_close(struct v4l2_subdev
*subdev
, struct v4l2_subdev_fh
*fh
)
822 return mt9t001_set_power(subdev
, 0);
825 static const struct v4l2_subdev_core_ops mt9t001_subdev_core_ops
= {
826 .s_power
= mt9t001_set_power
,
829 static const struct v4l2_subdev_video_ops mt9t001_subdev_video_ops
= {
830 .s_stream
= mt9t001_s_stream
,
833 static const struct v4l2_subdev_pad_ops mt9t001_subdev_pad_ops
= {
834 .enum_mbus_code
= mt9t001_enum_mbus_code
,
835 .enum_frame_size
= mt9t001_enum_frame_size
,
836 .get_fmt
= mt9t001_get_format
,
837 .set_fmt
= mt9t001_set_format
,
838 .get_selection
= mt9t001_get_selection
,
839 .set_selection
= mt9t001_set_selection
,
842 static const struct v4l2_subdev_ops mt9t001_subdev_ops
= {
843 .core
= &mt9t001_subdev_core_ops
,
844 .video
= &mt9t001_subdev_video_ops
,
845 .pad
= &mt9t001_subdev_pad_ops
,
848 static const struct v4l2_subdev_internal_ops mt9t001_subdev_internal_ops
= {
849 .registered
= mt9t001_registered
,
850 .open
= mt9t001_open
,
851 .close
= mt9t001_close
,
854 static int mt9t001_probe(struct i2c_client
*client
,
855 const struct i2c_device_id
*did
)
857 struct mt9t001_platform_data
*pdata
= client
->dev
.platform_data
;
858 struct mt9t001
*mt9t001
;
863 dev_err(&client
->dev
, "No platform data\n");
867 if (!i2c_check_functionality(client
->adapter
,
868 I2C_FUNC_SMBUS_WORD_DATA
)) {
869 dev_warn(&client
->adapter
->dev
,
870 "I2C-Adapter doesn't support I2C_FUNC_SMBUS_WORD\n");
874 mt9t001
= devm_kzalloc(&client
->dev
, sizeof(*mt9t001
), GFP_KERNEL
);
878 mutex_init(&mt9t001
->power_lock
);
879 mt9t001
->output_control
= MT9T001_OUTPUT_CONTROL_DEF
;
881 mt9t001
->regulators
[0].supply
= "vdd";
882 mt9t001
->regulators
[1].supply
= "vaa";
884 ret
= devm_regulator_bulk_get(&client
->dev
, 2, mt9t001
->regulators
);
886 dev_err(&client
->dev
, "Unable to get regulators\n");
890 mt9t001
->clk
= devm_clk_get(&client
->dev
, NULL
);
891 if (IS_ERR(mt9t001
->clk
)) {
892 dev_err(&client
->dev
, "Unable to get clock\n");
893 return PTR_ERR(mt9t001
->clk
);
896 v4l2_ctrl_handler_init(&mt9t001
->ctrls
, ARRAY_SIZE(mt9t001_ctrls
) +
897 ARRAY_SIZE(mt9t001_gains
) + 4);
899 v4l2_ctrl_new_std(&mt9t001
->ctrls
, &mt9t001_ctrl_ops
,
900 V4L2_CID_EXPOSURE
, MT9T001_SHUTTER_WIDTH_MIN
,
901 MT9T001_SHUTTER_WIDTH_MAX
, 1,
902 MT9T001_SHUTTER_WIDTH_DEF
);
903 v4l2_ctrl_new_std(&mt9t001
->ctrls
, &mt9t001_ctrl_ops
,
904 V4L2_CID_BLACK_LEVEL
, 1, 1, 1, 1);
905 v4l2_ctrl_new_std(&mt9t001
->ctrls
, &mt9t001_ctrl_ops
,
906 V4L2_CID_PIXEL_RATE
, pdata
->ext_clk
, pdata
->ext_clk
,
908 v4l2_ctrl_new_std_menu_items(&mt9t001
->ctrls
, &mt9t001_ctrl_ops
,
909 V4L2_CID_TEST_PATTERN
,
910 ARRAY_SIZE(mt9t001_test_pattern_menu
) - 1, 0,
911 0, mt9t001_test_pattern_menu
);
913 for (i
= 0; i
< ARRAY_SIZE(mt9t001_ctrls
); ++i
)
914 v4l2_ctrl_new_custom(&mt9t001
->ctrls
, &mt9t001_ctrls
[i
], NULL
);
916 for (i
= 0; i
< ARRAY_SIZE(mt9t001_gains
); ++i
)
917 mt9t001
->gains
[i
] = v4l2_ctrl_new_custom(&mt9t001
->ctrls
,
918 &mt9t001_gains
[i
], NULL
);
920 v4l2_ctrl_cluster(ARRAY_SIZE(mt9t001_gains
), mt9t001
->gains
);
922 mt9t001
->subdev
.ctrl_handler
= &mt9t001
->ctrls
;
924 if (mt9t001
->ctrls
.error
) {
925 printk(KERN_INFO
"%s: control initialization error %d\n",
926 __func__
, mt9t001
->ctrls
.error
);
931 mt9t001
->crop
.left
= MT9T001_COLUMN_START_DEF
;
932 mt9t001
->crop
.top
= MT9T001_ROW_START_DEF
;
933 mt9t001
->crop
.width
= MT9T001_WINDOW_WIDTH_DEF
+ 1;
934 mt9t001
->crop
.height
= MT9T001_WINDOW_HEIGHT_DEF
+ 1;
936 mt9t001
->format
.code
= MEDIA_BUS_FMT_SGRBG10_1X10
;
937 mt9t001
->format
.width
= MT9T001_WINDOW_WIDTH_DEF
+ 1;
938 mt9t001
->format
.height
= MT9T001_WINDOW_HEIGHT_DEF
+ 1;
939 mt9t001
->format
.field
= V4L2_FIELD_NONE
;
940 mt9t001
->format
.colorspace
= V4L2_COLORSPACE_SRGB
;
942 v4l2_i2c_subdev_init(&mt9t001
->subdev
, client
, &mt9t001_subdev_ops
);
943 mt9t001
->subdev
.internal_ops
= &mt9t001_subdev_internal_ops
;
944 mt9t001
->subdev
.flags
|= V4L2_SUBDEV_FL_HAS_DEVNODE
;
946 mt9t001
->subdev
.entity
.function
= MEDIA_ENT_F_CAM_SENSOR
;
947 mt9t001
->pad
.flags
= MEDIA_PAD_FL_SOURCE
;
948 ret
= media_entity_pads_init(&mt9t001
->subdev
.entity
, 1, &mt9t001
->pad
);
952 v4l2_ctrl_handler_free(&mt9t001
->ctrls
);
953 media_entity_cleanup(&mt9t001
->subdev
.entity
);
959 static int mt9t001_remove(struct i2c_client
*client
)
961 struct v4l2_subdev
*subdev
= i2c_get_clientdata(client
);
962 struct mt9t001
*mt9t001
= to_mt9t001(subdev
);
964 v4l2_ctrl_handler_free(&mt9t001
->ctrls
);
965 v4l2_device_unregister_subdev(subdev
);
966 media_entity_cleanup(&subdev
->entity
);
970 static const struct i2c_device_id mt9t001_id
[] = {
974 MODULE_DEVICE_TABLE(i2c
, mt9t001_id
);
976 static struct i2c_driver mt9t001_driver
= {
980 .probe
= mt9t001_probe
,
981 .remove
= mt9t001_remove
,
982 .id_table
= mt9t001_id
,
985 module_i2c_driver(mt9t001_driver
);
987 MODULE_DESCRIPTION("Aptina (Micron) MT9T001 Camera driver");
988 MODULE_AUTHOR("Laurent Pinchart <laurent.pinchart@ideasonboard.com>");
989 MODULE_LICENSE("GPL");