3 #define DRXK_VERSION_MAJOR 0
4 #define DRXK_VERSION_MINOR 9
5 #define DRXK_VERSION_PATCH 4300
7 #define HI_I2C_DELAY 42
8 #define HI_I2C_BRIDGE_DELAY 350
9 #define DRXK_MAX_RETRIES 100
13 #define DRXX_JTAGID 0x039210D9
14 #define DRXX_J_JTAGID 0x239310D9
15 #define DRXX_K_JTAGID 0x039210D9
17 #define DRX_UNKNOWN 254
20 #define DRX_SCU_READY 0
21 #define DRXK_MAX_WAITTIME (200)
22 #define SCU_RESULT_OK 0
23 #define SCU_RESULT_SIZE -4
24 #define SCU_RESULT_INVPAR -3
25 #define SCU_RESULT_UNKSTD -2
26 #define SCU_RESULT_UNKCMD -1
28 #ifndef DRXK_OFDM_TR_SHUTDOWN_TIMEOUT
29 #define DRXK_OFDM_TR_SHUTDOWN_TIMEOUT (200)
32 #define DRXK_8VSB_MPEG_BIT_RATE 19392658UL /*bps*/
33 #define DRXK_DVBT_MPEG_BIT_RATE 32000000UL /*bps*/
34 #define DRXK_QAM16_MPEG_BIT_RATE 27000000UL /*bps*/
35 #define DRXK_QAM32_MPEG_BIT_RATE 33000000UL /*bps*/
36 #define DRXK_QAM64_MPEG_BIT_RATE 40000000UL /*bps*/
37 #define DRXK_QAM128_MPEG_BIT_RATE 46000000UL /*bps*/
38 #define DRXK_QAM256_MPEG_BIT_RATE 52000000UL /*bps*/
39 #define DRXK_MAX_MPEG_BIT_RATE 52000000UL /*bps*/
41 #define IQM_CF_OUT_ENA_OFDM__M 0x4
42 #define IQM_FS_ADJ_SEL_B_QAM 0x1
43 #define IQM_FS_ADJ_SEL_B_OFF 0x0
44 #define IQM_FS_ADJ_SEL_B_VSB 0x2
45 #define IQM_RC_ADJ_SEL_B_OFF 0x0
46 #define IQM_RC_ADJ_SEL_B_QAM 0x1
47 #define IQM_RC_ADJ_SEL_B_VSB 0x2
80 /* Intermediate power mode for DRXK, power down OFDM clock domain */
81 #ifndef DRXK_POWER_DOWN_OFDM
82 #define DRXK_POWER_DOWN_OFDM DRX_POWER_MODE_1
85 /* Intermediate power mode for DRXK, power down core (sysclk) */
86 #ifndef DRXK_POWER_DOWN_CORE
87 #define DRXK_POWER_DOWN_CORE DRX_POWER_MODE_9
90 /* Intermediate power mode for DRXK, power down pll (only osc runs) */
91 #ifndef DRXK_POWER_DOWN_PLL
92 #define DRXK_POWER_DOWN_PLL DRX_POWER_MODE_10
97 DRXK_AGC_CTRL_AUTO
= 0,
103 DRXK_UNINITIALIZED
= 0,
108 DRXK_NO_DEV
/* If drxk init failed */
111 enum e_drxk_coef_array_index
{
112 DRXK_COEF_IDX_MN
= 0,
121 enum e_drxk_sif_attenuation
{
122 DRXK_SIF_ATTENUATION_0DB
,
123 DRXK_SIF_ATTENUATION_3DB
,
124 DRXK_SIF_ATTENUATION_6DB
,
125 DRXK_SIF_ATTENUATION_9DB
127 enum e_drxk_constellation
{
128 DRX_CONSTELLATION_BPSK
= 0,
129 DRX_CONSTELLATION_QPSK
,
130 DRX_CONSTELLATION_PSK8
,
131 DRX_CONSTELLATION_QAM16
,
132 DRX_CONSTELLATION_QAM32
,
133 DRX_CONSTELLATION_QAM64
,
134 DRX_CONSTELLATION_QAM128
,
135 DRX_CONSTELLATION_QAM256
,
136 DRX_CONSTELLATION_QAM512
,
137 DRX_CONSTELLATION_QAM1024
,
138 DRX_CONSTELLATION_UNKNOWN
= DRX_UNKNOWN
,
139 DRX_CONSTELLATION_AUTO
= DRX_AUTO
141 enum e_drxk_interleave_mode
{
142 DRXK_QAM_I12_J17
= 16,
143 DRXK_QAM_I_UNKNOWN
= DRX_UNKNOWN
152 enum drxk_cfg_dvbt_sqi_speed
{
153 DRXK_DVBT_SQI_SPEED_FAST
= 0,
154 DRXK_DVBT_SQI_SPEED_MEDIUM
,
155 DRXK_DVBT_SQI_SPEED_SLOW
,
156 DRXK_DVBT_SQI_SPEED_UNKNOWN
= DRX_UNKNOWN
163 DRX_FFTMODE_UNKNOWN
= DRX_UNKNOWN
,
164 DRX_FFTMODE_AUTO
= DRX_AUTO
167 enum drxmpeg_str_width_t
{
168 DRX_MPEG_STR_WIDTH_1
,
172 enum drx_qam_lock_range_t
{
173 DRX_QAM_LOCKRANGE_NORMAL
,
174 DRX_QAM_LOCKRANGE_EXTENDED
177 struct drxk_cfg_dvbt_echo_thres_t
{
179 enum drx_fftmode_t fft_mode
;
183 enum agc_ctrl_mode ctrl_mode
; /* off, user, auto */
184 u16 output_level
; /* range dependent on AGC */
185 u16 min_output_level
; /* range dependent on AGC */
186 u16 max_output_level
; /* range dependent on AGC */
187 u16 speed
; /* range dependent on AGC */
188 u16 top
; /* rf-agc take over point */
189 u16 cut_off_current
; /* rf-agc is accelerated if output current
190 is below cut-off current */
192 u16 fast_clip_ctrl_delay
;
195 struct s_cfg_pre_saw
{
196 u16 reference
; /* pre SAW reference value, range 0 .. 31 */
197 bool use_pre_saw
; /* TRUE algorithms must use pre SAW sense */
200 struct drxk_ofdm_sc_cmd_t
{
201 u16 cmd
; /* Command number */
202 u16 subcmd
; /* Sub-command parameter*/
203 u16 param0
; /* General purpous param */
204 u16 param1
; /* General purpous param */
205 u16 param2
; /* General purpous param */
206 u16 param3
; /* General purpous param */
207 u16 param4
; /* General purpous param */
211 struct dvb_frontend frontend
;
212 struct dtv_frontend_properties props
;
215 struct i2c_adapter
*i2c
;
221 u32 m_instance
; /* Channel 1,2,3 or 4 */
232 bool m_has_sawsw
; /* TRUE if mat_tx is available */
233 bool m_has_gpio1
; /* TRUE if mat_rx is available */
234 bool m_has_gpio2
; /* TRUE if GPIO is available */
235 bool m_has_irqn
; /* TRUE if IRQN is available */
236 u16 m_osc_clock_freq
;
237 u16 m_hi_cfg_timing_div
;
238 u16 m_hi_cfg_bridge_delay
;
239 u16 m_hi_cfg_wake_up_key
;
240 u16 m_hi_cfg_timeout
;
242 s32 m_sys_clock_freq
; /* system clock frequency in kHz */
244 enum e_drxk_state m_drxk_state
; /* State of Drxk (init,stopped,started) */
245 enum operation_mode m_operation_mode
; /* digital standards */
246 struct s_cfg_agc m_vsb_rf_agc_cfg
; /* settings for VSB RF-AGC */
247 struct s_cfg_agc m_vsb_if_agc_cfg
; /* settings for VSB IF-AGC */
248 u16 m_vsb_pga_cfg
; /* settings for VSB PGA */
249 struct s_cfg_pre_saw m_vsb_pre_saw_cfg
; /* settings for pre SAW sense */
250 s32 m_Quality83percent
; /* MER level (*0.1 dB) for 83% quality indication */
251 s32 m_Quality93percent
; /* MER level (*0.1 dB) for 93% quality indication */
252 bool m_smart_ant_inverted
;
253 bool m_b_debug_enable_bridge
;
254 bool m_b_p_down_open_bridge
; /* only open DRXK bridge before power-down once it has been accessed */
255 bool m_b_power_down
; /* Power down when not used */
257 u32 m_iqm_fs_rate_ofs
; /* frequency shift as written to DRXK register (28bit fixpoint) */
259 bool m_enable_mpeg_output
; /* If TRUE, enable MPEG output */
260 bool m_insert_rs_byte
; /* If TRUE, insert RS byte */
261 bool m_enable_parallel
; /* If TRUE, parallel out otherwise serial */
262 bool m_invert_data
; /* If TRUE, invert DATA signals */
263 bool m_invert_err
; /* If TRUE, invert ERR signal */
264 bool m_invert_str
; /* If TRUE, invert STR signals */
265 bool m_invert_val
; /* If TRUE, invert VAL signals */
266 bool m_invert_clk
; /* If TRUE, invert CLK signals */
267 bool m_dvbc_static_clk
;
268 bool m_dvbt_static_clk
; /* If TRUE, static MPEG clockrate will
269 be used, otherwise clockrate will
270 adapt to the bitrate of the TS */
274 u8 m_ts_data_strength
;
275 u8 m_ts_clockk_strength
;
277 bool m_itut_annex_c
; /* If true, uses ITU-T DVB-C Annex C, instead of Annex A */
279 enum drxmpeg_str_width_t m_width_str
; /* MPEG start width */
280 u32 m_mpeg_ts_static_bitrate
; /* Maximum bitrate in b/s in case
281 static clockrate is selected */
283 /* LARGE_INTEGER m_startTime; */ /* Contains the time of the last demod start */
284 s32 m_mpeg_lock_time_out
; /* WaitForLockStatus Timeout (counts from start time) */
285 s32 m_demod_lock_time_out
; /* WaitForLockStatus Timeout (counts from start time) */
287 bool m_disable_te_ihandling
;
292 struct s_cfg_agc m_atv_rf_agc_cfg
; /* settings for ATV RF-AGC */
293 struct s_cfg_agc m_atv_if_agc_cfg
; /* settings for ATV IF-AGC */
294 struct s_cfg_pre_saw m_atv_pre_saw_cfg
; /* settings for ATV pre SAW sense */
295 bool m_phase_correction_bypass
;
296 s16 m_atv_top_vid_peak
;
297 u16 m_atv_top_noise_th
;
298 enum e_drxk_sif_attenuation m_sif_attenuation
;
299 bool m_enable_cvbs_output
;
300 bool m_enable_sif_output
;
301 bool m_b_mirror_freq_spect
;
302 enum e_drxk_constellation m_constellation
; /* constellation type of the channel */
303 u32 m_curr_symbol_rate
; /* Current QAM symbol rate */
304 struct s_cfg_agc m_qam_rf_agc_cfg
; /* settings for QAM RF-AGC */
305 struct s_cfg_agc m_qam_if_agc_cfg
; /* settings for QAM IF-AGC */
306 u16 m_qam_pga_cfg
; /* settings for QAM PGA */
307 struct s_cfg_pre_saw m_qam_pre_saw_cfg
; /* settings for QAM pre SAW sense */
308 enum e_drxk_interleave_mode m_qam_interleave_mode
; /* QAM Interleave mode */
310 u16 m_fec_rs_prescale
;
312 enum drxk_cfg_dvbt_sqi_speed m_sqi_speed
;
317 struct s_cfg_agc m_dvbt_rf_agc_cfg
; /* settings for QAM RF-AGC */
318 struct s_cfg_agc m_dvbt_if_agc_cfg
; /* settings for QAM IF-AGC */
319 struct s_cfg_pre_saw m_dvbt_pre_saw_cfg
; /* settings for QAM pre SAW sense */
321 u16 m_agcfast_clip_ctrl_delay
;
322 bool m_adc_comp_passed
;
323 u16 m_adcCompCoef
[64];
327 int m_microcode_length
;
328 bool m_drxk_a3_rom_code
;
329 bool m_drxk_a3_patch_code
;
335 enum drx_power_mode m_current_power_mode
;
337 /* when true, avoids other devices to use the I2C bus */
338 bool drxk_i2c_exclusive_lock
;
341 * Configurable parameters at the driver. They stores the values found
342 * at struct drxk_config.
345 u16 uio_mask
; /* Bits used by UIO */
347 bool enable_merr_cfg
;
353 enum fe_status fe_status
;
356 const char *microcode_name
;
357 struct completion fw_wait_load
;
358 const struct firmware
*fw
;
359 int qam_demod_parameter_count
;