1 // SPDX-License-Identifier: GPL-2.0
2 #include <linux/kernel.h>
3 #include <linux/clk-provider.h>
4 #include <linux/of_address.h>
5 #include <linux/init.h>
8 #define CLK_COUNT 4 /* cpu_clk, sys_clk, usb_clk, sdio_clk */
9 static struct clk
*clks
[CLK_COUNT
];
10 static struct clk_onecell_data clk_data
= { clks
, CLK_COUNT
};
12 #define SYSCLK_DIV 0x20
13 #define CPUCLK_DIV 0x24
14 #define DIV_BYPASS BIT(23)
17 #define extract_pll_n(val) ((val >> 0) & ((1u << 7) - 1))
18 #define extract_pll_k(val) ((val >> 13) & ((1u << 3) - 1))
19 #define extract_pll_m(val) ((val >> 16) & ((1u << 3) - 1))
20 #define extract_pll_isel(val) ((val >> 24) & ((1u << 3) - 1))
22 static void __init
make_pll(int idx
, const char *parent
, void __iomem
*base
)
27 sprintf(name
, "pll%d", idx
);
28 val
= readl(base
+ idx
* 8);
29 mul
= extract_pll_n(val
) + 1;
30 div
= (extract_pll_m(val
) + 1) << extract_pll_k(val
);
31 clk_register_fixed_factor(NULL
, name
, parent
, 0, mul
, div
);
32 if (extract_pll_isel(val
) != 1)
33 panic("%s: input not set to XTAL_IN\n", name
);
36 static void __init
make_cd(int idx
, void __iomem
*base
)
41 sprintf(name
, "cd%d", idx
);
42 val
= readl(base
+ idx
* 8);
44 div
= (2 << 27) + val
;
45 clk_register_fixed_factor(NULL
, name
, "pll2", 0, mul
, div
);
47 panic("%s: unsupported divider %x\n", name
, val
);
50 static void __init
tango4_clkgen_setup(struct device_node
*np
)
52 struct clk
**pp
= clk_data
.clks
;
53 void __iomem
*base
= of_iomap(np
, 0);
54 const char *parent
= of_clk_get_parent_name(np
, 0);
57 panic("%s: invalid address\n", np
->name
);
59 if (readl(base
+ CPUCLK_DIV
) & DIV_BYPASS
)
60 panic("%s: unsupported cpuclk setup\n", np
->name
);
62 if (readl(base
+ SYSCLK_DIV
) & DIV_BYPASS
)
63 panic("%s: unsupported sysclk setup\n", np
->name
);
65 writel(0x100, base
+ CPUCLK_DIV
); /* disable frequency ramping */
67 make_pll(0, parent
, base
);
68 make_pll(1, parent
, base
);
69 make_pll(2, parent
, base
);
70 make_cd(2, base
+ 0x80);
71 make_cd(6, base
+ 0x80);
73 pp
[0] = clk_register_divider(NULL
, "cpu_clk", "pll0", 0,
74 base
+ CPUCLK_DIV
, 8, 8, CLK_DIVIDER_ONE_BASED
, NULL
);
75 pp
[1] = clk_register_fixed_factor(NULL
, "sys_clk", "pll1", 0, 1, 4);
76 pp
[2] = clk_register_fixed_factor(NULL
, "usb_clk", "cd2", 0, 1, 2);
77 pp
[3] = clk_register_fixed_factor(NULL
, "sdio_clk", "cd6", 0, 1, 2);
79 if (IS_ERR(pp
[0]) || IS_ERR(pp
[1]) || IS_ERR(pp
[2]) || IS_ERR(pp
[3]))
80 panic("%s: clk registration failed\n", np
->name
);
82 if (of_clk_add_provider(np
, of_clk_src_onecell_get
, &clk_data
))
83 panic("%s: clk provider registration failed\n", np
->name
);
85 CLK_OF_DECLARE(tango4_clkgen
, "sigma,tango4-clkgen", tango4_clkgen_setup
);