2 * Driver for IDT Versaclock 5
4 * Copyright (C) 2017 Marek Vasut <marek.vasut@gmail.com>
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
18 * Possible optimizations:
19 * - Use spread spectrum
20 * - Use integer divider in FOD if applicable
23 #include <linux/clk.h>
24 #include <linux/clk-provider.h>
25 #include <linux/delay.h>
26 #include <linux/i2c.h>
27 #include <linux/interrupt.h>
28 #include <linux/mod_devicetable.h>
29 #include <linux/module.h>
31 #include <linux/of_platform.h>
32 #include <linux/rational.h>
33 #include <linux/regmap.h>
34 #include <linux/slab.h>
36 /* VersaClock5 registers */
37 #define VC5_OTP_CONTROL 0x00
39 /* Factory-reserved register block */
40 #define VC5_RSVD_DEVICE_ID 0x01
41 #define VC5_RSVD_ADC_GAIN_7_0 0x02
42 #define VC5_RSVD_ADC_GAIN_15_8 0x03
43 #define VC5_RSVD_ADC_OFFSET_7_0 0x04
44 #define VC5_RSVD_ADC_OFFSET_15_8 0x05
45 #define VC5_RSVD_TEMPY 0x06
46 #define VC5_RSVD_OFFSET_TBIN 0x07
47 #define VC5_RSVD_GAIN 0x08
48 #define VC5_RSVD_TEST_NP 0x09
49 #define VC5_RSVD_UNUSED 0x0a
50 #define VC5_RSVD_BANDGAP_TRIM_UP 0x0b
51 #define VC5_RSVD_BANDGAP_TRIM_DN 0x0c
52 #define VC5_RSVD_CLK_R_12_CLK_AMP_4 0x0d
53 #define VC5_RSVD_CLK_R_34_CLK_AMP_4 0x0e
54 #define VC5_RSVD_CLK_AMP_123 0x0f
56 /* Configuration register block */
57 #define VC5_PRIM_SRC_SHDN 0x10
58 #define VC5_PRIM_SRC_SHDN_EN_XTAL BIT(7)
59 #define VC5_PRIM_SRC_SHDN_EN_CLKIN BIT(6)
60 #define VC5_PRIM_SRC_SHDN_EN_DOUBLE_XTAL_FREQ BIT(3)
61 #define VC5_PRIM_SRC_SHDN_SP BIT(1)
62 #define VC5_PRIM_SRC_SHDN_EN_GBL_SHDN BIT(0)
64 #define VC5_VCO_BAND 0x11
65 #define VC5_XTAL_X1_LOAD_CAP 0x12
66 #define VC5_XTAL_X2_LOAD_CAP 0x13
67 #define VC5_REF_DIVIDER 0x15
68 #define VC5_REF_DIVIDER_SEL_PREDIV2 BIT(7)
69 #define VC5_REF_DIVIDER_REF_DIV(n) ((n) & 0x3f)
71 #define VC5_VCO_CTRL_AND_PREDIV 0x16
72 #define VC5_VCO_CTRL_AND_PREDIV_BYPASS_PREDIV BIT(7)
74 #define VC5_FEEDBACK_INT_DIV 0x17
75 #define VC5_FEEDBACK_INT_DIV_BITS 0x18
76 #define VC5_FEEDBACK_FRAC_DIV(n) (0x19 + (n))
77 #define VC5_RC_CONTROL0 0x1e
78 #define VC5_RC_CONTROL1 0x1f
79 /* Register 0x20 is factory reserved */
81 /* Output divider control for divider 1,2,3,4 */
82 #define VC5_OUT_DIV_CONTROL(idx) (0x21 + ((idx) * 0x10))
83 #define VC5_OUT_DIV_CONTROL_RESET BIT(7)
84 #define VC5_OUT_DIV_CONTROL_SELB_NORM BIT(3)
85 #define VC5_OUT_DIV_CONTROL_SEL_EXT BIT(2)
86 #define VC5_OUT_DIV_CONTROL_INT_MODE BIT(1)
87 #define VC5_OUT_DIV_CONTROL_EN_FOD BIT(0)
89 #define VC5_OUT_DIV_FRAC(idx, n) (0x22 + ((idx) * 0x10) + (n))
90 #define VC5_OUT_DIV_FRAC4_OD_SCEE BIT(1)
92 #define VC5_OUT_DIV_STEP_SPREAD(idx, n) (0x26 + ((idx) * 0x10) + (n))
93 #define VC5_OUT_DIV_SPREAD_MOD(idx, n) (0x29 + ((idx) * 0x10) + (n))
94 #define VC5_OUT_DIV_SKEW_INT(idx, n) (0x2b + ((idx) * 0x10) + (n))
95 #define VC5_OUT_DIV_INT(idx, n) (0x2d + ((idx) * 0x10) + (n))
96 #define VC5_OUT_DIV_SKEW_FRAC(idx) (0x2f + ((idx) * 0x10))
97 /* Registers 0x30, 0x40, 0x50 are factory reserved */
99 /* Clock control register for clock 1,2 */
100 #define VC5_CLK_OUTPUT_CFG(idx, n) (0x60 + ((idx) * 0x2) + (n))
101 #define VC5_CLK_OUTPUT_CFG1_EN_CLKBUF BIT(0)
103 #define VC5_CLK_OE_SHDN 0x68
104 #define VC5_CLK_OS_SHDN 0x69
106 #define VC5_GLOBAL_REGISTER 0x76
107 #define VC5_GLOBAL_REGISTER_GLOBAL_RESET BIT(5)
109 /* PLL/VCO runs between 2.5 GHz and 3.0 GHz */
110 #define VC5_PLL_VCO_MIN 2500000000UL
111 #define VC5_PLL_VCO_MAX 3000000000UL
113 /* VC5 Input mux settings */
114 #define VC5_MUX_IN_XIN BIT(0)
115 #define VC5_MUX_IN_CLKIN BIT(1)
117 /* Maximum number of clk_out supported by this driver */
118 #define VC5_MAX_CLK_OUT_NUM 5
120 /* Maximum number of FODs supported by this driver */
121 #define VC5_MAX_FOD_NUM 4
123 /* flags to describe chip features */
124 /* chip has built-in oscilator */
125 #define VC5_HAS_INTERNAL_XTAL BIT(0)
126 /* chip has PFD requency doubler */
127 #define VC5_HAS_PFD_FREQ_DBL BIT(1)
129 /* Supported IDT VC5 models. */
138 /* Structure to describe features of a particular VC5 model */
139 struct vc5_chip_info
{
140 const enum vc5_model model
;
141 const unsigned int clk_fod_cnt
;
142 const unsigned int clk_out_cnt
;
146 struct vc5_driver_data
;
150 struct vc5_driver_data
*vc5
;
156 struct vc5_driver_data
{
157 struct i2c_client
*client
;
158 struct regmap
*regmap
;
159 const struct vc5_chip_info
*chip_info
;
162 struct clk
*pin_clkin
;
163 unsigned char clk_mux_ins
;
164 struct clk_hw clk_mux
;
165 struct clk_hw clk_mul
;
166 struct clk_hw clk_pfd
;
167 struct vc5_hw_data clk_pll
;
168 struct vc5_hw_data clk_fod
[VC5_MAX_FOD_NUM
];
169 struct vc5_hw_data clk_out
[VC5_MAX_CLK_OUT_NUM
];
172 static const char * const vc5_mux_names
[] = {
176 static const char * const vc5_dbl_names
[] = {
180 static const char * const vc5_pfd_names
[] = {
184 static const char * const vc5_pll_names
[] = {
188 static const char * const vc5_fod_names
[] = {
189 "fod0", "fod1", "fod2", "fod3",
192 static const char * const vc5_clk_out_names
[] = {
193 "out0_sel_i2cb", "out1", "out2", "out3", "out4",
197 * VersaClock5 i2c regmap
199 static bool vc5_regmap_is_writeable(struct device
*dev
, unsigned int reg
)
201 /* Factory reserved regs, make them read-only */
205 /* Factory reserved regs, make them read-only */
206 if (reg
== 0x14 || reg
== 0x1c || reg
== 0x1d)
212 static const struct regmap_config vc5_regmap_config
= {
215 .cache_type
= REGCACHE_RBTREE
,
216 .max_register
= 0x76,
217 .writeable_reg
= vc5_regmap_is_writeable
,
221 * VersaClock5 input multiplexer between XTAL and CLKIN divider
223 static unsigned char vc5_mux_get_parent(struct clk_hw
*hw
)
225 struct vc5_driver_data
*vc5
=
226 container_of(hw
, struct vc5_driver_data
, clk_mux
);
227 const u8 mask
= VC5_PRIM_SRC_SHDN_EN_XTAL
| VC5_PRIM_SRC_SHDN_EN_CLKIN
;
230 regmap_read(vc5
->regmap
, VC5_PRIM_SRC_SHDN
, &src
);
233 if (src
== VC5_PRIM_SRC_SHDN_EN_XTAL
)
236 if (src
== VC5_PRIM_SRC_SHDN_EN_CLKIN
)
239 dev_warn(&vc5
->client
->dev
,
240 "Invalid clock input configuration (%02x)\n", src
);
244 static int vc5_mux_set_parent(struct clk_hw
*hw
, u8 index
)
246 struct vc5_driver_data
*vc5
=
247 container_of(hw
, struct vc5_driver_data
, clk_mux
);
248 const u8 mask
= VC5_PRIM_SRC_SHDN_EN_XTAL
| VC5_PRIM_SRC_SHDN_EN_CLKIN
;
251 if ((index
> 1) || !vc5
->clk_mux_ins
)
254 if (vc5
->clk_mux_ins
== (VC5_MUX_IN_CLKIN
| VC5_MUX_IN_XIN
)) {
256 src
= VC5_PRIM_SRC_SHDN_EN_XTAL
;
258 src
= VC5_PRIM_SRC_SHDN_EN_CLKIN
;
263 if (vc5
->clk_mux_ins
== VC5_MUX_IN_XIN
)
264 src
= VC5_PRIM_SRC_SHDN_EN_XTAL
;
265 if (vc5
->clk_mux_ins
== VC5_MUX_IN_CLKIN
)
266 src
= VC5_PRIM_SRC_SHDN_EN_CLKIN
;
269 return regmap_update_bits(vc5
->regmap
, VC5_PRIM_SRC_SHDN
, mask
, src
);
272 static const struct clk_ops vc5_mux_ops
= {
273 .set_parent
= vc5_mux_set_parent
,
274 .get_parent
= vc5_mux_get_parent
,
277 static unsigned long vc5_dbl_recalc_rate(struct clk_hw
*hw
,
278 unsigned long parent_rate
)
280 struct vc5_driver_data
*vc5
=
281 container_of(hw
, struct vc5_driver_data
, clk_mul
);
284 regmap_read(vc5
->regmap
, VC5_PRIM_SRC_SHDN
, &premul
);
285 if (premul
& VC5_PRIM_SRC_SHDN_EN_DOUBLE_XTAL_FREQ
)
291 static long vc5_dbl_round_rate(struct clk_hw
*hw
, unsigned long rate
,
292 unsigned long *parent_rate
)
294 if ((*parent_rate
== rate
) || ((*parent_rate
* 2) == rate
))
300 static int vc5_dbl_set_rate(struct clk_hw
*hw
, unsigned long rate
,
301 unsigned long parent_rate
)
303 struct vc5_driver_data
*vc5
=
304 container_of(hw
, struct vc5_driver_data
, clk_mul
);
307 if ((parent_rate
* 2) == rate
)
308 mask
= VC5_PRIM_SRC_SHDN_EN_DOUBLE_XTAL_FREQ
;
312 regmap_update_bits(vc5
->regmap
, VC5_PRIM_SRC_SHDN
,
313 VC5_PRIM_SRC_SHDN_EN_DOUBLE_XTAL_FREQ
,
319 static const struct clk_ops vc5_dbl_ops
= {
320 .recalc_rate
= vc5_dbl_recalc_rate
,
321 .round_rate
= vc5_dbl_round_rate
,
322 .set_rate
= vc5_dbl_set_rate
,
325 static unsigned long vc5_pfd_recalc_rate(struct clk_hw
*hw
,
326 unsigned long parent_rate
)
328 struct vc5_driver_data
*vc5
=
329 container_of(hw
, struct vc5_driver_data
, clk_pfd
);
330 unsigned int prediv
, div
;
332 regmap_read(vc5
->regmap
, VC5_VCO_CTRL_AND_PREDIV
, &prediv
);
334 /* The bypass_prediv is set, PLL fed from Ref_in directly. */
335 if (prediv
& VC5_VCO_CTRL_AND_PREDIV_BYPASS_PREDIV
)
338 regmap_read(vc5
->regmap
, VC5_REF_DIVIDER
, &div
);
340 /* The Sel_prediv2 is set, PLL fed from prediv2 (Ref_in / 2) */
341 if (div
& VC5_REF_DIVIDER_SEL_PREDIV2
)
342 return parent_rate
/ 2;
344 return parent_rate
/ VC5_REF_DIVIDER_REF_DIV(div
);
347 static long vc5_pfd_round_rate(struct clk_hw
*hw
, unsigned long rate
,
348 unsigned long *parent_rate
)
352 /* PLL cannot operate with input clock above 50 MHz. */
356 /* CLKIN within range of PLL input, feed directly to PLL. */
357 if (*parent_rate
<= 50000000)
360 idiv
= DIV_ROUND_UP(*parent_rate
, rate
);
364 return *parent_rate
/ idiv
;
367 static int vc5_pfd_set_rate(struct clk_hw
*hw
, unsigned long rate
,
368 unsigned long parent_rate
)
370 struct vc5_driver_data
*vc5
=
371 container_of(hw
, struct vc5_driver_data
, clk_pfd
);
375 /* CLKIN within range of PLL input, feed directly to PLL. */
376 if (parent_rate
<= 50000000) {
377 regmap_update_bits(vc5
->regmap
, VC5_VCO_CTRL_AND_PREDIV
,
378 VC5_VCO_CTRL_AND_PREDIV_BYPASS_PREDIV
,
379 VC5_VCO_CTRL_AND_PREDIV_BYPASS_PREDIV
);
380 regmap_update_bits(vc5
->regmap
, VC5_REF_DIVIDER
, 0xff, 0x00);
384 idiv
= DIV_ROUND_UP(parent_rate
, rate
);
386 /* We have dedicated div-2 predivider. */
388 div
= VC5_REF_DIVIDER_SEL_PREDIV2
;
390 div
= VC5_REF_DIVIDER_REF_DIV(idiv
);
392 regmap_update_bits(vc5
->regmap
, VC5_REF_DIVIDER
, 0xff, div
);
393 regmap_update_bits(vc5
->regmap
, VC5_VCO_CTRL_AND_PREDIV
,
394 VC5_VCO_CTRL_AND_PREDIV_BYPASS_PREDIV
, 0);
399 static const struct clk_ops vc5_pfd_ops
= {
400 .recalc_rate
= vc5_pfd_recalc_rate
,
401 .round_rate
= vc5_pfd_round_rate
,
402 .set_rate
= vc5_pfd_set_rate
,
406 * VersaClock5 PLL/VCO
408 static unsigned long vc5_pll_recalc_rate(struct clk_hw
*hw
,
409 unsigned long parent_rate
)
411 struct vc5_hw_data
*hwdata
= container_of(hw
, struct vc5_hw_data
, hw
);
412 struct vc5_driver_data
*vc5
= hwdata
->vc5
;
413 u32 div_int
, div_frc
;
416 regmap_bulk_read(vc5
->regmap
, VC5_FEEDBACK_INT_DIV
, fb
, 5);
418 div_int
= (fb
[0] << 4) | (fb
[1] >> 4);
419 div_frc
= (fb
[2] << 16) | (fb
[3] << 8) | fb
[4];
421 /* The PLL divider has 12 integer bits and 24 fractional bits */
422 return (parent_rate
* div_int
) + ((parent_rate
* div_frc
) >> 24);
425 static long vc5_pll_round_rate(struct clk_hw
*hw
, unsigned long rate
,
426 unsigned long *parent_rate
)
428 struct vc5_hw_data
*hwdata
= container_of(hw
, struct vc5_hw_data
, hw
);
432 if (rate
< VC5_PLL_VCO_MIN
)
433 rate
= VC5_PLL_VCO_MIN
;
434 if (rate
> VC5_PLL_VCO_MAX
)
435 rate
= VC5_PLL_VCO_MAX
;
437 /* Determine integer part, which is 12 bit wide */
438 div_int
= rate
/ *parent_rate
;
440 rate
= *parent_rate
* 0xfff;
442 /* Determine best fractional part, which is 24 bit wide */
443 div_frc
= rate
% *parent_rate
;
444 div_frc
*= BIT(24) - 1;
445 do_div(div_frc
, *parent_rate
);
447 hwdata
->div_int
= div_int
;
448 hwdata
->div_frc
= (u32
)div_frc
;
450 return (*parent_rate
* div_int
) + ((*parent_rate
* div_frc
) >> 24);
453 static int vc5_pll_set_rate(struct clk_hw
*hw
, unsigned long rate
,
454 unsigned long parent_rate
)
456 struct vc5_hw_data
*hwdata
= container_of(hw
, struct vc5_hw_data
, hw
);
457 struct vc5_driver_data
*vc5
= hwdata
->vc5
;
460 fb
[0] = hwdata
->div_int
>> 4;
461 fb
[1] = hwdata
->div_int
<< 4;
462 fb
[2] = hwdata
->div_frc
>> 16;
463 fb
[3] = hwdata
->div_frc
>> 8;
464 fb
[4] = hwdata
->div_frc
;
466 return regmap_bulk_write(vc5
->regmap
, VC5_FEEDBACK_INT_DIV
, fb
, 5);
469 static const struct clk_ops vc5_pll_ops
= {
470 .recalc_rate
= vc5_pll_recalc_rate
,
471 .round_rate
= vc5_pll_round_rate
,
472 .set_rate
= vc5_pll_set_rate
,
475 static unsigned long vc5_fod_recalc_rate(struct clk_hw
*hw
,
476 unsigned long parent_rate
)
478 struct vc5_hw_data
*hwdata
= container_of(hw
, struct vc5_hw_data
, hw
);
479 struct vc5_driver_data
*vc5
= hwdata
->vc5
;
480 /* VCO frequency is divided by two before entering FOD */
481 u32 f_in
= parent_rate
/ 2;
482 u32 div_int
, div_frc
;
486 regmap_bulk_read(vc5
->regmap
, VC5_OUT_DIV_INT(hwdata
->num
, 0),
488 regmap_bulk_read(vc5
->regmap
, VC5_OUT_DIV_FRAC(hwdata
->num
, 0),
491 div_int
= (od_int
[0] << 4) | (od_int
[1] >> 4);
492 div_frc
= (od_frc
[0] << 22) | (od_frc
[1] << 14) |
493 (od_frc
[2] << 6) | (od_frc
[3] >> 2);
495 /* Avoid division by zero if the output is not configured. */
496 if (div_int
== 0 && div_frc
== 0)
499 /* The PLL divider has 12 integer bits and 30 fractional bits */
500 return div64_u64((u64
)f_in
<< 24ULL, ((u64
)div_int
<< 24ULL) + div_frc
);
503 static long vc5_fod_round_rate(struct clk_hw
*hw
, unsigned long rate
,
504 unsigned long *parent_rate
)
506 struct vc5_hw_data
*hwdata
= container_of(hw
, struct vc5_hw_data
, hw
);
507 /* VCO frequency is divided by two before entering FOD */
508 u32 f_in
= *parent_rate
/ 2;
512 /* Determine integer part, which is 12 bit wide */
513 div_int
= f_in
/ rate
;
515 * WARNING: The clock chip does not output signal if the integer part
516 * of the divider is 0xfff and fractional part is non-zero.
517 * Clamp the divider at 0xffe to keep the code simple.
519 if (div_int
> 0xffe) {
521 rate
= f_in
/ div_int
;
524 /* Determine best fractional part, which is 30 bit wide */
525 div_frc
= f_in
% rate
;
527 do_div(div_frc
, rate
);
529 hwdata
->div_int
= div_int
;
530 hwdata
->div_frc
= (u32
)div_frc
;
532 return div64_u64((u64
)f_in
<< 24ULL, ((u64
)div_int
<< 24ULL) + div_frc
);
535 static int vc5_fod_set_rate(struct clk_hw
*hw
, unsigned long rate
,
536 unsigned long parent_rate
)
538 struct vc5_hw_data
*hwdata
= container_of(hw
, struct vc5_hw_data
, hw
);
539 struct vc5_driver_data
*vc5
= hwdata
->vc5
;
541 hwdata
->div_frc
>> 22, hwdata
->div_frc
>> 14,
542 hwdata
->div_frc
>> 6, hwdata
->div_frc
<< 2,
545 hwdata
->div_int
>> 4, hwdata
->div_int
<< 4,
549 regmap_bulk_write(vc5
->regmap
, VC5_OUT_DIV_FRAC(hwdata
->num
, 0),
553 * Toggle magic bit in undocumented register for unknown reason.
554 * This is what the IDT timing commander tool does and the chip
555 * datasheet somewhat implies this is needed, but the register
556 * and the bit is not documented.
558 regmap_update_bits(vc5
->regmap
, VC5_GLOBAL_REGISTER
,
559 VC5_GLOBAL_REGISTER_GLOBAL_RESET
, 0);
560 regmap_update_bits(vc5
->regmap
, VC5_GLOBAL_REGISTER
,
561 VC5_GLOBAL_REGISTER_GLOBAL_RESET
,
562 VC5_GLOBAL_REGISTER_GLOBAL_RESET
);
566 static const struct clk_ops vc5_fod_ops
= {
567 .recalc_rate
= vc5_fod_recalc_rate
,
568 .round_rate
= vc5_fod_round_rate
,
569 .set_rate
= vc5_fod_set_rate
,
572 static int vc5_clk_out_prepare(struct clk_hw
*hw
)
574 struct vc5_hw_data
*hwdata
= container_of(hw
, struct vc5_hw_data
, hw
);
575 struct vc5_driver_data
*vc5
= hwdata
->vc5
;
576 const u8 mask
= VC5_OUT_DIV_CONTROL_SELB_NORM
|
577 VC5_OUT_DIV_CONTROL_SEL_EXT
|
578 VC5_OUT_DIV_CONTROL_EN_FOD
;
583 * If the input mux is disabled, enable it first and
584 * select source from matching FOD.
586 regmap_read(vc5
->regmap
, VC5_OUT_DIV_CONTROL(hwdata
->num
), &src
);
587 if ((src
& mask
) == 0) {
588 src
= VC5_OUT_DIV_CONTROL_RESET
| VC5_OUT_DIV_CONTROL_EN_FOD
;
589 ret
= regmap_update_bits(vc5
->regmap
,
590 VC5_OUT_DIV_CONTROL(hwdata
->num
),
591 mask
| VC5_OUT_DIV_CONTROL_RESET
, src
);
596 /* Enable the clock buffer */
597 regmap_update_bits(vc5
->regmap
, VC5_CLK_OUTPUT_CFG(hwdata
->num
, 1),
598 VC5_CLK_OUTPUT_CFG1_EN_CLKBUF
,
599 VC5_CLK_OUTPUT_CFG1_EN_CLKBUF
);
603 static void vc5_clk_out_unprepare(struct clk_hw
*hw
)
605 struct vc5_hw_data
*hwdata
= container_of(hw
, struct vc5_hw_data
, hw
);
606 struct vc5_driver_data
*vc5
= hwdata
->vc5
;
608 /* Disable the clock buffer */
609 regmap_update_bits(vc5
->regmap
, VC5_CLK_OUTPUT_CFG(hwdata
->num
, 1),
610 VC5_CLK_OUTPUT_CFG1_EN_CLKBUF
, 0);
613 static unsigned char vc5_clk_out_get_parent(struct clk_hw
*hw
)
615 struct vc5_hw_data
*hwdata
= container_of(hw
, struct vc5_hw_data
, hw
);
616 struct vc5_driver_data
*vc5
= hwdata
->vc5
;
617 const u8 mask
= VC5_OUT_DIV_CONTROL_SELB_NORM
|
618 VC5_OUT_DIV_CONTROL_SEL_EXT
|
619 VC5_OUT_DIV_CONTROL_EN_FOD
;
620 const u8 fodclkmask
= VC5_OUT_DIV_CONTROL_SELB_NORM
|
621 VC5_OUT_DIV_CONTROL_EN_FOD
;
622 const u8 extclk
= VC5_OUT_DIV_CONTROL_SELB_NORM
|
623 VC5_OUT_DIV_CONTROL_SEL_EXT
;
626 regmap_read(vc5
->regmap
, VC5_OUT_DIV_CONTROL(hwdata
->num
), &src
);
629 if (src
== 0) /* Input mux set to DISABLED */
632 if ((src
& fodclkmask
) == VC5_OUT_DIV_CONTROL_EN_FOD
)
638 dev_warn(&vc5
->client
->dev
,
639 "Invalid clock output configuration (%02x)\n", src
);
643 static int vc5_clk_out_set_parent(struct clk_hw
*hw
, u8 index
)
645 struct vc5_hw_data
*hwdata
= container_of(hw
, struct vc5_hw_data
, hw
);
646 struct vc5_driver_data
*vc5
= hwdata
->vc5
;
647 const u8 mask
= VC5_OUT_DIV_CONTROL_RESET
|
648 VC5_OUT_DIV_CONTROL_SELB_NORM
|
649 VC5_OUT_DIV_CONTROL_SEL_EXT
|
650 VC5_OUT_DIV_CONTROL_EN_FOD
;
651 const u8 extclk
= VC5_OUT_DIV_CONTROL_SELB_NORM
|
652 VC5_OUT_DIV_CONTROL_SEL_EXT
;
653 u8 src
= VC5_OUT_DIV_CONTROL_RESET
;
656 src
|= VC5_OUT_DIV_CONTROL_EN_FOD
;
660 return regmap_update_bits(vc5
->regmap
, VC5_OUT_DIV_CONTROL(hwdata
->num
),
664 static const struct clk_ops vc5_clk_out_ops
= {
665 .prepare
= vc5_clk_out_prepare
,
666 .unprepare
= vc5_clk_out_unprepare
,
667 .set_parent
= vc5_clk_out_set_parent
,
668 .get_parent
= vc5_clk_out_get_parent
,
671 static struct clk_hw
*vc5_of_clk_get(struct of_phandle_args
*clkspec
,
674 struct vc5_driver_data
*vc5
= data
;
675 unsigned int idx
= clkspec
->args
[0];
677 if (idx
>= vc5
->chip_info
->clk_out_cnt
)
678 return ERR_PTR(-EINVAL
);
680 return &vc5
->clk_out
[idx
].hw
;
683 static int vc5_map_index_to_output(const enum vc5_model model
,
684 const unsigned int n
)
687 case IDT_VC5_5P49V5933
:
688 return (n
== 0) ? 0 : 3;
689 case IDT_VC5_5P49V5923
:
690 case IDT_VC5_5P49V5925
:
691 case IDT_VC5_5P49V5935
:
692 case IDT_VC6_5P49V6901
:
698 static const struct of_device_id clk_vc5_of_match
[];
700 static int vc5_probe(struct i2c_client
*client
,
701 const struct i2c_device_id
*id
)
703 struct vc5_driver_data
*vc5
;
704 struct clk_init_data init
;
705 const char *parent_names
[2];
706 unsigned int n
, idx
= 0;
709 vc5
= devm_kzalloc(&client
->dev
, sizeof(*vc5
), GFP_KERNEL
);
713 i2c_set_clientdata(client
, vc5
);
714 vc5
->client
= client
;
715 vc5
->chip_info
= of_device_get_match_data(&client
->dev
);
717 vc5
->pin_xin
= devm_clk_get(&client
->dev
, "xin");
718 if (PTR_ERR(vc5
->pin_xin
) == -EPROBE_DEFER
)
719 return -EPROBE_DEFER
;
721 vc5
->pin_clkin
= devm_clk_get(&client
->dev
, "clkin");
722 if (PTR_ERR(vc5
->pin_clkin
) == -EPROBE_DEFER
)
723 return -EPROBE_DEFER
;
725 vc5
->regmap
= devm_regmap_init_i2c(client
, &vc5_regmap_config
);
726 if (IS_ERR(vc5
->regmap
)) {
727 dev_err(&client
->dev
, "failed to allocate register map\n");
728 return PTR_ERR(vc5
->regmap
);
731 /* Register clock input mux */
732 memset(&init
, 0, sizeof(init
));
734 if (!IS_ERR(vc5
->pin_xin
)) {
735 vc5
->clk_mux_ins
|= VC5_MUX_IN_XIN
;
736 parent_names
[init
.num_parents
++] = __clk_get_name(vc5
->pin_xin
);
737 } else if (vc5
->chip_info
->flags
& VC5_HAS_INTERNAL_XTAL
) {
738 vc5
->pin_xin
= clk_register_fixed_rate(&client
->dev
,
739 "internal-xtal", NULL
,
741 if (IS_ERR(vc5
->pin_xin
))
742 return PTR_ERR(vc5
->pin_xin
);
743 vc5
->clk_mux_ins
|= VC5_MUX_IN_XIN
;
744 parent_names
[init
.num_parents
++] = __clk_get_name(vc5
->pin_xin
);
747 if (!IS_ERR(vc5
->pin_clkin
)) {
748 vc5
->clk_mux_ins
|= VC5_MUX_IN_CLKIN
;
749 parent_names
[init
.num_parents
++] =
750 __clk_get_name(vc5
->pin_clkin
);
753 if (!init
.num_parents
) {
754 dev_err(&client
->dev
, "no input clock specified!\n");
758 init
.name
= vc5_mux_names
[0];
759 init
.ops
= &vc5_mux_ops
;
761 init
.parent_names
= parent_names
;
762 vc5
->clk_mux
.init
= &init
;
763 ret
= devm_clk_hw_register(&client
->dev
, &vc5
->clk_mux
);
765 dev_err(&client
->dev
, "unable to register %s\n", init
.name
);
769 if (vc5
->chip_info
->flags
& VC5_HAS_PFD_FREQ_DBL
) {
770 /* Register frequency doubler */
771 memset(&init
, 0, sizeof(init
));
772 init
.name
= vc5_dbl_names
[0];
773 init
.ops
= &vc5_dbl_ops
;
774 init
.flags
= CLK_SET_RATE_PARENT
;
775 init
.parent_names
= vc5_mux_names
;
776 init
.num_parents
= 1;
777 vc5
->clk_mul
.init
= &init
;
778 ret
= devm_clk_hw_register(&client
->dev
, &vc5
->clk_mul
);
780 dev_err(&client
->dev
, "unable to register %s\n",
787 memset(&init
, 0, sizeof(init
));
788 init
.name
= vc5_pfd_names
[0];
789 init
.ops
= &vc5_pfd_ops
;
790 init
.flags
= CLK_SET_RATE_PARENT
;
791 if (vc5
->chip_info
->flags
& VC5_HAS_PFD_FREQ_DBL
)
792 init
.parent_names
= vc5_dbl_names
;
794 init
.parent_names
= vc5_mux_names
;
795 init
.num_parents
= 1;
796 vc5
->clk_pfd
.init
= &init
;
797 ret
= devm_clk_hw_register(&client
->dev
, &vc5
->clk_pfd
);
799 dev_err(&client
->dev
, "unable to register %s\n", init
.name
);
804 memset(&init
, 0, sizeof(init
));
805 init
.name
= vc5_pll_names
[0];
806 init
.ops
= &vc5_pll_ops
;
807 init
.flags
= CLK_SET_RATE_PARENT
;
808 init
.parent_names
= vc5_pfd_names
;
809 init
.num_parents
= 1;
810 vc5
->clk_pll
.num
= 0;
811 vc5
->clk_pll
.vc5
= vc5
;
812 vc5
->clk_pll
.hw
.init
= &init
;
813 ret
= devm_clk_hw_register(&client
->dev
, &vc5
->clk_pll
.hw
);
815 dev_err(&client
->dev
, "unable to register %s\n", init
.name
);
820 for (n
= 0; n
< vc5
->chip_info
->clk_fod_cnt
; n
++) {
821 idx
= vc5_map_index_to_output(vc5
->chip_info
->model
, n
);
822 memset(&init
, 0, sizeof(init
));
823 init
.name
= vc5_fod_names
[idx
];
824 init
.ops
= &vc5_fod_ops
;
825 init
.flags
= CLK_SET_RATE_PARENT
;
826 init
.parent_names
= vc5_pll_names
;
827 init
.num_parents
= 1;
828 vc5
->clk_fod
[n
].num
= idx
;
829 vc5
->clk_fod
[n
].vc5
= vc5
;
830 vc5
->clk_fod
[n
].hw
.init
= &init
;
831 ret
= devm_clk_hw_register(&client
->dev
, &vc5
->clk_fod
[n
].hw
);
833 dev_err(&client
->dev
, "unable to register %s\n",
839 /* Register MUX-connected OUT0_I2C_SELB output */
840 memset(&init
, 0, sizeof(init
));
841 init
.name
= vc5_clk_out_names
[0];
842 init
.ops
= &vc5_clk_out_ops
;
843 init
.flags
= CLK_SET_RATE_PARENT
;
844 init
.parent_names
= vc5_mux_names
;
845 init
.num_parents
= 1;
846 vc5
->clk_out
[0].num
= idx
;
847 vc5
->clk_out
[0].vc5
= vc5
;
848 vc5
->clk_out
[0].hw
.init
= &init
;
849 ret
= devm_clk_hw_register(&client
->dev
, &vc5
->clk_out
[0].hw
);
851 dev_err(&client
->dev
, "unable to register %s\n",
856 /* Register FOD-connected OUTx outputs */
857 for (n
= 1; n
< vc5
->chip_info
->clk_out_cnt
; n
++) {
858 idx
= vc5_map_index_to_output(vc5
->chip_info
->model
, n
- 1);
859 parent_names
[0] = vc5_fod_names
[idx
];
861 parent_names
[1] = vc5_mux_names
[0];
863 parent_names
[1] = vc5_clk_out_names
[n
- 1];
865 memset(&init
, 0, sizeof(init
));
866 init
.name
= vc5_clk_out_names
[idx
+ 1];
867 init
.ops
= &vc5_clk_out_ops
;
868 init
.flags
= CLK_SET_RATE_PARENT
;
869 init
.parent_names
= parent_names
;
870 init
.num_parents
= 2;
871 vc5
->clk_out
[n
].num
= idx
;
872 vc5
->clk_out
[n
].vc5
= vc5
;
873 vc5
->clk_out
[n
].hw
.init
= &init
;
874 ret
= devm_clk_hw_register(&client
->dev
,
875 &vc5
->clk_out
[n
].hw
);
877 dev_err(&client
->dev
, "unable to register %s\n",
883 ret
= of_clk_add_hw_provider(client
->dev
.of_node
, vc5_of_clk_get
, vc5
);
885 dev_err(&client
->dev
, "unable to add clk provider\n");
892 if (vc5
->chip_info
->flags
& VC5_HAS_INTERNAL_XTAL
)
893 clk_unregister_fixed_rate(vc5
->pin_xin
);
897 static int vc5_remove(struct i2c_client
*client
)
899 struct vc5_driver_data
*vc5
= i2c_get_clientdata(client
);
901 of_clk_del_provider(client
->dev
.of_node
);
903 if (vc5
->chip_info
->flags
& VC5_HAS_INTERNAL_XTAL
)
904 clk_unregister_fixed_rate(vc5
->pin_xin
);
909 static const struct vc5_chip_info idt_5p49v5923_info
= {
910 .model
= IDT_VC5_5P49V5923
,
916 static const struct vc5_chip_info idt_5p49v5925_info
= {
917 .model
= IDT_VC5_5P49V5925
,
923 static const struct vc5_chip_info idt_5p49v5933_info
= {
924 .model
= IDT_VC5_5P49V5933
,
927 .flags
= VC5_HAS_INTERNAL_XTAL
,
930 static const struct vc5_chip_info idt_5p49v5935_info
= {
931 .model
= IDT_VC5_5P49V5935
,
934 .flags
= VC5_HAS_INTERNAL_XTAL
,
937 static const struct vc5_chip_info idt_5p49v6901_info
= {
938 .model
= IDT_VC6_5P49V6901
,
941 .flags
= VC5_HAS_PFD_FREQ_DBL
,
944 static const struct i2c_device_id vc5_id
[] = {
945 { "5p49v5923", .driver_data
= IDT_VC5_5P49V5923
},
946 { "5p49v5925", .driver_data
= IDT_VC5_5P49V5925
},
947 { "5p49v5933", .driver_data
= IDT_VC5_5P49V5933
},
948 { "5p49v5935", .driver_data
= IDT_VC5_5P49V5935
},
949 { "5p49v6901", .driver_data
= IDT_VC6_5P49V6901
},
952 MODULE_DEVICE_TABLE(i2c
, vc5_id
);
954 static const struct of_device_id clk_vc5_of_match
[] = {
955 { .compatible
= "idt,5p49v5923", .data
= &idt_5p49v5923_info
},
956 { .compatible
= "idt,5p49v5925", .data
= &idt_5p49v5925_info
},
957 { .compatible
= "idt,5p49v5933", .data
= &idt_5p49v5933_info
},
958 { .compatible
= "idt,5p49v5935", .data
= &idt_5p49v5935_info
},
959 { .compatible
= "idt,5p49v6901", .data
= &idt_5p49v6901_info
},
962 MODULE_DEVICE_TABLE(of
, clk_vc5_of_match
);
964 static struct i2c_driver vc5_driver
= {
967 .of_match_table
= clk_vc5_of_match
,
970 .remove
= vc5_remove
,
973 module_i2c_driver(vc5_driver
);
975 MODULE_AUTHOR("Marek Vasut <marek.vasut@gmail.com>");
976 MODULE_DESCRIPTION("IDT VersaClock 5 driver");
977 MODULE_LICENSE("GPL");