2 * Driver for NVIDIA Generic Memory Interface
4 * Copyright (C) 2016 Host Mobility AB. All rights reserved.
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
11 #include <linux/clk.h>
12 #include <linux/delay.h>
14 #include <linux/module.h>
15 #include <linux/of_device.h>
16 #include <linux/reset.h>
18 #define TEGRA_GMI_CONFIG 0x00
19 #define TEGRA_GMI_CONFIG_GO BIT(31)
20 #define TEGRA_GMI_BUS_WIDTH_32BIT BIT(30)
21 #define TEGRA_GMI_MUX_MODE BIT(28)
22 #define TEGRA_GMI_RDY_BEFORE_DATA BIT(24)
23 #define TEGRA_GMI_RDY_ACTIVE_HIGH BIT(23)
24 #define TEGRA_GMI_ADV_ACTIVE_HIGH BIT(22)
25 #define TEGRA_GMI_OE_ACTIVE_HIGH BIT(21)
26 #define TEGRA_GMI_CS_ACTIVE_HIGH BIT(20)
27 #define TEGRA_GMI_CS_SELECT(x) ((x & 0x7) << 4)
29 #define TEGRA_GMI_TIMING0 0x10
30 #define TEGRA_GMI_MUXED_WIDTH(x) ((x & 0xf) << 12)
31 #define TEGRA_GMI_HOLD_WIDTH(x) ((x & 0xf) << 8)
32 #define TEGRA_GMI_ADV_WIDTH(x) ((x & 0xf) << 4)
33 #define TEGRA_GMI_CE_WIDTH(x) (x & 0xf)
35 #define TEGRA_GMI_TIMING1 0x14
36 #define TEGRA_GMI_WE_WIDTH(x) ((x & 0xff) << 16)
37 #define TEGRA_GMI_OE_WIDTH(x) ((x & 0xff) << 8)
38 #define TEGRA_GMI_WAIT_WIDTH(x) (x & 0xff)
40 #define TEGRA_GMI_MAX_CHIP_SELECT 8
46 struct reset_control
*rst
;
53 static int tegra_gmi_enable(struct tegra_gmi
*gmi
)
57 err
= clk_prepare_enable(gmi
->clk
);
59 dev_err(gmi
->dev
, "failed to enable clock: %d\n", err
);
63 reset_control_assert(gmi
->rst
);
64 usleep_range(2000, 4000);
65 reset_control_deassert(gmi
->rst
);
67 writel(gmi
->snor_timing0
, gmi
->base
+ TEGRA_GMI_TIMING0
);
68 writel(gmi
->snor_timing1
, gmi
->base
+ TEGRA_GMI_TIMING1
);
70 gmi
->snor_config
|= TEGRA_GMI_CONFIG_GO
;
71 writel(gmi
->snor_config
, gmi
->base
+ TEGRA_GMI_CONFIG
);
76 static void tegra_gmi_disable(struct tegra_gmi
*gmi
)
80 /* stop GMI operation */
81 config
= readl(gmi
->base
+ TEGRA_GMI_CONFIG
);
82 config
&= ~TEGRA_GMI_CONFIG_GO
;
83 writel(config
, gmi
->base
+ TEGRA_GMI_CONFIG
);
85 reset_control_assert(gmi
->rst
);
86 clk_disable_unprepare(gmi
->clk
);
89 static int tegra_gmi_parse_dt(struct tegra_gmi
*gmi
)
91 struct device_node
*child
;
92 u32 property
, ranges
[4];
95 child
= of_get_next_available_child(gmi
->dev
->of_node
, NULL
);
97 dev_err(gmi
->dev
, "no child nodes found\n");
102 * We currently only support one child device due to lack of
103 * chip-select address decoding. Which means that we only have one
104 * chip-select line from the GMI controller.
106 if (of_get_child_count(gmi
->dev
->of_node
) > 1)
107 dev_warn(gmi
->dev
, "only one child device is supported.");
109 if (of_property_read_bool(child
, "nvidia,snor-data-width-32bit"))
110 gmi
->snor_config
|= TEGRA_GMI_BUS_WIDTH_32BIT
;
112 if (of_property_read_bool(child
, "nvidia,snor-mux-mode"))
113 gmi
->snor_config
|= TEGRA_GMI_MUX_MODE
;
115 if (of_property_read_bool(child
, "nvidia,snor-rdy-active-before-data"))
116 gmi
->snor_config
|= TEGRA_GMI_RDY_BEFORE_DATA
;
118 if (of_property_read_bool(child
, "nvidia,snor-rdy-active-high"))
119 gmi
->snor_config
|= TEGRA_GMI_RDY_ACTIVE_HIGH
;
121 if (of_property_read_bool(child
, "nvidia,snor-adv-active-high"))
122 gmi
->snor_config
|= TEGRA_GMI_ADV_ACTIVE_HIGH
;
124 if (of_property_read_bool(child
, "nvidia,snor-oe-active-high"))
125 gmi
->snor_config
|= TEGRA_GMI_OE_ACTIVE_HIGH
;
127 if (of_property_read_bool(child
, "nvidia,snor-cs-active-high"))
128 gmi
->snor_config
|= TEGRA_GMI_CS_ACTIVE_HIGH
;
131 err
= of_property_read_u32_array(child
, "ranges", ranges
, 4);
133 /* Invalid binding */
134 if (err
== -EOVERFLOW
) {
136 "failed to decode CS: invalid ranges length\n");
141 * If we reach here it means that the child node has an empty
142 * ranges or it does not exist at all. Attempt to decode the
143 * CS# from the reg property instead.
145 err
= of_property_read_u32(child
, "reg", &property
);
148 "failed to decode CS: no reg property found\n");
152 property
= ranges
[1];
155 /* Valid chip selects are CS0-CS7 */
156 if (property
>= TEGRA_GMI_MAX_CHIP_SELECT
) {
157 dev_err(gmi
->dev
, "invalid chip select: %d", property
);
162 gmi
->snor_config
|= TEGRA_GMI_CS_SELECT(property
);
164 /* The default values that are provided below are reset values */
165 if (!of_property_read_u32(child
, "nvidia,snor-muxed-width", &property
))
166 gmi
->snor_timing0
|= TEGRA_GMI_MUXED_WIDTH(property
);
168 gmi
->snor_timing0
|= TEGRA_GMI_MUXED_WIDTH(1);
170 if (!of_property_read_u32(child
, "nvidia,snor-hold-width", &property
))
171 gmi
->snor_timing0
|= TEGRA_GMI_HOLD_WIDTH(property
);
173 gmi
->snor_timing0
|= TEGRA_GMI_HOLD_WIDTH(1);
175 if (!of_property_read_u32(child
, "nvidia,snor-adv-width", &property
))
176 gmi
->snor_timing0
|= TEGRA_GMI_ADV_WIDTH(property
);
178 gmi
->snor_timing0
|= TEGRA_GMI_ADV_WIDTH(1);
180 if (!of_property_read_u32(child
, "nvidia,snor-ce-width", &property
))
181 gmi
->snor_timing0
|= TEGRA_GMI_CE_WIDTH(property
);
183 gmi
->snor_timing0
|= TEGRA_GMI_CE_WIDTH(4);
185 if (!of_property_read_u32(child
, "nvidia,snor-we-width", &property
))
186 gmi
->snor_timing1
|= TEGRA_GMI_WE_WIDTH(property
);
188 gmi
->snor_timing1
|= TEGRA_GMI_WE_WIDTH(1);
190 if (!of_property_read_u32(child
, "nvidia,snor-oe-width", &property
))
191 gmi
->snor_timing1
|= TEGRA_GMI_OE_WIDTH(property
);
193 gmi
->snor_timing1
|= TEGRA_GMI_OE_WIDTH(1);
195 if (!of_property_read_u32(child
, "nvidia,snor-wait-width", &property
))
196 gmi
->snor_timing1
|= TEGRA_GMI_WAIT_WIDTH(property
);
198 gmi
->snor_timing1
|= TEGRA_GMI_WAIT_WIDTH(3);
205 static int tegra_gmi_probe(struct platform_device
*pdev
)
207 struct device
*dev
= &pdev
->dev
;
208 struct tegra_gmi
*gmi
;
209 struct resource
*res
;
212 gmi
= devm_kzalloc(dev
, sizeof(*gmi
), GFP_KERNEL
);
218 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
219 gmi
->base
= devm_ioremap_resource(dev
, res
);
220 if (IS_ERR(gmi
->base
))
221 return PTR_ERR(gmi
->base
);
223 gmi
->clk
= devm_clk_get(dev
, "gmi");
224 if (IS_ERR(gmi
->clk
)) {
225 dev_err(dev
, "can not get clock\n");
226 return PTR_ERR(gmi
->clk
);
229 gmi
->rst
= devm_reset_control_get(dev
, "gmi");
230 if (IS_ERR(gmi
->rst
)) {
231 dev_err(dev
, "can not get reset\n");
232 return PTR_ERR(gmi
->rst
);
235 err
= tegra_gmi_parse_dt(gmi
);
239 err
= tegra_gmi_enable(gmi
);
243 err
= of_platform_default_populate(dev
->of_node
, NULL
, dev
);
245 dev_err(dev
, "fail to create devices.\n");
246 tegra_gmi_disable(gmi
);
250 platform_set_drvdata(pdev
, gmi
);
255 static int tegra_gmi_remove(struct platform_device
*pdev
)
257 struct tegra_gmi
*gmi
= platform_get_drvdata(pdev
);
259 of_platform_depopulate(gmi
->dev
);
260 tegra_gmi_disable(gmi
);
265 static const struct of_device_id tegra_gmi_id_table
[] = {
266 { .compatible
= "nvidia,tegra20-gmi", },
267 { .compatible
= "nvidia,tegra30-gmi", },
270 MODULE_DEVICE_TABLE(of
, tegra_gmi_id_table
);
272 static struct platform_driver tegra_gmi_driver
= {
273 .probe
= tegra_gmi_probe
,
274 .remove
= tegra_gmi_remove
,
277 .of_match_table
= tegra_gmi_id_table
,
280 module_platform_driver(tegra_gmi_driver
);
282 MODULE_AUTHOR("Mirza Krak <mirza.krak@gmail.com");
283 MODULE_DESCRIPTION("NVIDIA Tegra GMI Bus Driver");
284 MODULE_LICENSE("GPL v2");