2 * drivers/mmc/host/omap_hsmmc.c
4 * Driver for OMAP2430/3430 MMC controller.
6 * Copyright (C) 2007 Texas Instruments.
9 * Syed Mohammed Khasim <x0khasim@ti.com>
10 * Madhusudhan <madhu.cr@ti.com>
11 * Mohit Jalori <mjalori@ti.com>
13 * This file is licensed under the terms of the GNU General Public License
14 * version 2. This program is licensed "as is" without any warranty of any
15 * kind, whether express or implied.
18 #include <linux/module.h>
19 #include <linux/init.h>
20 #include <linux/kernel.h>
21 #include <linux/debugfs.h>
22 #include <linux/dmaengine.h>
23 #include <linux/seq_file.h>
24 #include <linux/sizes.h>
25 #include <linux/interrupt.h>
26 #include <linux/delay.h>
27 #include <linux/dma-mapping.h>
28 #include <linux/platform_device.h>
29 #include <linux/timer.h>
30 #include <linux/clk.h>
32 #include <linux/of_irq.h>
33 #include <linux/of_gpio.h>
34 #include <linux/of_device.h>
35 #include <linux/mmc/host.h>
36 #include <linux/mmc/core.h>
37 #include <linux/mmc/mmc.h>
38 #include <linux/mmc/slot-gpio.h>
40 #include <linux/irq.h>
41 #include <linux/gpio.h>
42 #include <linux/regulator/consumer.h>
43 #include <linux/pinctrl/consumer.h>
44 #include <linux/pm_runtime.h>
45 #include <linux/pm_wakeirq.h>
46 #include <linux/platform_data/hsmmc-omap.h>
48 /* OMAP HSMMC Host Controller Registers */
49 #define OMAP_HSMMC_SYSSTATUS 0x0014
50 #define OMAP_HSMMC_CON 0x002C
51 #define OMAP_HSMMC_SDMASA 0x0100
52 #define OMAP_HSMMC_BLK 0x0104
53 #define OMAP_HSMMC_ARG 0x0108
54 #define OMAP_HSMMC_CMD 0x010C
55 #define OMAP_HSMMC_RSP10 0x0110
56 #define OMAP_HSMMC_RSP32 0x0114
57 #define OMAP_HSMMC_RSP54 0x0118
58 #define OMAP_HSMMC_RSP76 0x011C
59 #define OMAP_HSMMC_DATA 0x0120
60 #define OMAP_HSMMC_PSTATE 0x0124
61 #define OMAP_HSMMC_HCTL 0x0128
62 #define OMAP_HSMMC_SYSCTL 0x012C
63 #define OMAP_HSMMC_STAT 0x0130
64 #define OMAP_HSMMC_IE 0x0134
65 #define OMAP_HSMMC_ISE 0x0138
66 #define OMAP_HSMMC_AC12 0x013C
67 #define OMAP_HSMMC_CAPA 0x0140
69 #define VS18 (1 << 26)
70 #define VS30 (1 << 25)
72 #define SDVS18 (0x5 << 9)
73 #define SDVS30 (0x6 << 9)
74 #define SDVS33 (0x7 << 9)
75 #define SDVS_MASK 0x00000E00
76 #define SDVSCLR 0xFFFFF1FF
77 #define SDVSDET 0x00000400
84 #define CLKD_MAX 0x3FF /* max clock divisor: 1023 */
85 #define CLKD_MASK 0x0000FFC0
87 #define DTO_MASK 0x000F0000
89 #define INIT_STREAM (1 << 1)
90 #define ACEN_ACMD23 (2 << 2)
91 #define DP_SELECT (1 << 21)
96 #define FOUR_BIT (1 << 1)
100 #define CLKEXTFREE (1 << 16)
101 #define CTPL (1 << 11)
104 #define STAT_CLEAR 0xFFFFFFFF
105 #define INIT_STREAM_CMD 0x00000000
106 #define DUAL_VOLT_OCR_BIT 7
107 #define SRC (1 << 25)
108 #define SRD (1 << 26)
109 #define SOFTRESET (1 << 1)
112 #define DLEV_DAT(x) (1 << (20 + (x)))
114 /* Interrupt masks for IE and ISE register */
115 #define CC_EN (1 << 0)
116 #define TC_EN (1 << 1)
117 #define BWR_EN (1 << 4)
118 #define BRR_EN (1 << 5)
119 #define CIRQ_EN (1 << 8)
120 #define ERR_EN (1 << 15)
121 #define CTO_EN (1 << 16)
122 #define CCRC_EN (1 << 17)
123 #define CEB_EN (1 << 18)
124 #define CIE_EN (1 << 19)
125 #define DTO_EN (1 << 20)
126 #define DCRC_EN (1 << 21)
127 #define DEB_EN (1 << 22)
128 #define ACE_EN (1 << 24)
129 #define CERR_EN (1 << 28)
130 #define BADA_EN (1 << 29)
132 #define INT_EN_MASK (BADA_EN | CERR_EN | ACE_EN | DEB_EN | DCRC_EN |\
133 DTO_EN | CIE_EN | CEB_EN | CCRC_EN | CTO_EN | \
134 BRR_EN | BWR_EN | TC_EN | CC_EN)
137 #define ACIE (1 << 4)
138 #define ACEB (1 << 3)
139 #define ACCE (1 << 2)
140 #define ACTO (1 << 1)
141 #define ACNE (1 << 0)
143 #define MMC_AUTOSUSPEND_DELAY 100
144 #define MMC_TIMEOUT_MS 20 /* 20 mSec */
145 #define MMC_TIMEOUT_US 20000 /* 20000 micro Sec */
146 #define OMAP_MMC_MIN_CLOCK 400000
147 #define OMAP_MMC_MAX_CLOCK 52000000
148 #define DRIVER_NAME "omap_hsmmc"
151 * One controller can have multiple slots, like on some omap boards using
152 * omap.c controller driver. Luckily this is not currently done on any known
153 * omap_hsmmc.c device.
155 #define mmc_pdata(host) host->pdata
158 * MMC Host controller read/write API's
160 #define OMAP_HSMMC_READ(base, reg) \
161 __raw_readl((base) + OMAP_HSMMC_##reg)
163 #define OMAP_HSMMC_WRITE(base, reg, val) \
164 __raw_writel((val), (base) + OMAP_HSMMC_##reg)
166 struct omap_hsmmc_next
{
167 unsigned int dma_len
;
171 struct omap_hsmmc_host
{
173 struct mmc_host
*mmc
;
174 struct mmc_request
*mrq
;
175 struct mmc_command
*cmd
;
176 struct mmc_data
*data
;
179 struct regulator
*pbias
;
183 resource_size_t mapbase
;
184 spinlock_t irq_lock
; /* Prevent races with irq handler */
185 unsigned int dma_len
;
186 unsigned int dma_sg_idx
;
187 unsigned char bus_mode
;
188 unsigned char power_mode
;
197 struct dma_chan
*tx_chan
;
198 struct dma_chan
*rx_chan
;
204 unsigned long clk_rate
;
206 #define AUTO_CMD23 (1 << 0) /* Auto CMD23 support */
207 #define HSMMC_SDIO_IRQ_ENABLED (1 << 1) /* SDIO irq enabled */
208 struct omap_hsmmc_next next_data
;
209 struct omap_hsmmc_platform_data
*pdata
;
211 /* return MMC cover switch state, can be NULL if not supported.
213 * possible return values:
217 int (*get_cover_state
)(struct device
*dev
);
219 int (*card_detect
)(struct device
*dev
);
222 struct omap_mmc_of_data
{
227 static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host
*host
);
229 static int omap_hsmmc_card_detect(struct device
*dev
)
231 struct omap_hsmmc_host
*host
= dev_get_drvdata(dev
);
233 return mmc_gpio_get_cd(host
->mmc
);
236 static int omap_hsmmc_get_cover_state(struct device
*dev
)
238 struct omap_hsmmc_host
*host
= dev_get_drvdata(dev
);
240 return mmc_gpio_get_cd(host
->mmc
);
243 static int omap_hsmmc_enable_supply(struct mmc_host
*mmc
)
246 struct omap_hsmmc_host
*host
= mmc_priv(mmc
);
247 struct mmc_ios
*ios
= &mmc
->ios
;
249 if (!IS_ERR(mmc
->supply
.vmmc
)) {
250 ret
= mmc_regulator_set_ocr(mmc
, mmc
->supply
.vmmc
, ios
->vdd
);
255 /* Enable interface voltage rail, if needed */
256 if (!IS_ERR(mmc
->supply
.vqmmc
) && !host
->vqmmc_enabled
) {
257 ret
= regulator_enable(mmc
->supply
.vqmmc
);
259 dev_err(mmc_dev(mmc
), "vmmc_aux reg enable failed\n");
262 host
->vqmmc_enabled
= 1;
268 if (!IS_ERR(mmc
->supply
.vmmc
))
269 mmc_regulator_set_ocr(mmc
, mmc
->supply
.vmmc
, 0);
274 static int omap_hsmmc_disable_supply(struct mmc_host
*mmc
)
278 struct omap_hsmmc_host
*host
= mmc_priv(mmc
);
280 if (!IS_ERR(mmc
->supply
.vqmmc
) && host
->vqmmc_enabled
) {
281 ret
= regulator_disable(mmc
->supply
.vqmmc
);
283 dev_err(mmc_dev(mmc
), "vmmc_aux reg disable failed\n");
286 host
->vqmmc_enabled
= 0;
289 if (!IS_ERR(mmc
->supply
.vmmc
)) {
290 ret
= mmc_regulator_set_ocr(mmc
, mmc
->supply
.vmmc
, 0);
298 if (!IS_ERR(mmc
->supply
.vqmmc
)) {
299 status
= regulator_enable(mmc
->supply
.vqmmc
);
301 dev_err(mmc_dev(mmc
), "vmmc_aux re-enable failed\n");
307 static int omap_hsmmc_set_pbias(struct omap_hsmmc_host
*host
, bool power_on
)
311 if (IS_ERR(host
->pbias
))
315 if (host
->pbias_enabled
== 0) {
316 ret
= regulator_enable(host
->pbias
);
318 dev_err(host
->dev
, "pbias reg enable fail\n");
321 host
->pbias_enabled
= 1;
324 if (host
->pbias_enabled
== 1) {
325 ret
= regulator_disable(host
->pbias
);
327 dev_err(host
->dev
, "pbias reg disable fail\n");
330 host
->pbias_enabled
= 0;
337 static int omap_hsmmc_set_power(struct omap_hsmmc_host
*host
, int power_on
)
339 struct mmc_host
*mmc
= host
->mmc
;
343 * If we don't see a Vcc regulator, assume it's a fixed
344 * voltage always-on regulator.
346 if (IS_ERR(mmc
->supply
.vmmc
))
349 ret
= omap_hsmmc_set_pbias(host
, false);
354 * Assume Vcc regulator is used only to power the card ... OMAP
355 * VDDS is used to power the pins, optionally with a transceiver to
356 * support cards using voltages other than VDDS (1.8V nominal). When a
357 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
359 * In some cases this regulator won't support enable/disable;
360 * e.g. it's a fixed rail for a WLAN chip.
362 * In other cases vcc_aux switches interface power. Example, for
363 * eMMC cards it represents VccQ. Sometimes transceivers or SDIO
364 * chips/cards need an interface voltage rail too.
367 ret
= omap_hsmmc_enable_supply(mmc
);
371 ret
= omap_hsmmc_set_pbias(host
, true);
373 goto err_set_voltage
;
375 ret
= omap_hsmmc_disable_supply(mmc
);
383 omap_hsmmc_disable_supply(mmc
);
388 static int omap_hsmmc_disable_boot_regulator(struct regulator
*reg
)
395 if (regulator_is_enabled(reg
)) {
396 ret
= regulator_enable(reg
);
400 ret
= regulator_disable(reg
);
408 static int omap_hsmmc_disable_boot_regulators(struct omap_hsmmc_host
*host
)
410 struct mmc_host
*mmc
= host
->mmc
;
414 * disable regulators enabled during boot and get the usecount
415 * right so that regulators can be enabled/disabled by checking
416 * the return value of regulator_is_enabled
418 ret
= omap_hsmmc_disable_boot_regulator(mmc
->supply
.vmmc
);
420 dev_err(host
->dev
, "fail to disable boot enabled vmmc reg\n");
424 ret
= omap_hsmmc_disable_boot_regulator(mmc
->supply
.vqmmc
);
427 "fail to disable boot enabled vmmc_aux reg\n");
431 ret
= omap_hsmmc_disable_boot_regulator(host
->pbias
);
434 "failed to disable boot enabled pbias reg\n");
441 static int omap_hsmmc_reg_get(struct omap_hsmmc_host
*host
)
444 struct mmc_host
*mmc
= host
->mmc
;
447 ret
= mmc_regulator_get_supply(mmc
);
451 /* Allow an aux regulator */
452 if (IS_ERR(mmc
->supply
.vqmmc
)) {
453 mmc
->supply
.vqmmc
= devm_regulator_get_optional(host
->dev
,
455 if (IS_ERR(mmc
->supply
.vqmmc
)) {
456 ret
= PTR_ERR(mmc
->supply
.vqmmc
);
457 if ((ret
!= -ENODEV
) && host
->dev
->of_node
)
459 dev_dbg(host
->dev
, "unable to get vmmc_aux regulator %ld\n",
460 PTR_ERR(mmc
->supply
.vqmmc
));
464 host
->pbias
= devm_regulator_get_optional(host
->dev
, "pbias");
465 if (IS_ERR(host
->pbias
)) {
466 ret
= PTR_ERR(host
->pbias
);
467 if ((ret
!= -ENODEV
) && host
->dev
->of_node
) {
469 "SD card detect fail? enable CONFIG_REGULATOR_PBIAS\n");
472 dev_dbg(host
->dev
, "unable to get pbias regulator %ld\n",
473 PTR_ERR(host
->pbias
));
476 /* For eMMC do not power off when not in sleep state */
477 if (mmc_pdata(host
)->no_regulator_off_init
)
480 ret
= omap_hsmmc_disable_boot_regulators(host
);
487 static irqreturn_t
omap_hsmmc_cover_irq(int irq
, void *dev_id
);
489 static int omap_hsmmc_gpio_init(struct mmc_host
*mmc
,
490 struct omap_hsmmc_host
*host
,
491 struct omap_hsmmc_platform_data
*pdata
)
495 if (gpio_is_valid(pdata
->gpio_cod
)) {
496 ret
= mmc_gpio_request_cd(mmc
, pdata
->gpio_cod
, 0);
500 host
->get_cover_state
= omap_hsmmc_get_cover_state
;
501 mmc_gpio_set_cd_isr(mmc
, omap_hsmmc_cover_irq
);
502 } else if (gpio_is_valid(pdata
->gpio_cd
)) {
503 ret
= mmc_gpio_request_cd(mmc
, pdata
->gpio_cd
, 0);
507 host
->card_detect
= omap_hsmmc_card_detect
;
510 if (gpio_is_valid(pdata
->gpio_wp
)) {
511 ret
= mmc_gpio_request_ro(mmc
, pdata
->gpio_wp
);
520 * Start clock to the card
522 static void omap_hsmmc_start_clock(struct omap_hsmmc_host
*host
)
524 OMAP_HSMMC_WRITE(host
->base
, SYSCTL
,
525 OMAP_HSMMC_READ(host
->base
, SYSCTL
) | CEN
);
529 * Stop clock to the card
531 static void omap_hsmmc_stop_clock(struct omap_hsmmc_host
*host
)
533 OMAP_HSMMC_WRITE(host
->base
, SYSCTL
,
534 OMAP_HSMMC_READ(host
->base
, SYSCTL
) & ~CEN
);
535 if ((OMAP_HSMMC_READ(host
->base
, SYSCTL
) & CEN
) != 0x0)
536 dev_dbg(mmc_dev(host
->mmc
), "MMC Clock is not stopped\n");
539 static void omap_hsmmc_enable_irq(struct omap_hsmmc_host
*host
,
540 struct mmc_command
*cmd
)
542 u32 irq_mask
= INT_EN_MASK
;
546 irq_mask
&= ~(BRR_EN
| BWR_EN
);
548 /* Disable timeout for erases */
549 if (cmd
->opcode
== MMC_ERASE
)
552 spin_lock_irqsave(&host
->irq_lock
, flags
);
553 OMAP_HSMMC_WRITE(host
->base
, STAT
, STAT_CLEAR
);
554 OMAP_HSMMC_WRITE(host
->base
, ISE
, irq_mask
);
556 /* latch pending CIRQ, but don't signal MMC core */
557 if (host
->flags
& HSMMC_SDIO_IRQ_ENABLED
)
559 OMAP_HSMMC_WRITE(host
->base
, IE
, irq_mask
);
560 spin_unlock_irqrestore(&host
->irq_lock
, flags
);
563 static void omap_hsmmc_disable_irq(struct omap_hsmmc_host
*host
)
568 spin_lock_irqsave(&host
->irq_lock
, flags
);
569 /* no transfer running but need to keep cirq if enabled */
570 if (host
->flags
& HSMMC_SDIO_IRQ_ENABLED
)
572 OMAP_HSMMC_WRITE(host
->base
, ISE
, irq_mask
);
573 OMAP_HSMMC_WRITE(host
->base
, IE
, irq_mask
);
574 OMAP_HSMMC_WRITE(host
->base
, STAT
, STAT_CLEAR
);
575 spin_unlock_irqrestore(&host
->irq_lock
, flags
);
578 /* Calculate divisor for the given clock frequency */
579 static u16
calc_divisor(struct omap_hsmmc_host
*host
, struct mmc_ios
*ios
)
584 dsor
= DIV_ROUND_UP(clk_get_rate(host
->fclk
), ios
->clock
);
592 static void omap_hsmmc_set_clock(struct omap_hsmmc_host
*host
)
594 struct mmc_ios
*ios
= &host
->mmc
->ios
;
595 unsigned long regval
;
596 unsigned long timeout
;
597 unsigned long clkdiv
;
599 dev_vdbg(mmc_dev(host
->mmc
), "Set clock to %uHz\n", ios
->clock
);
601 omap_hsmmc_stop_clock(host
);
603 regval
= OMAP_HSMMC_READ(host
->base
, SYSCTL
);
604 regval
= regval
& ~(CLKD_MASK
| DTO_MASK
);
605 clkdiv
= calc_divisor(host
, ios
);
606 regval
= regval
| (clkdiv
<< 6) | (DTO
<< 16);
607 OMAP_HSMMC_WRITE(host
->base
, SYSCTL
, regval
);
608 OMAP_HSMMC_WRITE(host
->base
, SYSCTL
,
609 OMAP_HSMMC_READ(host
->base
, SYSCTL
) | ICE
);
611 /* Wait till the ICS bit is set */
612 timeout
= jiffies
+ msecs_to_jiffies(MMC_TIMEOUT_MS
);
613 while ((OMAP_HSMMC_READ(host
->base
, SYSCTL
) & ICS
) != ICS
614 && time_before(jiffies
, timeout
))
618 * Enable High-Speed Support
620 * - Controller should support High-Speed-Enable Bit
621 * - Controller should not be using DDR Mode
622 * - Controller should advertise that it supports High Speed
623 * in capabilities register
624 * - MMC/SD clock coming out of controller > 25MHz
626 if ((mmc_pdata(host
)->features
& HSMMC_HAS_HSPE_SUPPORT
) &&
627 (ios
->timing
!= MMC_TIMING_MMC_DDR52
) &&
628 (ios
->timing
!= MMC_TIMING_UHS_DDR50
) &&
629 ((OMAP_HSMMC_READ(host
->base
, CAPA
) & HSS
) == HSS
)) {
630 regval
= OMAP_HSMMC_READ(host
->base
, HCTL
);
631 if (clkdiv
&& (clk_get_rate(host
->fclk
)/clkdiv
) > 25000000)
636 OMAP_HSMMC_WRITE(host
->base
, HCTL
, regval
);
639 omap_hsmmc_start_clock(host
);
642 static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host
*host
)
644 struct mmc_ios
*ios
= &host
->mmc
->ios
;
647 con
= OMAP_HSMMC_READ(host
->base
, CON
);
648 if (ios
->timing
== MMC_TIMING_MMC_DDR52
||
649 ios
->timing
== MMC_TIMING_UHS_DDR50
)
650 con
|= DDR
; /* configure in DDR mode */
653 switch (ios
->bus_width
) {
654 case MMC_BUS_WIDTH_8
:
655 OMAP_HSMMC_WRITE(host
->base
, CON
, con
| DW8
);
657 case MMC_BUS_WIDTH_4
:
658 OMAP_HSMMC_WRITE(host
->base
, CON
, con
& ~DW8
);
659 OMAP_HSMMC_WRITE(host
->base
, HCTL
,
660 OMAP_HSMMC_READ(host
->base
, HCTL
) | FOUR_BIT
);
662 case MMC_BUS_WIDTH_1
:
663 OMAP_HSMMC_WRITE(host
->base
, CON
, con
& ~DW8
);
664 OMAP_HSMMC_WRITE(host
->base
, HCTL
,
665 OMAP_HSMMC_READ(host
->base
, HCTL
) & ~FOUR_BIT
);
670 static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host
*host
)
672 struct mmc_ios
*ios
= &host
->mmc
->ios
;
675 con
= OMAP_HSMMC_READ(host
->base
, CON
);
676 if (ios
->bus_mode
== MMC_BUSMODE_OPENDRAIN
)
677 OMAP_HSMMC_WRITE(host
->base
, CON
, con
| OD
);
679 OMAP_HSMMC_WRITE(host
->base
, CON
, con
& ~OD
);
685 * Restore the MMC host context, if it was lost as result of a
686 * power state change.
688 static int omap_hsmmc_context_restore(struct omap_hsmmc_host
*host
)
690 struct mmc_ios
*ios
= &host
->mmc
->ios
;
692 unsigned long timeout
;
694 if (host
->con
== OMAP_HSMMC_READ(host
->base
, CON
) &&
695 host
->hctl
== OMAP_HSMMC_READ(host
->base
, HCTL
) &&
696 host
->sysctl
== OMAP_HSMMC_READ(host
->base
, SYSCTL
) &&
697 host
->capa
== OMAP_HSMMC_READ(host
->base
, CAPA
))
700 host
->context_loss
++;
702 if (host
->pdata
->controller_flags
& OMAP_HSMMC_SUPPORTS_DUAL_VOLT
) {
703 if (host
->power_mode
!= MMC_POWER_OFF
&&
704 (1 << ios
->vdd
) <= MMC_VDD_23_24
)
714 if (host
->mmc
->caps
& MMC_CAP_SDIO_IRQ
)
717 OMAP_HSMMC_WRITE(host
->base
, HCTL
,
718 OMAP_HSMMC_READ(host
->base
, HCTL
) | hctl
);
720 OMAP_HSMMC_WRITE(host
->base
, CAPA
,
721 OMAP_HSMMC_READ(host
->base
, CAPA
) | capa
);
723 OMAP_HSMMC_WRITE(host
->base
, HCTL
,
724 OMAP_HSMMC_READ(host
->base
, HCTL
) | SDBP
);
726 timeout
= jiffies
+ msecs_to_jiffies(MMC_TIMEOUT_MS
);
727 while ((OMAP_HSMMC_READ(host
->base
, HCTL
) & SDBP
) != SDBP
728 && time_before(jiffies
, timeout
))
731 OMAP_HSMMC_WRITE(host
->base
, ISE
, 0);
732 OMAP_HSMMC_WRITE(host
->base
, IE
, 0);
733 OMAP_HSMMC_WRITE(host
->base
, STAT
, STAT_CLEAR
);
735 /* Do not initialize card-specific things if the power is off */
736 if (host
->power_mode
== MMC_POWER_OFF
)
739 omap_hsmmc_set_bus_width(host
);
741 omap_hsmmc_set_clock(host
);
743 omap_hsmmc_set_bus_mode(host
);
746 dev_dbg(mmc_dev(host
->mmc
), "context is restored: restore count %d\n",
752 * Save the MMC host context (store the number of power state changes so far).
754 static void omap_hsmmc_context_save(struct omap_hsmmc_host
*host
)
756 host
->con
= OMAP_HSMMC_READ(host
->base
, CON
);
757 host
->hctl
= OMAP_HSMMC_READ(host
->base
, HCTL
);
758 host
->sysctl
= OMAP_HSMMC_READ(host
->base
, SYSCTL
);
759 host
->capa
= OMAP_HSMMC_READ(host
->base
, CAPA
);
764 static int omap_hsmmc_context_restore(struct omap_hsmmc_host
*host
)
769 static void omap_hsmmc_context_save(struct omap_hsmmc_host
*host
)
776 * Send init stream sequence to card
777 * before sending IDLE command
779 static void send_init_stream(struct omap_hsmmc_host
*host
)
782 unsigned long timeout
;
784 if (host
->protect_card
)
787 disable_irq(host
->irq
);
789 OMAP_HSMMC_WRITE(host
->base
, IE
, INT_EN_MASK
);
790 OMAP_HSMMC_WRITE(host
->base
, CON
,
791 OMAP_HSMMC_READ(host
->base
, CON
) | INIT_STREAM
);
792 OMAP_HSMMC_WRITE(host
->base
, CMD
, INIT_STREAM_CMD
);
794 timeout
= jiffies
+ msecs_to_jiffies(MMC_TIMEOUT_MS
);
795 while ((reg
!= CC_EN
) && time_before(jiffies
, timeout
))
796 reg
= OMAP_HSMMC_READ(host
->base
, STAT
) & CC_EN
;
798 OMAP_HSMMC_WRITE(host
->base
, CON
,
799 OMAP_HSMMC_READ(host
->base
, CON
) & ~INIT_STREAM
);
801 OMAP_HSMMC_WRITE(host
->base
, STAT
, STAT_CLEAR
);
802 OMAP_HSMMC_READ(host
->base
, STAT
);
804 enable_irq(host
->irq
);
808 int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host
*host
)
812 if (host
->get_cover_state
)
813 r
= host
->get_cover_state(host
->dev
);
818 omap_hsmmc_show_cover_switch(struct device
*dev
, struct device_attribute
*attr
,
821 struct mmc_host
*mmc
= container_of(dev
, struct mmc_host
, class_dev
);
822 struct omap_hsmmc_host
*host
= mmc_priv(mmc
);
824 return sprintf(buf
, "%s\n",
825 omap_hsmmc_cover_is_closed(host
) ? "closed" : "open");
828 static DEVICE_ATTR(cover_switch
, S_IRUGO
, omap_hsmmc_show_cover_switch
, NULL
);
831 omap_hsmmc_show_slot_name(struct device
*dev
, struct device_attribute
*attr
,
834 struct mmc_host
*mmc
= container_of(dev
, struct mmc_host
, class_dev
);
835 struct omap_hsmmc_host
*host
= mmc_priv(mmc
);
837 return sprintf(buf
, "%s\n", mmc_pdata(host
)->name
);
840 static DEVICE_ATTR(slot_name
, S_IRUGO
, omap_hsmmc_show_slot_name
, NULL
);
843 * Configure the response type and send the cmd.
846 omap_hsmmc_start_command(struct omap_hsmmc_host
*host
, struct mmc_command
*cmd
,
847 struct mmc_data
*data
)
849 int cmdreg
= 0, resptype
= 0, cmdtype
= 0;
851 dev_vdbg(mmc_dev(host
->mmc
), "%s: CMD%d, argument 0x%08x\n",
852 mmc_hostname(host
->mmc
), cmd
->opcode
, cmd
->arg
);
855 omap_hsmmc_enable_irq(host
, cmd
);
857 host
->response_busy
= 0;
858 if (cmd
->flags
& MMC_RSP_PRESENT
) {
859 if (cmd
->flags
& MMC_RSP_136
)
861 else if (cmd
->flags
& MMC_RSP_BUSY
) {
863 host
->response_busy
= 1;
869 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
870 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
871 * a val of 0x3, rest 0x0.
873 if (cmd
== host
->mrq
->stop
)
876 cmdreg
= (cmd
->opcode
<< 24) | (resptype
<< 16) | (cmdtype
<< 22);
878 if ((host
->flags
& AUTO_CMD23
) && mmc_op_multi(cmd
->opcode
) &&
880 cmdreg
|= ACEN_ACMD23
;
881 OMAP_HSMMC_WRITE(host
->base
, SDMASA
, host
->mrq
->sbc
->arg
);
884 cmdreg
|= DP_SELECT
| MSBS
| BCE
;
885 if (data
->flags
& MMC_DATA_READ
)
894 host
->req_in_progress
= 1;
896 OMAP_HSMMC_WRITE(host
->base
, ARG
, cmd
->arg
);
897 OMAP_HSMMC_WRITE(host
->base
, CMD
, cmdreg
);
900 static struct dma_chan
*omap_hsmmc_get_dma_chan(struct omap_hsmmc_host
*host
,
901 struct mmc_data
*data
)
903 return data
->flags
& MMC_DATA_WRITE
? host
->tx_chan
: host
->rx_chan
;
906 static void omap_hsmmc_request_done(struct omap_hsmmc_host
*host
, struct mmc_request
*mrq
)
911 spin_lock_irqsave(&host
->irq_lock
, flags
);
912 host
->req_in_progress
= 0;
913 dma_ch
= host
->dma_ch
;
914 spin_unlock_irqrestore(&host
->irq_lock
, flags
);
916 omap_hsmmc_disable_irq(host
);
917 /* Do not complete the request if DMA is still in progress */
918 if (mrq
->data
&& host
->use_dma
&& dma_ch
!= -1)
921 mmc_request_done(host
->mmc
, mrq
);
925 * Notify the transfer complete to MMC core
928 omap_hsmmc_xfer_done(struct omap_hsmmc_host
*host
, struct mmc_data
*data
)
931 struct mmc_request
*mrq
= host
->mrq
;
933 /* TC before CC from CMD6 - don't know why, but it happens */
934 if (host
->cmd
&& host
->cmd
->opcode
== 6 &&
935 host
->response_busy
) {
936 host
->response_busy
= 0;
940 omap_hsmmc_request_done(host
, mrq
);
947 data
->bytes_xfered
+= data
->blocks
* (data
->blksz
);
949 data
->bytes_xfered
= 0;
951 if (data
->stop
&& (data
->error
|| !host
->mrq
->sbc
))
952 omap_hsmmc_start_command(host
, data
->stop
, NULL
);
954 omap_hsmmc_request_done(host
, data
->mrq
);
958 * Notify the core about command completion
961 omap_hsmmc_cmd_done(struct omap_hsmmc_host
*host
, struct mmc_command
*cmd
)
963 if (host
->mrq
->sbc
&& (host
->cmd
== host
->mrq
->sbc
) &&
964 !host
->mrq
->sbc
->error
&& !(host
->flags
& AUTO_CMD23
)) {
966 omap_hsmmc_start_dma_transfer(host
);
967 omap_hsmmc_start_command(host
, host
->mrq
->cmd
,
974 if (cmd
->flags
& MMC_RSP_PRESENT
) {
975 if (cmd
->flags
& MMC_RSP_136
) {
976 /* response type 2 */
977 cmd
->resp
[3] = OMAP_HSMMC_READ(host
->base
, RSP10
);
978 cmd
->resp
[2] = OMAP_HSMMC_READ(host
->base
, RSP32
);
979 cmd
->resp
[1] = OMAP_HSMMC_READ(host
->base
, RSP54
);
980 cmd
->resp
[0] = OMAP_HSMMC_READ(host
->base
, RSP76
);
982 /* response types 1, 1b, 3, 4, 5, 6 */
983 cmd
->resp
[0] = OMAP_HSMMC_READ(host
->base
, RSP10
);
986 if ((host
->data
== NULL
&& !host
->response_busy
) || cmd
->error
)
987 omap_hsmmc_request_done(host
, host
->mrq
);
991 * DMA clean up for command errors
993 static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host
*host
, int errno
)
998 host
->data
->error
= errno
;
1000 spin_lock_irqsave(&host
->irq_lock
, flags
);
1001 dma_ch
= host
->dma_ch
;
1003 spin_unlock_irqrestore(&host
->irq_lock
, flags
);
1005 if (host
->use_dma
&& dma_ch
!= -1) {
1006 struct dma_chan
*chan
= omap_hsmmc_get_dma_chan(host
, host
->data
);
1008 dmaengine_terminate_all(chan
);
1009 dma_unmap_sg(chan
->device
->dev
,
1010 host
->data
->sg
, host
->data
->sg_len
,
1011 mmc_get_dma_dir(host
->data
));
1013 host
->data
->host_cookie
= 0;
1019 * Readable error output
1021 #ifdef CONFIG_MMC_DEBUG
1022 static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host
*host
, u32 status
)
1024 /* --- means reserved bit without definition at documentation */
1025 static const char *omap_hsmmc_status_bits
[] = {
1026 "CC" , "TC" , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
1027 "CIRQ", "OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
1028 "CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
1029 "ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
1035 len
= sprintf(buf
, "MMC IRQ 0x%x :", status
);
1038 for (i
= 0; i
< ARRAY_SIZE(omap_hsmmc_status_bits
); i
++)
1039 if (status
& (1 << i
)) {
1040 len
= sprintf(buf
, " %s", omap_hsmmc_status_bits
[i
]);
1044 dev_vdbg(mmc_dev(host
->mmc
), "%s\n", res
);
1047 static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host
*host
,
1051 #endif /* CONFIG_MMC_DEBUG */
1054 * MMC controller internal state machines reset
1056 * Used to reset command or data internal state machines, using respectively
1057 * SRC or SRD bit of SYSCTL register
1058 * Can be called from interrupt context
1060 static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host
*host
,
1063 unsigned long i
= 0;
1064 unsigned long limit
= MMC_TIMEOUT_US
;
1066 OMAP_HSMMC_WRITE(host
->base
, SYSCTL
,
1067 OMAP_HSMMC_READ(host
->base
, SYSCTL
) | bit
);
1070 * OMAP4 ES2 and greater has an updated reset logic.
1071 * Monitor a 0->1 transition first
1073 if (mmc_pdata(host
)->features
& HSMMC_HAS_UPDATED_RESET
) {
1074 while ((!(OMAP_HSMMC_READ(host
->base
, SYSCTL
) & bit
))
1080 while ((OMAP_HSMMC_READ(host
->base
, SYSCTL
) & bit
) &&
1084 if (OMAP_HSMMC_READ(host
->base
, SYSCTL
) & bit
)
1085 dev_err(mmc_dev(host
->mmc
),
1086 "Timeout waiting on controller reset in %s\n",
1090 static void hsmmc_command_incomplete(struct omap_hsmmc_host
*host
,
1091 int err
, int end_cmd
)
1094 omap_hsmmc_reset_controller_fsm(host
, SRC
);
1096 host
->cmd
->error
= err
;
1100 omap_hsmmc_reset_controller_fsm(host
, SRD
);
1101 omap_hsmmc_dma_cleanup(host
, err
);
1102 } else if (host
->mrq
&& host
->mrq
->cmd
)
1103 host
->mrq
->cmd
->error
= err
;
1106 static void omap_hsmmc_do_irq(struct omap_hsmmc_host
*host
, int status
)
1108 struct mmc_data
*data
;
1109 int end_cmd
= 0, end_trans
= 0;
1113 dev_vdbg(mmc_dev(host
->mmc
), "IRQ Status is %x\n", status
);
1115 if (status
& ERR_EN
) {
1116 omap_hsmmc_dbg_report_irq(host
, status
);
1118 if (status
& (CTO_EN
| CCRC_EN
| CEB_EN
))
1120 if (host
->data
|| host
->response_busy
) {
1121 end_trans
= !end_cmd
;
1122 host
->response_busy
= 0;
1124 if (status
& (CTO_EN
| DTO_EN
))
1125 hsmmc_command_incomplete(host
, -ETIMEDOUT
, end_cmd
);
1126 else if (status
& (CCRC_EN
| DCRC_EN
| DEB_EN
| CEB_EN
|
1128 hsmmc_command_incomplete(host
, -EILSEQ
, end_cmd
);
1130 if (status
& ACE_EN
) {
1132 ac12
= OMAP_HSMMC_READ(host
->base
, AC12
);
1133 if (!(ac12
& ACNE
) && host
->mrq
->sbc
) {
1137 else if (ac12
& (ACCE
| ACEB
| ACIE
))
1139 host
->mrq
->sbc
->error
= error
;
1140 hsmmc_command_incomplete(host
, error
, end_cmd
);
1142 dev_dbg(mmc_dev(host
->mmc
), "AC12 err: 0x%x\n", ac12
);
1146 OMAP_HSMMC_WRITE(host
->base
, STAT
, status
);
1147 if (end_cmd
|| ((status
& CC_EN
) && host
->cmd
))
1148 omap_hsmmc_cmd_done(host
, host
->cmd
);
1149 if ((end_trans
|| (status
& TC_EN
)) && host
->mrq
)
1150 omap_hsmmc_xfer_done(host
, data
);
1154 * MMC controller IRQ handler
1156 static irqreturn_t
omap_hsmmc_irq(int irq
, void *dev_id
)
1158 struct omap_hsmmc_host
*host
= dev_id
;
1161 status
= OMAP_HSMMC_READ(host
->base
, STAT
);
1162 while (status
& (INT_EN_MASK
| CIRQ_EN
)) {
1163 if (host
->req_in_progress
)
1164 omap_hsmmc_do_irq(host
, status
);
1166 if (status
& CIRQ_EN
)
1167 mmc_signal_sdio_irq(host
->mmc
);
1169 /* Flush posted write */
1170 status
= OMAP_HSMMC_READ(host
->base
, STAT
);
1176 static void set_sd_bus_power(struct omap_hsmmc_host
*host
)
1180 OMAP_HSMMC_WRITE(host
->base
, HCTL
,
1181 OMAP_HSMMC_READ(host
->base
, HCTL
) | SDBP
);
1182 for (i
= 0; i
< loops_per_jiffy
; i
++) {
1183 if (OMAP_HSMMC_READ(host
->base
, HCTL
) & SDBP
)
1190 * Switch MMC interface voltage ... only relevant for MMC1.
1192 * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
1193 * The MMC2 transceiver controls are used instead of DAT4..DAT7.
1194 * Some chips, like eMMC ones, use internal transceivers.
1196 static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host
*host
, int vdd
)
1201 /* Disable the clocks */
1203 clk_disable_unprepare(host
->dbclk
);
1205 /* Turn the power off */
1206 ret
= omap_hsmmc_set_power(host
, 0);
1208 /* Turn the power ON with given VDD 1.8 or 3.0v */
1210 ret
= omap_hsmmc_set_power(host
, 1);
1212 clk_prepare_enable(host
->dbclk
);
1217 OMAP_HSMMC_WRITE(host
->base
, HCTL
,
1218 OMAP_HSMMC_READ(host
->base
, HCTL
) & SDVSCLR
);
1219 reg_val
= OMAP_HSMMC_READ(host
->base
, HCTL
);
1222 * If a MMC dual voltage card is detected, the set_ios fn calls
1223 * this fn with VDD bit set for 1.8V. Upon card removal from the
1224 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
1226 * Cope with a bit of slop in the range ... per data sheets:
1227 * - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
1228 * but recommended values are 1.71V to 1.89V
1229 * - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
1230 * but recommended values are 2.7V to 3.3V
1232 * Board setup code shouldn't permit anything very out-of-range.
1233 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
1234 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
1236 if ((1 << vdd
) <= MMC_VDD_23_24
)
1241 OMAP_HSMMC_WRITE(host
->base
, HCTL
, reg_val
);
1242 set_sd_bus_power(host
);
1246 dev_err(mmc_dev(host
->mmc
), "Unable to switch operating voltage\n");
1250 /* Protect the card while the cover is open */
1251 static void omap_hsmmc_protect_card(struct omap_hsmmc_host
*host
)
1253 if (!host
->get_cover_state
)
1256 host
->reqs_blocked
= 0;
1257 if (host
->get_cover_state(host
->dev
)) {
1258 if (host
->protect_card
) {
1259 dev_info(host
->dev
, "%s: cover is closed, "
1260 "card is now accessible\n",
1261 mmc_hostname(host
->mmc
));
1262 host
->protect_card
= 0;
1265 if (!host
->protect_card
) {
1266 dev_info(host
->dev
, "%s: cover is open, "
1267 "card is now inaccessible\n",
1268 mmc_hostname(host
->mmc
));
1269 host
->protect_card
= 1;
1275 * irq handler when (cell-phone) cover is mounted/removed
1277 static irqreturn_t
omap_hsmmc_cover_irq(int irq
, void *dev_id
)
1279 struct omap_hsmmc_host
*host
= dev_id
;
1281 sysfs_notify(&host
->mmc
->class_dev
.kobj
, NULL
, "cover_switch");
1283 omap_hsmmc_protect_card(host
);
1284 mmc_detect_change(host
->mmc
, (HZ
* 200) / 1000);
1288 static void omap_hsmmc_dma_callback(void *param
)
1290 struct omap_hsmmc_host
*host
= param
;
1291 struct dma_chan
*chan
;
1292 struct mmc_data
*data
;
1293 int req_in_progress
;
1295 spin_lock_irq(&host
->irq_lock
);
1296 if (host
->dma_ch
< 0) {
1297 spin_unlock_irq(&host
->irq_lock
);
1301 data
= host
->mrq
->data
;
1302 chan
= omap_hsmmc_get_dma_chan(host
, data
);
1303 if (!data
->host_cookie
)
1304 dma_unmap_sg(chan
->device
->dev
,
1305 data
->sg
, data
->sg_len
,
1306 mmc_get_dma_dir(data
));
1308 req_in_progress
= host
->req_in_progress
;
1310 spin_unlock_irq(&host
->irq_lock
);
1312 /* If DMA has finished after TC, complete the request */
1313 if (!req_in_progress
) {
1314 struct mmc_request
*mrq
= host
->mrq
;
1317 mmc_request_done(host
->mmc
, mrq
);
1321 static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host
*host
,
1322 struct mmc_data
*data
,
1323 struct omap_hsmmc_next
*next
,
1324 struct dma_chan
*chan
)
1328 if (!next
&& data
->host_cookie
&&
1329 data
->host_cookie
!= host
->next_data
.cookie
) {
1330 dev_warn(host
->dev
, "[%s] invalid cookie: data->host_cookie %d"
1331 " host->next_data.cookie %d\n",
1332 __func__
, data
->host_cookie
, host
->next_data
.cookie
);
1333 data
->host_cookie
= 0;
1336 /* Check if next job is already prepared */
1337 if (next
|| data
->host_cookie
!= host
->next_data
.cookie
) {
1338 dma_len
= dma_map_sg(chan
->device
->dev
, data
->sg
, data
->sg_len
,
1339 mmc_get_dma_dir(data
));
1342 dma_len
= host
->next_data
.dma_len
;
1343 host
->next_data
.dma_len
= 0;
1351 next
->dma_len
= dma_len
;
1352 data
->host_cookie
= ++next
->cookie
< 0 ? 1 : next
->cookie
;
1354 host
->dma_len
= dma_len
;
1360 * Routine to configure and start DMA for the MMC card
1362 static int omap_hsmmc_setup_dma_transfer(struct omap_hsmmc_host
*host
,
1363 struct mmc_request
*req
)
1365 struct dma_async_tx_descriptor
*tx
;
1367 struct mmc_data
*data
= req
->data
;
1368 struct dma_chan
*chan
;
1369 struct dma_slave_config cfg
= {
1370 .src_addr
= host
->mapbase
+ OMAP_HSMMC_DATA
,
1371 .dst_addr
= host
->mapbase
+ OMAP_HSMMC_DATA
,
1372 .src_addr_width
= DMA_SLAVE_BUSWIDTH_4_BYTES
,
1373 .dst_addr_width
= DMA_SLAVE_BUSWIDTH_4_BYTES
,
1374 .src_maxburst
= data
->blksz
/ 4,
1375 .dst_maxburst
= data
->blksz
/ 4,
1378 /* Sanity check: all the SG entries must be aligned by block size. */
1379 for (i
= 0; i
< data
->sg_len
; i
++) {
1380 struct scatterlist
*sgl
;
1383 if (sgl
->length
% data
->blksz
)
1386 if ((data
->blksz
% 4) != 0)
1387 /* REVISIT: The MMC buffer increments only when MSB is written.
1388 * Return error for blksz which is non multiple of four.
1392 BUG_ON(host
->dma_ch
!= -1);
1394 chan
= omap_hsmmc_get_dma_chan(host
, data
);
1396 ret
= dmaengine_slave_config(chan
, &cfg
);
1400 ret
= omap_hsmmc_pre_dma_transfer(host
, data
, NULL
, chan
);
1404 tx
= dmaengine_prep_slave_sg(chan
, data
->sg
, data
->sg_len
,
1405 data
->flags
& MMC_DATA_WRITE
? DMA_MEM_TO_DEV
: DMA_DEV_TO_MEM
,
1406 DMA_PREP_INTERRUPT
| DMA_CTRL_ACK
);
1408 dev_err(mmc_dev(host
->mmc
), "prep_slave_sg() failed\n");
1409 /* FIXME: cleanup */
1413 tx
->callback
= omap_hsmmc_dma_callback
;
1414 tx
->callback_param
= host
;
1417 dmaengine_submit(tx
);
1424 static void set_data_timeout(struct omap_hsmmc_host
*host
,
1425 unsigned long long timeout_ns
,
1426 unsigned int timeout_clks
)
1428 unsigned long long timeout
= timeout_ns
;
1429 unsigned int cycle_ns
;
1430 uint32_t reg
, clkd
, dto
= 0;
1432 reg
= OMAP_HSMMC_READ(host
->base
, SYSCTL
);
1433 clkd
= (reg
& CLKD_MASK
) >> CLKD_SHIFT
;
1437 cycle_ns
= 1000000000 / (host
->clk_rate
/ clkd
);
1438 do_div(timeout
, cycle_ns
);
1439 timeout
+= timeout_clks
;
1441 while ((timeout
& 0x80000000) == 0) {
1458 reg
|= dto
<< DTO_SHIFT
;
1459 OMAP_HSMMC_WRITE(host
->base
, SYSCTL
, reg
);
1462 static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host
*host
)
1464 struct mmc_request
*req
= host
->mrq
;
1465 struct dma_chan
*chan
;
1469 OMAP_HSMMC_WRITE(host
->base
, BLK
, (req
->data
->blksz
)
1470 | (req
->data
->blocks
<< 16));
1471 set_data_timeout(host
, req
->data
->timeout_ns
,
1472 req
->data
->timeout_clks
);
1473 chan
= omap_hsmmc_get_dma_chan(host
, req
->data
);
1474 dma_async_issue_pending(chan
);
1478 * Configure block length for MMC/SD cards and initiate the transfer.
1481 omap_hsmmc_prepare_data(struct omap_hsmmc_host
*host
, struct mmc_request
*req
)
1484 unsigned long long timeout
;
1486 host
->data
= req
->data
;
1488 if (req
->data
== NULL
) {
1489 OMAP_HSMMC_WRITE(host
->base
, BLK
, 0);
1490 if (req
->cmd
->flags
& MMC_RSP_BUSY
) {
1491 timeout
= req
->cmd
->busy_timeout
* NSEC_PER_MSEC
;
1494 * Set an arbitrary 100ms data timeout for commands with
1495 * busy signal and no indication of busy_timeout.
1498 timeout
= 100000000U;
1500 set_data_timeout(host
, timeout
, 0);
1505 if (host
->use_dma
) {
1506 ret
= omap_hsmmc_setup_dma_transfer(host
, req
);
1508 dev_err(mmc_dev(host
->mmc
), "MMC start dma failure\n");
1515 static void omap_hsmmc_post_req(struct mmc_host
*mmc
, struct mmc_request
*mrq
,
1518 struct omap_hsmmc_host
*host
= mmc_priv(mmc
);
1519 struct mmc_data
*data
= mrq
->data
;
1521 if (host
->use_dma
&& data
->host_cookie
) {
1522 struct dma_chan
*c
= omap_hsmmc_get_dma_chan(host
, data
);
1524 dma_unmap_sg(c
->device
->dev
, data
->sg
, data
->sg_len
,
1525 mmc_get_dma_dir(data
));
1526 data
->host_cookie
= 0;
1530 static void omap_hsmmc_pre_req(struct mmc_host
*mmc
, struct mmc_request
*mrq
)
1532 struct omap_hsmmc_host
*host
= mmc_priv(mmc
);
1534 if (mrq
->data
->host_cookie
) {
1535 mrq
->data
->host_cookie
= 0;
1539 if (host
->use_dma
) {
1540 struct dma_chan
*c
= omap_hsmmc_get_dma_chan(host
, mrq
->data
);
1542 if (omap_hsmmc_pre_dma_transfer(host
, mrq
->data
,
1543 &host
->next_data
, c
))
1544 mrq
->data
->host_cookie
= 0;
1549 * Request function. for read/write operation
1551 static void omap_hsmmc_request(struct mmc_host
*mmc
, struct mmc_request
*req
)
1553 struct omap_hsmmc_host
*host
= mmc_priv(mmc
);
1556 BUG_ON(host
->req_in_progress
);
1557 BUG_ON(host
->dma_ch
!= -1);
1558 if (host
->protect_card
) {
1559 if (host
->reqs_blocked
< 3) {
1561 * Ensure the controller is left in a consistent
1562 * state by resetting the command and data state
1565 omap_hsmmc_reset_controller_fsm(host
, SRD
);
1566 omap_hsmmc_reset_controller_fsm(host
, SRC
);
1567 host
->reqs_blocked
+= 1;
1569 req
->cmd
->error
= -EBADF
;
1571 req
->data
->error
= -EBADF
;
1572 req
->cmd
->retries
= 0;
1573 mmc_request_done(mmc
, req
);
1575 } else if (host
->reqs_blocked
)
1576 host
->reqs_blocked
= 0;
1577 WARN_ON(host
->mrq
!= NULL
);
1579 host
->clk_rate
= clk_get_rate(host
->fclk
);
1580 err
= omap_hsmmc_prepare_data(host
, req
);
1582 req
->cmd
->error
= err
;
1584 req
->data
->error
= err
;
1586 mmc_request_done(mmc
, req
);
1589 if (req
->sbc
&& !(host
->flags
& AUTO_CMD23
)) {
1590 omap_hsmmc_start_command(host
, req
->sbc
, NULL
);
1594 omap_hsmmc_start_dma_transfer(host
);
1595 omap_hsmmc_start_command(host
, req
->cmd
, req
->data
);
1598 /* Routine to configure clock values. Exposed API to core */
1599 static void omap_hsmmc_set_ios(struct mmc_host
*mmc
, struct mmc_ios
*ios
)
1601 struct omap_hsmmc_host
*host
= mmc_priv(mmc
);
1602 int do_send_init_stream
= 0;
1604 if (ios
->power_mode
!= host
->power_mode
) {
1605 switch (ios
->power_mode
) {
1607 omap_hsmmc_set_power(host
, 0);
1610 omap_hsmmc_set_power(host
, 1);
1613 do_send_init_stream
= 1;
1616 host
->power_mode
= ios
->power_mode
;
1619 /* FIXME: set registers based only on changes to ios */
1621 omap_hsmmc_set_bus_width(host
);
1623 if (host
->pdata
->controller_flags
& OMAP_HSMMC_SUPPORTS_DUAL_VOLT
) {
1624 /* Only MMC1 can interface at 3V without some flavor
1625 * of external transceiver; but they all handle 1.8V.
1627 if ((OMAP_HSMMC_READ(host
->base
, HCTL
) & SDVSDET
) &&
1628 (ios
->vdd
== DUAL_VOLT_OCR_BIT
)) {
1630 * The mmc_select_voltage fn of the core does
1631 * not seem to set the power_mode to
1632 * MMC_POWER_UP upon recalculating the voltage.
1635 if (omap_hsmmc_switch_opcond(host
, ios
->vdd
) != 0)
1636 dev_dbg(mmc_dev(host
->mmc
),
1637 "Switch operation failed\n");
1641 omap_hsmmc_set_clock(host
);
1643 if (do_send_init_stream
)
1644 send_init_stream(host
);
1646 omap_hsmmc_set_bus_mode(host
);
1649 static int omap_hsmmc_get_cd(struct mmc_host
*mmc
)
1651 struct omap_hsmmc_host
*host
= mmc_priv(mmc
);
1653 if (!host
->card_detect
)
1655 return host
->card_detect(host
->dev
);
1658 static void omap_hsmmc_init_card(struct mmc_host
*mmc
, struct mmc_card
*card
)
1660 struct omap_hsmmc_host
*host
= mmc_priv(mmc
);
1662 if (mmc_pdata(host
)->init_card
)
1663 mmc_pdata(host
)->init_card(card
);
1664 else if (card
->type
== MMC_TYPE_SDIO
||
1665 card
->type
== MMC_TYPE_SD_COMBO
) {
1666 struct device_node
*np
= mmc_dev(mmc
)->of_node
;
1669 * REVISIT: should be moved to sdio core and made more
1670 * general e.g. by expanding the DT bindings of child nodes
1671 * to provide a mechanism to provide this information:
1672 * Documentation/devicetree/bindings/mmc/mmc-card.txt
1675 np
= of_get_compatible_child(np
, "ti,wl1251");
1678 * We have TI wl1251 attached to MMC3. Pass this
1679 * information to the SDIO core because it can't be
1680 * probed by normal methods.
1683 dev_info(host
->dev
, "found wl1251\n");
1684 card
->quirks
|= MMC_QUIRK_NONSTD_SDIO
;
1685 card
->cccr
.wide_bus
= 1;
1686 card
->cis
.vendor
= 0x104c;
1687 card
->cis
.device
= 0x9066;
1688 card
->cis
.blksize
= 512;
1689 card
->cis
.max_dtr
= 24000000;
1696 static void omap_hsmmc_enable_sdio_irq(struct mmc_host
*mmc
, int enable
)
1698 struct omap_hsmmc_host
*host
= mmc_priv(mmc
);
1700 unsigned long flags
;
1702 spin_lock_irqsave(&host
->irq_lock
, flags
);
1704 con
= OMAP_HSMMC_READ(host
->base
, CON
);
1705 irq_mask
= OMAP_HSMMC_READ(host
->base
, ISE
);
1707 host
->flags
|= HSMMC_SDIO_IRQ_ENABLED
;
1708 irq_mask
|= CIRQ_EN
;
1709 con
|= CTPL
| CLKEXTFREE
;
1711 host
->flags
&= ~HSMMC_SDIO_IRQ_ENABLED
;
1712 irq_mask
&= ~CIRQ_EN
;
1713 con
&= ~(CTPL
| CLKEXTFREE
);
1715 OMAP_HSMMC_WRITE(host
->base
, CON
, con
);
1716 OMAP_HSMMC_WRITE(host
->base
, IE
, irq_mask
);
1719 * if enable, piggy back detection on current request
1720 * but always disable immediately
1722 if (!host
->req_in_progress
|| !enable
)
1723 OMAP_HSMMC_WRITE(host
->base
, ISE
, irq_mask
);
1725 /* flush posted write */
1726 OMAP_HSMMC_READ(host
->base
, IE
);
1728 spin_unlock_irqrestore(&host
->irq_lock
, flags
);
1731 static int omap_hsmmc_configure_wake_irq(struct omap_hsmmc_host
*host
)
1736 * For omaps with wake-up path, wakeirq will be irq from pinctrl and
1737 * for other omaps, wakeirq will be from GPIO (dat line remuxed to
1738 * gpio). wakeirq is needed to detect sdio irq in runtime suspend state
1739 * with functional clock disabled.
1741 if (!host
->dev
->of_node
|| !host
->wake_irq
)
1744 ret
= dev_pm_set_dedicated_wake_irq(host
->dev
, host
->wake_irq
);
1746 dev_err(mmc_dev(host
->mmc
), "Unable to request wake IRQ\n");
1751 * Some omaps don't have wake-up path from deeper idle states
1752 * and need to remux SDIO DAT1 to GPIO for wake-up from idle.
1754 if (host
->pdata
->controller_flags
& OMAP_HSMMC_SWAKEUP_MISSING
) {
1755 struct pinctrl
*p
= devm_pinctrl_get(host
->dev
);
1760 if (IS_ERR(pinctrl_lookup_state(p
, PINCTRL_STATE_DEFAULT
))) {
1761 dev_info(host
->dev
, "missing default pinctrl state\n");
1762 devm_pinctrl_put(p
);
1767 if (IS_ERR(pinctrl_lookup_state(p
, PINCTRL_STATE_IDLE
))) {
1768 dev_info(host
->dev
, "missing idle pinctrl state\n");
1769 devm_pinctrl_put(p
);
1773 devm_pinctrl_put(p
);
1776 OMAP_HSMMC_WRITE(host
->base
, HCTL
,
1777 OMAP_HSMMC_READ(host
->base
, HCTL
) | IWE
);
1781 dev_pm_clear_wake_irq(host
->dev
);
1783 dev_warn(host
->dev
, "no SDIO IRQ support, falling back to polling\n");
1788 static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host
*host
)
1790 u32 hctl
, capa
, value
;
1792 /* Only MMC1 supports 3.0V */
1793 if (host
->pdata
->controller_flags
& OMAP_HSMMC_SUPPORTS_DUAL_VOLT
) {
1801 value
= OMAP_HSMMC_READ(host
->base
, HCTL
) & ~SDVS_MASK
;
1802 OMAP_HSMMC_WRITE(host
->base
, HCTL
, value
| hctl
);
1804 value
= OMAP_HSMMC_READ(host
->base
, CAPA
);
1805 OMAP_HSMMC_WRITE(host
->base
, CAPA
, value
| capa
);
1807 /* Set SD bus power bit */
1808 set_sd_bus_power(host
);
1811 static int omap_hsmmc_multi_io_quirk(struct mmc_card
*card
,
1812 unsigned int direction
, int blk_size
)
1814 /* This controller can't do multiblock reads due to hw bugs */
1815 if (direction
== MMC_DATA_READ
)
1821 static struct mmc_host_ops omap_hsmmc_ops
= {
1822 .post_req
= omap_hsmmc_post_req
,
1823 .pre_req
= omap_hsmmc_pre_req
,
1824 .request
= omap_hsmmc_request
,
1825 .set_ios
= omap_hsmmc_set_ios
,
1826 .get_cd
= omap_hsmmc_get_cd
,
1827 .get_ro
= mmc_gpio_get_ro
,
1828 .init_card
= omap_hsmmc_init_card
,
1829 .enable_sdio_irq
= omap_hsmmc_enable_sdio_irq
,
1832 #ifdef CONFIG_DEBUG_FS
1834 static int omap_hsmmc_regs_show(struct seq_file
*s
, void *data
)
1836 struct mmc_host
*mmc
= s
->private;
1837 struct omap_hsmmc_host
*host
= mmc_priv(mmc
);
1839 seq_printf(s
, "mmc%d:\n", mmc
->index
);
1840 seq_printf(s
, "sdio irq mode\t%s\n",
1841 (mmc
->caps
& MMC_CAP_SDIO_IRQ
) ? "interrupt" : "polling");
1843 if (mmc
->caps
& MMC_CAP_SDIO_IRQ
) {
1844 seq_printf(s
, "sdio irq \t%s\n",
1845 (host
->flags
& HSMMC_SDIO_IRQ_ENABLED
) ? "enabled"
1848 seq_printf(s
, "ctx_loss:\t%d\n", host
->context_loss
);
1850 pm_runtime_get_sync(host
->dev
);
1851 seq_puts(s
, "\nregs:\n");
1852 seq_printf(s
, "CON:\t\t0x%08x\n",
1853 OMAP_HSMMC_READ(host
->base
, CON
));
1854 seq_printf(s
, "PSTATE:\t\t0x%08x\n",
1855 OMAP_HSMMC_READ(host
->base
, PSTATE
));
1856 seq_printf(s
, "HCTL:\t\t0x%08x\n",
1857 OMAP_HSMMC_READ(host
->base
, HCTL
));
1858 seq_printf(s
, "SYSCTL:\t\t0x%08x\n",
1859 OMAP_HSMMC_READ(host
->base
, SYSCTL
));
1860 seq_printf(s
, "IE:\t\t0x%08x\n",
1861 OMAP_HSMMC_READ(host
->base
, IE
));
1862 seq_printf(s
, "ISE:\t\t0x%08x\n",
1863 OMAP_HSMMC_READ(host
->base
, ISE
));
1864 seq_printf(s
, "CAPA:\t\t0x%08x\n",
1865 OMAP_HSMMC_READ(host
->base
, CAPA
));
1867 pm_runtime_mark_last_busy(host
->dev
);
1868 pm_runtime_put_autosuspend(host
->dev
);
1873 static int omap_hsmmc_regs_open(struct inode
*inode
, struct file
*file
)
1875 return single_open(file
, omap_hsmmc_regs_show
, inode
->i_private
);
1878 static const struct file_operations mmc_regs_fops
= {
1879 .open
= omap_hsmmc_regs_open
,
1881 .llseek
= seq_lseek
,
1882 .release
= single_release
,
1885 static void omap_hsmmc_debugfs(struct mmc_host
*mmc
)
1887 if (mmc
->debugfs_root
)
1888 debugfs_create_file("regs", S_IRUSR
, mmc
->debugfs_root
,
1889 mmc
, &mmc_regs_fops
);
1894 static void omap_hsmmc_debugfs(struct mmc_host
*mmc
)
1901 static const struct omap_mmc_of_data omap3_pre_es3_mmc_of_data
= {
1902 /* See 35xx errata 2.1.1.128 in SPRZ278F */
1903 .controller_flags
= OMAP_HSMMC_BROKEN_MULTIBLOCK_READ
,
1906 static const struct omap_mmc_of_data omap4_mmc_of_data
= {
1907 .reg_offset
= 0x100,
1909 static const struct omap_mmc_of_data am33xx_mmc_of_data
= {
1910 .reg_offset
= 0x100,
1911 .controller_flags
= OMAP_HSMMC_SWAKEUP_MISSING
,
1914 static const struct of_device_id omap_mmc_of_match
[] = {
1916 .compatible
= "ti,omap2-hsmmc",
1919 .compatible
= "ti,omap3-pre-es3-hsmmc",
1920 .data
= &omap3_pre_es3_mmc_of_data
,
1923 .compatible
= "ti,omap3-hsmmc",
1926 .compatible
= "ti,omap4-hsmmc",
1927 .data
= &omap4_mmc_of_data
,
1930 .compatible
= "ti,am33xx-hsmmc",
1931 .data
= &am33xx_mmc_of_data
,
1935 MODULE_DEVICE_TABLE(of
, omap_mmc_of_match
);
1937 static struct omap_hsmmc_platform_data
*of_get_hsmmc_pdata(struct device
*dev
)
1939 struct omap_hsmmc_platform_data
*pdata
, *legacy
;
1940 struct device_node
*np
= dev
->of_node
;
1942 pdata
= devm_kzalloc(dev
, sizeof(*pdata
), GFP_KERNEL
);
1944 return ERR_PTR(-ENOMEM
); /* out of memory */
1946 legacy
= dev_get_platdata(dev
);
1947 if (legacy
&& legacy
->name
)
1948 pdata
->name
= legacy
->name
;
1950 if (of_find_property(np
, "ti,dual-volt", NULL
))
1951 pdata
->controller_flags
|= OMAP_HSMMC_SUPPORTS_DUAL_VOLT
;
1953 pdata
->gpio_cd
= -EINVAL
;
1954 pdata
->gpio_cod
= -EINVAL
;
1955 pdata
->gpio_wp
= -EINVAL
;
1957 if (of_find_property(np
, "ti,non-removable", NULL
)) {
1958 pdata
->nonremovable
= true;
1959 pdata
->no_regulator_off_init
= true;
1962 if (of_find_property(np
, "ti,needs-special-reset", NULL
))
1963 pdata
->features
|= HSMMC_HAS_UPDATED_RESET
;
1965 if (of_find_property(np
, "ti,needs-special-hs-handling", NULL
))
1966 pdata
->features
|= HSMMC_HAS_HSPE_SUPPORT
;
1971 static inline struct omap_hsmmc_platform_data
1972 *of_get_hsmmc_pdata(struct device
*dev
)
1974 return ERR_PTR(-EINVAL
);
1978 static int omap_hsmmc_probe(struct platform_device
*pdev
)
1980 struct omap_hsmmc_platform_data
*pdata
= pdev
->dev
.platform_data
;
1981 struct mmc_host
*mmc
;
1982 struct omap_hsmmc_host
*host
= NULL
;
1983 struct resource
*res
;
1985 const struct of_device_id
*match
;
1986 const struct omap_mmc_of_data
*data
;
1989 match
= of_match_device(of_match_ptr(omap_mmc_of_match
), &pdev
->dev
);
1991 pdata
= of_get_hsmmc_pdata(&pdev
->dev
);
1994 return PTR_ERR(pdata
);
1998 pdata
->reg_offset
= data
->reg_offset
;
1999 pdata
->controller_flags
|= data
->controller_flags
;
2003 if (pdata
== NULL
) {
2004 dev_err(&pdev
->dev
, "Platform Data is missing\n");
2008 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
2009 irq
= platform_get_irq(pdev
, 0);
2010 if (res
== NULL
|| irq
< 0)
2013 base
= devm_ioremap_resource(&pdev
->dev
, res
);
2015 return PTR_ERR(base
);
2017 mmc
= mmc_alloc_host(sizeof(struct omap_hsmmc_host
), &pdev
->dev
);
2023 ret
= mmc_of_parse(mmc
);
2027 host
= mmc_priv(mmc
);
2029 host
->pdata
= pdata
;
2030 host
->dev
= &pdev
->dev
;
2034 host
->mapbase
= res
->start
+ pdata
->reg_offset
;
2035 host
->base
= base
+ pdata
->reg_offset
;
2036 host
->power_mode
= MMC_POWER_OFF
;
2037 host
->next_data
.cookie
= 1;
2038 host
->pbias_enabled
= 0;
2039 host
->vqmmc_enabled
= 0;
2041 ret
= omap_hsmmc_gpio_init(mmc
, host
, pdata
);
2045 platform_set_drvdata(pdev
, host
);
2047 if (pdev
->dev
.of_node
)
2048 host
->wake_irq
= irq_of_parse_and_map(pdev
->dev
.of_node
, 1);
2050 mmc
->ops
= &omap_hsmmc_ops
;
2052 mmc
->f_min
= OMAP_MMC_MIN_CLOCK
;
2054 if (pdata
->max_freq
> 0)
2055 mmc
->f_max
= pdata
->max_freq
;
2056 else if (mmc
->f_max
== 0)
2057 mmc
->f_max
= OMAP_MMC_MAX_CLOCK
;
2059 spin_lock_init(&host
->irq_lock
);
2061 host
->fclk
= devm_clk_get(&pdev
->dev
, "fck");
2062 if (IS_ERR(host
->fclk
)) {
2063 ret
= PTR_ERR(host
->fclk
);
2068 if (host
->pdata
->controller_flags
& OMAP_HSMMC_BROKEN_MULTIBLOCK_READ
) {
2069 dev_info(&pdev
->dev
, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
2070 omap_hsmmc_ops
.multi_io_quirk
= omap_hsmmc_multi_io_quirk
;
2073 device_init_wakeup(&pdev
->dev
, true);
2074 pm_runtime_enable(host
->dev
);
2075 pm_runtime_get_sync(host
->dev
);
2076 pm_runtime_set_autosuspend_delay(host
->dev
, MMC_AUTOSUSPEND_DELAY
);
2077 pm_runtime_use_autosuspend(host
->dev
);
2079 omap_hsmmc_context_save(host
);
2081 host
->dbclk
= devm_clk_get(&pdev
->dev
, "mmchsdb_fck");
2083 * MMC can still work without debounce clock.
2085 if (IS_ERR(host
->dbclk
)) {
2087 } else if (clk_prepare_enable(host
->dbclk
) != 0) {
2088 dev_warn(mmc_dev(host
->mmc
), "Failed to enable debounce clk\n");
2092 /* Set this to a value that allows allocating an entire descriptor
2093 * list within a page (zero order allocation). */
2096 mmc
->max_blk_size
= 512; /* Block Length at max can be 1024 */
2097 mmc
->max_blk_count
= 0xFFFF; /* No. of Blocks is 16 bits */
2098 mmc
->max_req_size
= mmc
->max_blk_size
* mmc
->max_blk_count
;
2100 mmc
->caps
|= MMC_CAP_MMC_HIGHSPEED
| MMC_CAP_SD_HIGHSPEED
|
2101 MMC_CAP_WAIT_WHILE_BUSY
| MMC_CAP_ERASE
| MMC_CAP_CMD23
;
2103 mmc
->caps
|= mmc_pdata(host
)->caps
;
2104 if (mmc
->caps
& MMC_CAP_8_BIT_DATA
)
2105 mmc
->caps
|= MMC_CAP_4_BIT_DATA
;
2107 if (mmc_pdata(host
)->nonremovable
)
2108 mmc
->caps
|= MMC_CAP_NONREMOVABLE
;
2110 mmc
->pm_caps
|= mmc_pdata(host
)->pm_caps
;
2112 omap_hsmmc_conf_bus_power(host
);
2114 host
->rx_chan
= dma_request_chan(&pdev
->dev
, "rx");
2115 if (IS_ERR(host
->rx_chan
)) {
2116 dev_err(mmc_dev(host
->mmc
), "RX DMA channel request failed\n");
2117 ret
= PTR_ERR(host
->rx_chan
);
2121 host
->tx_chan
= dma_request_chan(&pdev
->dev
, "tx");
2122 if (IS_ERR(host
->tx_chan
)) {
2123 dev_err(mmc_dev(host
->mmc
), "TX DMA channel request failed\n");
2124 ret
= PTR_ERR(host
->tx_chan
);
2129 * Limit the maximum segment size to the lower of the request size
2130 * and the DMA engine device segment size limits. In reality, with
2131 * 32-bit transfers, the DMA engine can do longer segments than this
2132 * but there is no way to represent that in the DMA model - if we
2133 * increase this figure here, we get warnings from the DMA API debug.
2135 mmc
->max_seg_size
= min3(mmc
->max_req_size
,
2136 dma_get_max_seg_size(host
->rx_chan
->device
->dev
),
2137 dma_get_max_seg_size(host
->tx_chan
->device
->dev
));
2139 /* Request IRQ for MMC operations */
2140 ret
= devm_request_irq(&pdev
->dev
, host
->irq
, omap_hsmmc_irq
, 0,
2141 mmc_hostname(mmc
), host
);
2143 dev_err(mmc_dev(host
->mmc
), "Unable to grab HSMMC IRQ\n");
2147 ret
= omap_hsmmc_reg_get(host
);
2151 if (!mmc
->ocr_avail
)
2152 mmc
->ocr_avail
= mmc_pdata(host
)->ocr_mask
;
2154 omap_hsmmc_disable_irq(host
);
2157 * For now, only support SDIO interrupt if we have a separate
2158 * wake-up interrupt configured from device tree. This is because
2159 * the wake-up interrupt is needed for idle state and some
2160 * platforms need special quirks. And we don't want to add new
2161 * legacy mux platform init code callbacks any longer as we
2162 * are moving to DT based booting anyways.
2164 ret
= omap_hsmmc_configure_wake_irq(host
);
2166 mmc
->caps
|= MMC_CAP_SDIO_IRQ
;
2168 omap_hsmmc_protect_card(host
);
2172 if (mmc_pdata(host
)->name
!= NULL
) {
2173 ret
= device_create_file(&mmc
->class_dev
, &dev_attr_slot_name
);
2177 if (host
->get_cover_state
) {
2178 ret
= device_create_file(&mmc
->class_dev
,
2179 &dev_attr_cover_switch
);
2184 omap_hsmmc_debugfs(mmc
);
2185 pm_runtime_mark_last_busy(host
->dev
);
2186 pm_runtime_put_autosuspend(host
->dev
);
2191 mmc_remove_host(mmc
);
2193 device_init_wakeup(&pdev
->dev
, false);
2194 if (!IS_ERR_OR_NULL(host
->tx_chan
))
2195 dma_release_channel(host
->tx_chan
);
2196 if (!IS_ERR_OR_NULL(host
->rx_chan
))
2197 dma_release_channel(host
->rx_chan
);
2198 pm_runtime_dont_use_autosuspend(host
->dev
);
2199 pm_runtime_put_sync(host
->dev
);
2200 pm_runtime_disable(host
->dev
);
2202 clk_disable_unprepare(host
->dbclk
);
2210 static int omap_hsmmc_remove(struct platform_device
*pdev
)
2212 struct omap_hsmmc_host
*host
= platform_get_drvdata(pdev
);
2214 pm_runtime_get_sync(host
->dev
);
2215 mmc_remove_host(host
->mmc
);
2217 dma_release_channel(host
->tx_chan
);
2218 dma_release_channel(host
->rx_chan
);
2220 dev_pm_clear_wake_irq(host
->dev
);
2221 pm_runtime_dont_use_autosuspend(host
->dev
);
2222 pm_runtime_put_sync(host
->dev
);
2223 pm_runtime_disable(host
->dev
);
2224 device_init_wakeup(&pdev
->dev
, false);
2226 clk_disable_unprepare(host
->dbclk
);
2228 mmc_free_host(host
->mmc
);
2233 #ifdef CONFIG_PM_SLEEP
2234 static int omap_hsmmc_suspend(struct device
*dev
)
2236 struct omap_hsmmc_host
*host
= dev_get_drvdata(dev
);
2241 pm_runtime_get_sync(host
->dev
);
2243 if (!(host
->mmc
->pm_flags
& MMC_PM_KEEP_POWER
)) {
2244 OMAP_HSMMC_WRITE(host
->base
, ISE
, 0);
2245 OMAP_HSMMC_WRITE(host
->base
, IE
, 0);
2246 OMAP_HSMMC_WRITE(host
->base
, STAT
, STAT_CLEAR
);
2247 OMAP_HSMMC_WRITE(host
->base
, HCTL
,
2248 OMAP_HSMMC_READ(host
->base
, HCTL
) & ~SDBP
);
2252 clk_disable_unprepare(host
->dbclk
);
2254 pm_runtime_put_sync(host
->dev
);
2258 /* Routine to resume the MMC device */
2259 static int omap_hsmmc_resume(struct device
*dev
)
2261 struct omap_hsmmc_host
*host
= dev_get_drvdata(dev
);
2266 pm_runtime_get_sync(host
->dev
);
2269 clk_prepare_enable(host
->dbclk
);
2271 if (!(host
->mmc
->pm_flags
& MMC_PM_KEEP_POWER
))
2272 omap_hsmmc_conf_bus_power(host
);
2274 omap_hsmmc_protect_card(host
);
2275 pm_runtime_mark_last_busy(host
->dev
);
2276 pm_runtime_put_autosuspend(host
->dev
);
2281 static int omap_hsmmc_runtime_suspend(struct device
*dev
)
2283 struct omap_hsmmc_host
*host
;
2284 unsigned long flags
;
2287 host
= platform_get_drvdata(to_platform_device(dev
));
2288 omap_hsmmc_context_save(host
);
2289 dev_dbg(dev
, "disabled\n");
2291 spin_lock_irqsave(&host
->irq_lock
, flags
);
2292 if ((host
->mmc
->caps
& MMC_CAP_SDIO_IRQ
) &&
2293 (host
->flags
& HSMMC_SDIO_IRQ_ENABLED
)) {
2294 /* disable sdio irq handling to prevent race */
2295 OMAP_HSMMC_WRITE(host
->base
, ISE
, 0);
2296 OMAP_HSMMC_WRITE(host
->base
, IE
, 0);
2298 if (!(OMAP_HSMMC_READ(host
->base
, PSTATE
) & DLEV_DAT(1))) {
2300 * dat1 line low, pending sdio irq
2301 * race condition: possible irq handler running on
2304 dev_dbg(dev
, "pending sdio irq, abort suspend\n");
2305 OMAP_HSMMC_WRITE(host
->base
, STAT
, STAT_CLEAR
);
2306 OMAP_HSMMC_WRITE(host
->base
, ISE
, CIRQ_EN
);
2307 OMAP_HSMMC_WRITE(host
->base
, IE
, CIRQ_EN
);
2308 pm_runtime_mark_last_busy(dev
);
2313 pinctrl_pm_select_idle_state(dev
);
2315 pinctrl_pm_select_idle_state(dev
);
2319 spin_unlock_irqrestore(&host
->irq_lock
, flags
);
2323 static int omap_hsmmc_runtime_resume(struct device
*dev
)
2325 struct omap_hsmmc_host
*host
;
2326 unsigned long flags
;
2328 host
= platform_get_drvdata(to_platform_device(dev
));
2329 omap_hsmmc_context_restore(host
);
2330 dev_dbg(dev
, "enabled\n");
2332 spin_lock_irqsave(&host
->irq_lock
, flags
);
2333 if ((host
->mmc
->caps
& MMC_CAP_SDIO_IRQ
) &&
2334 (host
->flags
& HSMMC_SDIO_IRQ_ENABLED
)) {
2336 pinctrl_pm_select_default_state(host
->dev
);
2338 /* irq lost, if pinmux incorrect */
2339 OMAP_HSMMC_WRITE(host
->base
, STAT
, STAT_CLEAR
);
2340 OMAP_HSMMC_WRITE(host
->base
, ISE
, CIRQ_EN
);
2341 OMAP_HSMMC_WRITE(host
->base
, IE
, CIRQ_EN
);
2343 pinctrl_pm_select_default_state(host
->dev
);
2345 spin_unlock_irqrestore(&host
->irq_lock
, flags
);
2349 static const struct dev_pm_ops omap_hsmmc_dev_pm_ops
= {
2350 SET_SYSTEM_SLEEP_PM_OPS(omap_hsmmc_suspend
, omap_hsmmc_resume
)
2351 .runtime_suspend
= omap_hsmmc_runtime_suspend
,
2352 .runtime_resume
= omap_hsmmc_runtime_resume
,
2355 static struct platform_driver omap_hsmmc_driver
= {
2356 .probe
= omap_hsmmc_probe
,
2357 .remove
= omap_hsmmc_remove
,
2359 .name
= DRIVER_NAME
,
2360 .pm
= &omap_hsmmc_dev_pm_ops
,
2361 .of_match_table
= of_match_ptr(omap_mmc_of_match
),
2365 module_platform_driver(omap_hsmmc_driver
);
2366 MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
2367 MODULE_LICENSE("GPL");
2368 MODULE_ALIAS("platform:" DRIVER_NAME
);
2369 MODULE_AUTHOR("Texas Instruments Inc");