2 * wm8985.c -- WM8985 ALSA SoC Audio driver
4 * Copyright 2010 Wolfson Microelectronics plc
6 * Author: Dimitris Papastamos <dp@opensource.wolfsonmicro.com>
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
13 * o Add OUT3/OUT4 mixer controls.
16 #include <linux/module.h>
17 #include <linux/moduleparam.h>
18 #include <linux/init.h>
19 #include <linux/delay.h>
21 #include <linux/i2c.h>
22 #include <linux/regmap.h>
23 #include <linux/regulator/consumer.h>
24 #include <linux/spi/spi.h>
25 #include <linux/slab.h>
26 #include <sound/core.h>
27 #include <sound/pcm.h>
28 #include <sound/pcm_params.h>
29 #include <sound/soc.h>
30 #include <sound/initval.h>
31 #include <sound/tlv.h>
35 #define WM8985_NUM_SUPPLIES 4
36 static const char *wm8985_supply_names
[WM8985_NUM_SUPPLIES
] = {
43 static const struct reg_default wm8985_reg_defaults
[] = {
44 { 1, 0x0000 }, /* R1 - Power management 1 */
45 { 2, 0x0000 }, /* R2 - Power management 2 */
46 { 3, 0x0000 }, /* R3 - Power management 3 */
47 { 4, 0x0050 }, /* R4 - Audio Interface */
48 { 5, 0x0000 }, /* R5 - Companding control */
49 { 6, 0x0140 }, /* R6 - Clock Gen control */
50 { 7, 0x0000 }, /* R7 - Additional control */
51 { 8, 0x0000 }, /* R8 - GPIO Control */
52 { 9, 0x0000 }, /* R9 - Jack Detect Control 1 */
53 { 10, 0x0000 }, /* R10 - DAC Control */
54 { 11, 0x00FF }, /* R11 - Left DAC digital Vol */
55 { 12, 0x00FF }, /* R12 - Right DAC digital vol */
56 { 13, 0x0000 }, /* R13 - Jack Detect Control 2 */
57 { 14, 0x0100 }, /* R14 - ADC Control */
58 { 15, 0x00FF }, /* R15 - Left ADC Digital Vol */
59 { 16, 0x00FF }, /* R16 - Right ADC Digital Vol */
60 { 18, 0x012C }, /* R18 - EQ1 - low shelf */
61 { 19, 0x002C }, /* R19 - EQ2 - peak 1 */
62 { 20, 0x002C }, /* R20 - EQ3 - peak 2 */
63 { 21, 0x002C }, /* R21 - EQ4 - peak 3 */
64 { 22, 0x002C }, /* R22 - EQ5 - high shelf */
65 { 24, 0x0032 }, /* R24 - DAC Limiter 1 */
66 { 25, 0x0000 }, /* R25 - DAC Limiter 2 */
67 { 27, 0x0000 }, /* R27 - Notch Filter 1 */
68 { 28, 0x0000 }, /* R28 - Notch Filter 2 */
69 { 29, 0x0000 }, /* R29 - Notch Filter 3 */
70 { 30, 0x0000 }, /* R30 - Notch Filter 4 */
71 { 32, 0x0038 }, /* R32 - ALC control 1 */
72 { 33, 0x000B }, /* R33 - ALC control 2 */
73 { 34, 0x0032 }, /* R34 - ALC control 3 */
74 { 35, 0x0000 }, /* R35 - Noise Gate */
75 { 36, 0x0008 }, /* R36 - PLL N */
76 { 37, 0x000C }, /* R37 - PLL K 1 */
77 { 38, 0x0093 }, /* R38 - PLL K 2 */
78 { 39, 0x00E9 }, /* R39 - PLL K 3 */
79 { 41, 0x0000 }, /* R41 - 3D control */
80 { 42, 0x0000 }, /* R42 - OUT4 to ADC */
81 { 43, 0x0000 }, /* R43 - Beep control */
82 { 44, 0x0033 }, /* R44 - Input ctrl */
83 { 45, 0x0010 }, /* R45 - Left INP PGA gain ctrl */
84 { 46, 0x0010 }, /* R46 - Right INP PGA gain ctrl */
85 { 47, 0x0100 }, /* R47 - Left ADC BOOST ctrl */
86 { 48, 0x0100 }, /* R48 - Right ADC BOOST ctrl */
87 { 49, 0x0002 }, /* R49 - Output ctrl */
88 { 50, 0x0001 }, /* R50 - Left mixer ctrl */
89 { 51, 0x0001 }, /* R51 - Right mixer ctrl */
90 { 52, 0x0039 }, /* R52 - LOUT1 (HP) volume ctrl */
91 { 53, 0x0039 }, /* R53 - ROUT1 (HP) volume ctrl */
92 { 54, 0x0039 }, /* R54 - LOUT2 (SPK) volume ctrl */
93 { 55, 0x0039 }, /* R55 - ROUT2 (SPK) volume ctrl */
94 { 56, 0x0001 }, /* R56 - OUT3 mixer ctrl */
95 { 57, 0x0001 }, /* R57 - OUT4 (MONO) mix ctrl */
96 { 60, 0x0004 }, /* R60 - OUTPUT ctrl */
97 { 61, 0x0000 }, /* R61 - BIAS CTRL */
100 static bool wm8985_writeable(struct device
*dev
, unsigned int reg
)
103 case WM8985_SOFTWARE_RESET
:
104 case WM8985_POWER_MANAGEMENT_1
:
105 case WM8985_POWER_MANAGEMENT_2
:
106 case WM8985_POWER_MANAGEMENT_3
:
107 case WM8985_AUDIO_INTERFACE
:
108 case WM8985_COMPANDING_CONTROL
:
109 case WM8985_CLOCK_GEN_CONTROL
:
110 case WM8985_ADDITIONAL_CONTROL
:
111 case WM8985_GPIO_CONTROL
:
112 case WM8985_JACK_DETECT_CONTROL_1
:
113 case WM8985_DAC_CONTROL
:
114 case WM8985_LEFT_DAC_DIGITAL_VOL
:
115 case WM8985_RIGHT_DAC_DIGITAL_VOL
:
116 case WM8985_JACK_DETECT_CONTROL_2
:
117 case WM8985_ADC_CONTROL
:
118 case WM8985_LEFT_ADC_DIGITAL_VOL
:
119 case WM8985_RIGHT_ADC_DIGITAL_VOL
:
120 case WM8985_EQ1_LOW_SHELF
:
121 case WM8985_EQ2_PEAK_1
:
122 case WM8985_EQ3_PEAK_2
:
123 case WM8985_EQ4_PEAK_3
:
124 case WM8985_EQ5_HIGH_SHELF
:
125 case WM8985_DAC_LIMITER_1
:
126 case WM8985_DAC_LIMITER_2
:
127 case WM8985_NOTCH_FILTER_1
:
128 case WM8985_NOTCH_FILTER_2
:
129 case WM8985_NOTCH_FILTER_3
:
130 case WM8985_NOTCH_FILTER_4
:
131 case WM8985_ALC_CONTROL_1
:
132 case WM8985_ALC_CONTROL_2
:
133 case WM8985_ALC_CONTROL_3
:
134 case WM8985_NOISE_GATE
:
139 case WM8985_3D_CONTROL
:
140 case WM8985_OUT4_TO_ADC
:
141 case WM8985_BEEP_CONTROL
:
142 case WM8985_INPUT_CTRL
:
143 case WM8985_LEFT_INP_PGA_GAIN_CTRL
:
144 case WM8985_RIGHT_INP_PGA_GAIN_CTRL
:
145 case WM8985_LEFT_ADC_BOOST_CTRL
:
146 case WM8985_RIGHT_ADC_BOOST_CTRL
:
147 case WM8985_OUTPUT_CTRL0
:
148 case WM8985_LEFT_MIXER_CTRL
:
149 case WM8985_RIGHT_MIXER_CTRL
:
150 case WM8985_LOUT1_HP_VOLUME_CTRL
:
151 case WM8985_ROUT1_HP_VOLUME_CTRL
:
152 case WM8985_LOUT2_SPK_VOLUME_CTRL
:
153 case WM8985_ROUT2_SPK_VOLUME_CTRL
:
154 case WM8985_OUT3_MIXER_CTRL
:
155 case WM8985_OUT4_MONO_MIX_CTRL
:
156 case WM8985_OUTPUT_CTRL1
:
157 case WM8985_BIAS_CTRL
:
165 * latch bit 8 of these registers to ensure instant
168 static const int volume_update_regs
[] = {
169 WM8985_LEFT_DAC_DIGITAL_VOL
,
170 WM8985_RIGHT_DAC_DIGITAL_VOL
,
171 WM8985_LEFT_ADC_DIGITAL_VOL
,
172 WM8985_RIGHT_ADC_DIGITAL_VOL
,
173 WM8985_LOUT2_SPK_VOLUME_CTRL
,
174 WM8985_ROUT2_SPK_VOLUME_CTRL
,
175 WM8985_LOUT1_HP_VOLUME_CTRL
,
176 WM8985_ROUT1_HP_VOLUME_CTRL
,
177 WM8985_LEFT_INP_PGA_GAIN_CTRL
,
178 WM8985_RIGHT_INP_PGA_GAIN_CTRL
182 struct regmap
*regmap
;
183 struct regulator_bulk_data supplies
[WM8985_NUM_SUPPLIES
];
188 static const struct {
202 static const int srates
[] = { 48000, 32000, 24000, 16000, 12000, 8000 };
204 static const int bclk_divs
[] = {
208 static int eqmode_get(struct snd_kcontrol
*kcontrol
,
209 struct snd_ctl_elem_value
*ucontrol
);
210 static int eqmode_put(struct snd_kcontrol
*kcontrol
,
211 struct snd_ctl_elem_value
*ucontrol
);
213 static const DECLARE_TLV_DB_SCALE(dac_tlv
, -12700, 50, 1);
214 static const DECLARE_TLV_DB_SCALE(adc_tlv
, -12700, 50, 1);
215 static const DECLARE_TLV_DB_SCALE(out_tlv
, -5700, 100, 0);
216 static const DECLARE_TLV_DB_SCALE(lim_thresh_tlv
, -600, 100, 0);
217 static const DECLARE_TLV_DB_SCALE(lim_boost_tlv
, 0, 100, 0);
218 static const DECLARE_TLV_DB_SCALE(alc_min_tlv
, -1200, 600, 0);
219 static const DECLARE_TLV_DB_SCALE(alc_max_tlv
, -675, 600, 0);
220 static const DECLARE_TLV_DB_SCALE(alc_tar_tlv
, -2250, 150, 0);
221 static const DECLARE_TLV_DB_SCALE(pga_vol_tlv
, -1200, 75, 0);
222 static const DECLARE_TLV_DB_SCALE(boost_tlv
, -1200, 300, 1);
223 static const DECLARE_TLV_DB_SCALE(eq_tlv
, -1200, 100, 0);
224 static const DECLARE_TLV_DB_SCALE(aux_tlv
, -1500, 300, 0);
225 static const DECLARE_TLV_DB_SCALE(bypass_tlv
, -1500, 300, 0);
226 static const DECLARE_TLV_DB_SCALE(pga_boost_tlv
, 0, 2000, 0);
228 static const char *alc_sel_text
[] = { "Off", "Right", "Left", "Stereo" };
229 static const SOC_ENUM_SINGLE_DECL(alc_sel
, WM8985_ALC_CONTROL_1
, 7,
232 static const char *alc_mode_text
[] = { "ALC", "Limiter" };
233 static const SOC_ENUM_SINGLE_DECL(alc_mode
, WM8985_ALC_CONTROL_3
, 8,
236 static const char *filter_mode_text
[] = { "Audio", "Application" };
237 static const SOC_ENUM_SINGLE_DECL(filter_mode
, WM8985_ADC_CONTROL
, 7,
240 static const char *eq_bw_text
[] = { "Narrow", "Wide" };
241 static const char *eqmode_text
[] = { "Capture", "Playback" };
242 static const SOC_ENUM_SINGLE_EXT_DECL(eqmode
, eqmode_text
);
244 static const char *eq1_cutoff_text
[] = {
245 "80Hz", "105Hz", "135Hz", "175Hz"
247 static const SOC_ENUM_SINGLE_DECL(eq1_cutoff
, WM8985_EQ1_LOW_SHELF
, 5,
249 static const char *eq2_cutoff_text
[] = {
250 "230Hz", "300Hz", "385Hz", "500Hz"
252 static const SOC_ENUM_SINGLE_DECL(eq2_bw
, WM8985_EQ2_PEAK_1
, 8, eq_bw_text
);
253 static const SOC_ENUM_SINGLE_DECL(eq2_cutoff
, WM8985_EQ2_PEAK_1
, 5,
255 static const char *eq3_cutoff_text
[] = {
256 "650Hz", "850Hz", "1.1kHz", "1.4kHz"
258 static const SOC_ENUM_SINGLE_DECL(eq3_bw
, WM8985_EQ3_PEAK_2
, 8, eq_bw_text
);
259 static const SOC_ENUM_SINGLE_DECL(eq3_cutoff
, WM8985_EQ3_PEAK_2
, 5,
261 static const char *eq4_cutoff_text
[] = {
262 "1.8kHz", "2.4kHz", "3.2kHz", "4.1kHz"
264 static const SOC_ENUM_SINGLE_DECL(eq4_bw
, WM8985_EQ4_PEAK_3
, 8, eq_bw_text
);
265 static const SOC_ENUM_SINGLE_DECL(eq4_cutoff
, WM8985_EQ4_PEAK_3
, 5,
267 static const char *eq5_cutoff_text
[] = {
268 "5.3kHz", "6.9kHz", "9kHz", "11.7kHz"
270 static const SOC_ENUM_SINGLE_DECL(eq5_cutoff
, WM8985_EQ5_HIGH_SHELF
, 5,
273 static const char *speaker_mode_text
[] = { "Class A/B", "Class D" };
274 static const SOC_ENUM_SINGLE_DECL(speaker_mode
, 0x17, 8, speaker_mode_text
);
276 static const char *depth_3d_text
[] = {
294 static const SOC_ENUM_SINGLE_DECL(depth_3d
, WM8985_3D_CONTROL
, 0,
297 static const struct snd_kcontrol_new wm8985_snd_controls
[] = {
298 SOC_SINGLE("Digital Loopback Switch", WM8985_COMPANDING_CONTROL
,
301 SOC_ENUM("ALC Capture Function", alc_sel
),
302 SOC_SINGLE_TLV("ALC Capture Max Volume", WM8985_ALC_CONTROL_1
,
303 3, 7, 0, alc_max_tlv
),
304 SOC_SINGLE_TLV("ALC Capture Min Volume", WM8985_ALC_CONTROL_1
,
305 0, 7, 0, alc_min_tlv
),
306 SOC_SINGLE_TLV("ALC Capture Target Volume", WM8985_ALC_CONTROL_2
,
307 0, 15, 0, alc_tar_tlv
),
308 SOC_SINGLE("ALC Capture Attack", WM8985_ALC_CONTROL_3
, 0, 10, 0),
309 SOC_SINGLE("ALC Capture Hold", WM8985_ALC_CONTROL_2
, 4, 10, 0),
310 SOC_SINGLE("ALC Capture Decay", WM8985_ALC_CONTROL_3
, 4, 10, 0),
311 SOC_ENUM("ALC Mode", alc_mode
),
312 SOC_SINGLE("ALC Capture NG Switch", WM8985_NOISE_GATE
,
314 SOC_SINGLE("ALC Capture NG Threshold", WM8985_NOISE_GATE
,
317 SOC_DOUBLE_R_TLV("Capture Volume", WM8985_LEFT_ADC_DIGITAL_VOL
,
318 WM8985_RIGHT_ADC_DIGITAL_VOL
, 0, 255, 0, adc_tlv
),
319 SOC_DOUBLE_R("Capture PGA ZC Switch", WM8985_LEFT_INP_PGA_GAIN_CTRL
,
320 WM8985_RIGHT_INP_PGA_GAIN_CTRL
, 7, 1, 0),
321 SOC_DOUBLE_R_TLV("Capture PGA Volume", WM8985_LEFT_INP_PGA_GAIN_CTRL
,
322 WM8985_RIGHT_INP_PGA_GAIN_CTRL
, 0, 63, 0, pga_vol_tlv
),
324 SOC_DOUBLE_R_TLV("Capture PGA Boost Volume",
325 WM8985_LEFT_ADC_BOOST_CTRL
, WM8985_RIGHT_ADC_BOOST_CTRL
,
326 8, 1, 0, pga_boost_tlv
),
328 SOC_DOUBLE("ADC Inversion Switch", WM8985_ADC_CONTROL
, 0, 1, 1, 0),
329 SOC_SINGLE("ADC 128x Oversampling Switch", WM8985_ADC_CONTROL
, 8, 1, 0),
331 SOC_DOUBLE_R_TLV("Playback Volume", WM8985_LEFT_DAC_DIGITAL_VOL
,
332 WM8985_RIGHT_DAC_DIGITAL_VOL
, 0, 255, 0, dac_tlv
),
334 SOC_SINGLE("DAC Playback Limiter Switch", WM8985_DAC_LIMITER_1
, 8, 1, 0),
335 SOC_SINGLE("DAC Playback Limiter Decay", WM8985_DAC_LIMITER_1
, 4, 10, 0),
336 SOC_SINGLE("DAC Playback Limiter Attack", WM8985_DAC_LIMITER_1
, 0, 11, 0),
337 SOC_SINGLE_TLV("DAC Playback Limiter Threshold", WM8985_DAC_LIMITER_2
,
338 4, 7, 1, lim_thresh_tlv
),
339 SOC_SINGLE_TLV("DAC Playback Limiter Boost Volume", WM8985_DAC_LIMITER_2
,
340 0, 12, 0, lim_boost_tlv
),
341 SOC_DOUBLE("DAC Inversion Switch", WM8985_DAC_CONTROL
, 0, 1, 1, 0),
342 SOC_SINGLE("DAC Auto Mute Switch", WM8985_DAC_CONTROL
, 2, 1, 0),
343 SOC_SINGLE("DAC 128x Oversampling Switch", WM8985_DAC_CONTROL
, 3, 1, 0),
345 SOC_DOUBLE_R_TLV("Headphone Playback Volume", WM8985_LOUT1_HP_VOLUME_CTRL
,
346 WM8985_ROUT1_HP_VOLUME_CTRL
, 0, 63, 0, out_tlv
),
347 SOC_DOUBLE_R("Headphone Playback ZC Switch", WM8985_LOUT1_HP_VOLUME_CTRL
,
348 WM8985_ROUT1_HP_VOLUME_CTRL
, 7, 1, 0),
349 SOC_DOUBLE_R("Headphone Switch", WM8985_LOUT1_HP_VOLUME_CTRL
,
350 WM8985_ROUT1_HP_VOLUME_CTRL
, 6, 1, 1),
352 SOC_DOUBLE_R_TLV("Speaker Playback Volume", WM8985_LOUT2_SPK_VOLUME_CTRL
,
353 WM8985_ROUT2_SPK_VOLUME_CTRL
, 0, 63, 0, out_tlv
),
354 SOC_DOUBLE_R("Speaker Playback ZC Switch", WM8985_LOUT2_SPK_VOLUME_CTRL
,
355 WM8985_ROUT2_SPK_VOLUME_CTRL
, 7, 1, 0),
356 SOC_DOUBLE_R("Speaker Switch", WM8985_LOUT2_SPK_VOLUME_CTRL
,
357 WM8985_ROUT2_SPK_VOLUME_CTRL
, 6, 1, 1),
359 SOC_SINGLE("High Pass Filter Switch", WM8985_ADC_CONTROL
, 8, 1, 0),
360 SOC_ENUM("High Pass Filter Mode", filter_mode
),
361 SOC_SINGLE("High Pass Filter Cutoff", WM8985_ADC_CONTROL
, 4, 7, 0),
363 SOC_DOUBLE_R_TLV("Aux Bypass Volume",
364 WM8985_LEFT_MIXER_CTRL
, WM8985_RIGHT_MIXER_CTRL
, 6, 7, 0,
367 SOC_DOUBLE_R_TLV("Input PGA Bypass Volume",
368 WM8985_LEFT_MIXER_CTRL
, WM8985_RIGHT_MIXER_CTRL
, 2, 7, 0,
371 SOC_ENUM_EXT("Equalizer Function", eqmode
, eqmode_get
, eqmode_put
),
372 SOC_ENUM("EQ1 Cutoff", eq1_cutoff
),
373 SOC_SINGLE_TLV("EQ1 Volume", WM8985_EQ1_LOW_SHELF
, 0, 24, 1, eq_tlv
),
374 SOC_ENUM("EQ2 Bandwidth", eq2_bw
),
375 SOC_ENUM("EQ2 Cutoff", eq2_cutoff
),
376 SOC_SINGLE_TLV("EQ2 Volume", WM8985_EQ2_PEAK_1
, 0, 24, 1, eq_tlv
),
377 SOC_ENUM("EQ3 Bandwidth", eq3_bw
),
378 SOC_ENUM("EQ3 Cutoff", eq3_cutoff
),
379 SOC_SINGLE_TLV("EQ3 Volume", WM8985_EQ3_PEAK_2
, 0, 24, 1, eq_tlv
),
380 SOC_ENUM("EQ4 Bandwidth", eq4_bw
),
381 SOC_ENUM("EQ4 Cutoff", eq4_cutoff
),
382 SOC_SINGLE_TLV("EQ4 Volume", WM8985_EQ4_PEAK_3
, 0, 24, 1, eq_tlv
),
383 SOC_ENUM("EQ5 Cutoff", eq5_cutoff
),
384 SOC_SINGLE_TLV("EQ5 Volume", WM8985_EQ5_HIGH_SHELF
, 0, 24, 1, eq_tlv
),
386 SOC_ENUM("3D Depth", depth_3d
),
388 SOC_ENUM("Speaker Mode", speaker_mode
)
391 static const struct snd_kcontrol_new left_out_mixer
[] = {
392 SOC_DAPM_SINGLE("Line Switch", WM8985_LEFT_MIXER_CTRL
, 1, 1, 0),
393 SOC_DAPM_SINGLE("Aux Switch", WM8985_LEFT_MIXER_CTRL
, 5, 1, 0),
394 SOC_DAPM_SINGLE("PCM Switch", WM8985_LEFT_MIXER_CTRL
, 0, 1, 0),
397 static const struct snd_kcontrol_new right_out_mixer
[] = {
398 SOC_DAPM_SINGLE("Line Switch", WM8985_RIGHT_MIXER_CTRL
, 1, 1, 0),
399 SOC_DAPM_SINGLE("Aux Switch", WM8985_RIGHT_MIXER_CTRL
, 5, 1, 0),
400 SOC_DAPM_SINGLE("PCM Switch", WM8985_RIGHT_MIXER_CTRL
, 0, 1, 0),
403 static const struct snd_kcontrol_new left_input_mixer
[] = {
404 SOC_DAPM_SINGLE("L2 Switch", WM8985_INPUT_CTRL
, 2, 1, 0),
405 SOC_DAPM_SINGLE("MicN Switch", WM8985_INPUT_CTRL
, 1, 1, 0),
406 SOC_DAPM_SINGLE("MicP Switch", WM8985_INPUT_CTRL
, 0, 1, 0),
409 static const struct snd_kcontrol_new right_input_mixer
[] = {
410 SOC_DAPM_SINGLE("R2 Switch", WM8985_INPUT_CTRL
, 6, 1, 0),
411 SOC_DAPM_SINGLE("MicN Switch", WM8985_INPUT_CTRL
, 5, 1, 0),
412 SOC_DAPM_SINGLE("MicP Switch", WM8985_INPUT_CTRL
, 4, 1, 0),
415 static const struct snd_kcontrol_new left_boost_mixer
[] = {
416 SOC_DAPM_SINGLE_TLV("L2 Volume", WM8985_LEFT_ADC_BOOST_CTRL
,
418 SOC_DAPM_SINGLE_TLV("AUXL Volume", WM8985_LEFT_ADC_BOOST_CTRL
,
422 static const struct snd_kcontrol_new right_boost_mixer
[] = {
423 SOC_DAPM_SINGLE_TLV("R2 Volume", WM8985_RIGHT_ADC_BOOST_CTRL
,
425 SOC_DAPM_SINGLE_TLV("AUXR Volume", WM8985_RIGHT_ADC_BOOST_CTRL
,
429 static const struct snd_soc_dapm_widget wm8985_dapm_widgets
[] = {
430 SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8985_POWER_MANAGEMENT_3
,
432 SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8985_POWER_MANAGEMENT_3
,
434 SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8985_POWER_MANAGEMENT_2
,
436 SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8985_POWER_MANAGEMENT_2
,
439 SND_SOC_DAPM_MIXER("Left Output Mixer", WM8985_POWER_MANAGEMENT_3
,
440 2, 0, left_out_mixer
, ARRAY_SIZE(left_out_mixer
)),
441 SND_SOC_DAPM_MIXER("Right Output Mixer", WM8985_POWER_MANAGEMENT_3
,
442 3, 0, right_out_mixer
, ARRAY_SIZE(right_out_mixer
)),
444 SND_SOC_DAPM_MIXER("Left Input Mixer", WM8985_POWER_MANAGEMENT_2
,
445 2, 0, left_input_mixer
, ARRAY_SIZE(left_input_mixer
)),
446 SND_SOC_DAPM_MIXER("Right Input Mixer", WM8985_POWER_MANAGEMENT_2
,
447 3, 0, right_input_mixer
, ARRAY_SIZE(right_input_mixer
)),
449 SND_SOC_DAPM_MIXER("Left Boost Mixer", WM8985_POWER_MANAGEMENT_2
,
450 4, 0, left_boost_mixer
, ARRAY_SIZE(left_boost_mixer
)),
451 SND_SOC_DAPM_MIXER("Right Boost Mixer", WM8985_POWER_MANAGEMENT_2
,
452 5, 0, right_boost_mixer
, ARRAY_SIZE(right_boost_mixer
)),
454 SND_SOC_DAPM_PGA("Left Capture PGA", WM8985_LEFT_INP_PGA_GAIN_CTRL
,
456 SND_SOC_DAPM_PGA("Right Capture PGA", WM8985_RIGHT_INP_PGA_GAIN_CTRL
,
459 SND_SOC_DAPM_PGA("Left Headphone Out", WM8985_POWER_MANAGEMENT_2
,
461 SND_SOC_DAPM_PGA("Right Headphone Out", WM8985_POWER_MANAGEMENT_2
,
464 SND_SOC_DAPM_PGA("Left Speaker Out", WM8985_POWER_MANAGEMENT_3
,
466 SND_SOC_DAPM_PGA("Right Speaker Out", WM8985_POWER_MANAGEMENT_3
,
469 SND_SOC_DAPM_SUPPLY("Mic Bias", WM8985_POWER_MANAGEMENT_1
, 4, 0,
472 SND_SOC_DAPM_INPUT("LIN"),
473 SND_SOC_DAPM_INPUT("LIP"),
474 SND_SOC_DAPM_INPUT("RIN"),
475 SND_SOC_DAPM_INPUT("RIP"),
476 SND_SOC_DAPM_INPUT("AUXL"),
477 SND_SOC_DAPM_INPUT("AUXR"),
478 SND_SOC_DAPM_INPUT("L2"),
479 SND_SOC_DAPM_INPUT("R2"),
480 SND_SOC_DAPM_OUTPUT("HPL"),
481 SND_SOC_DAPM_OUTPUT("HPR"),
482 SND_SOC_DAPM_OUTPUT("SPKL"),
483 SND_SOC_DAPM_OUTPUT("SPKR")
486 static const struct snd_soc_dapm_route wm8985_dapm_routes
[] = {
487 { "Right Output Mixer", "PCM Switch", "Right DAC" },
488 { "Right Output Mixer", "Aux Switch", "AUXR" },
489 { "Right Output Mixer", "Line Switch", "Right Boost Mixer" },
491 { "Left Output Mixer", "PCM Switch", "Left DAC" },
492 { "Left Output Mixer", "Aux Switch", "AUXL" },
493 { "Left Output Mixer", "Line Switch", "Left Boost Mixer" },
495 { "Right Headphone Out", NULL
, "Right Output Mixer" },
496 { "HPR", NULL
, "Right Headphone Out" },
498 { "Left Headphone Out", NULL
, "Left Output Mixer" },
499 { "HPL", NULL
, "Left Headphone Out" },
501 { "Right Speaker Out", NULL
, "Right Output Mixer" },
502 { "SPKR", NULL
, "Right Speaker Out" },
504 { "Left Speaker Out", NULL
, "Left Output Mixer" },
505 { "SPKL", NULL
, "Left Speaker Out" },
507 { "Right ADC", NULL
, "Right Boost Mixer" },
509 { "Right Boost Mixer", "AUXR Volume", "AUXR" },
510 { "Right Boost Mixer", NULL
, "Right Capture PGA" },
511 { "Right Boost Mixer", "R2 Volume", "R2" },
513 { "Left ADC", NULL
, "Left Boost Mixer" },
515 { "Left Boost Mixer", "AUXL Volume", "AUXL" },
516 { "Left Boost Mixer", NULL
, "Left Capture PGA" },
517 { "Left Boost Mixer", "L2 Volume", "L2" },
519 { "Right Capture PGA", NULL
, "Right Input Mixer" },
520 { "Left Capture PGA", NULL
, "Left Input Mixer" },
522 { "Right Input Mixer", "R2 Switch", "R2" },
523 { "Right Input Mixer", "MicN Switch", "RIN" },
524 { "Right Input Mixer", "MicP Switch", "RIP" },
526 { "Left Input Mixer", "L2 Switch", "L2" },
527 { "Left Input Mixer", "MicN Switch", "LIN" },
528 { "Left Input Mixer", "MicP Switch", "LIP" },
531 static int eqmode_get(struct snd_kcontrol
*kcontrol
,
532 struct snd_ctl_elem_value
*ucontrol
)
534 struct snd_soc_codec
*codec
= snd_kcontrol_chip(kcontrol
);
537 reg
= snd_soc_read(codec
, WM8985_EQ1_LOW_SHELF
);
538 if (reg
& WM8985_EQ3DMODE
)
539 ucontrol
->value
.integer
.value
[0] = 1;
541 ucontrol
->value
.integer
.value
[0] = 0;
546 static int eqmode_put(struct snd_kcontrol
*kcontrol
,
547 struct snd_ctl_elem_value
*ucontrol
)
549 struct snd_soc_codec
*codec
= snd_kcontrol_chip(kcontrol
);
550 unsigned int regpwr2
, regpwr3
;
553 if (ucontrol
->value
.integer
.value
[0] != 0
554 && ucontrol
->value
.integer
.value
[0] != 1)
557 reg_eq
= snd_soc_read(codec
, WM8985_EQ1_LOW_SHELF
);
558 switch ((reg_eq
& WM8985_EQ3DMODE
) >> WM8985_EQ3DMODE_SHIFT
) {
560 if (!ucontrol
->value
.integer
.value
[0])
564 if (ucontrol
->value
.integer
.value
[0])
569 regpwr2
= snd_soc_read(codec
, WM8985_POWER_MANAGEMENT_2
);
570 regpwr3
= snd_soc_read(codec
, WM8985_POWER_MANAGEMENT_3
);
571 /* disable the DACs and ADCs */
572 snd_soc_update_bits(codec
, WM8985_POWER_MANAGEMENT_2
,
573 WM8985_ADCENR_MASK
| WM8985_ADCENL_MASK
, 0);
574 snd_soc_update_bits(codec
, WM8985_POWER_MANAGEMENT_3
,
575 WM8985_DACENR_MASK
| WM8985_DACENL_MASK
, 0);
576 snd_soc_update_bits(codec
, WM8985_ADDITIONAL_CONTROL
,
577 WM8985_M128ENB_MASK
, WM8985_M128ENB
);
578 /* set the desired eqmode */
579 snd_soc_update_bits(codec
, WM8985_EQ1_LOW_SHELF
,
580 WM8985_EQ3DMODE_MASK
,
581 ucontrol
->value
.integer
.value
[0]
582 << WM8985_EQ3DMODE_SHIFT
);
583 /* restore DAC/ADC configuration */
584 snd_soc_write(codec
, WM8985_POWER_MANAGEMENT_2
, regpwr2
);
585 snd_soc_write(codec
, WM8985_POWER_MANAGEMENT_3
, regpwr3
);
589 static int wm8985_reset(struct snd_soc_codec
*codec
)
591 return snd_soc_write(codec
, WM8985_SOFTWARE_RESET
, 0x0);
594 static int wm8985_dac_mute(struct snd_soc_dai
*dai
, int mute
)
596 struct snd_soc_codec
*codec
= dai
->codec
;
598 return snd_soc_update_bits(codec
, WM8985_DAC_CONTROL
,
599 WM8985_SOFTMUTE_MASK
,
600 !!mute
<< WM8985_SOFTMUTE_SHIFT
);
603 static int wm8985_set_fmt(struct snd_soc_dai
*dai
, unsigned int fmt
)
605 struct snd_soc_codec
*codec
;
606 u16 format
, master
, bcp
, lrp
;
610 switch (fmt
& SND_SOC_DAIFMT_FORMAT_MASK
) {
611 case SND_SOC_DAIFMT_I2S
:
614 case SND_SOC_DAIFMT_RIGHT_J
:
617 case SND_SOC_DAIFMT_LEFT_J
:
620 case SND_SOC_DAIFMT_DSP_A
:
621 case SND_SOC_DAIFMT_DSP_B
:
625 dev_err(dai
->dev
, "Unknown dai format\n");
629 snd_soc_update_bits(codec
, WM8985_AUDIO_INTERFACE
,
630 WM8985_FMT_MASK
, format
<< WM8985_FMT_SHIFT
);
632 switch (fmt
& SND_SOC_DAIFMT_MASTER_MASK
) {
633 case SND_SOC_DAIFMT_CBM_CFM
:
636 case SND_SOC_DAIFMT_CBS_CFS
:
640 dev_err(dai
->dev
, "Unknown master/slave configuration\n");
644 snd_soc_update_bits(codec
, WM8985_CLOCK_GEN_CONTROL
,
645 WM8985_MS_MASK
, master
<< WM8985_MS_SHIFT
);
647 /* frame inversion is not valid for dsp modes */
648 switch (fmt
& SND_SOC_DAIFMT_FORMAT_MASK
) {
649 case SND_SOC_DAIFMT_DSP_A
:
650 case SND_SOC_DAIFMT_DSP_B
:
651 switch (fmt
& SND_SOC_DAIFMT_INV_MASK
) {
652 case SND_SOC_DAIFMT_IB_IF
:
653 case SND_SOC_DAIFMT_NB_IF
:
664 switch (fmt
& SND_SOC_DAIFMT_INV_MASK
) {
665 case SND_SOC_DAIFMT_NB_NF
:
667 case SND_SOC_DAIFMT_IB_IF
:
670 case SND_SOC_DAIFMT_IB_NF
:
673 case SND_SOC_DAIFMT_NB_IF
:
677 dev_err(dai
->dev
, "Unknown polarity configuration\n");
681 snd_soc_update_bits(codec
, WM8985_AUDIO_INTERFACE
,
682 WM8985_LRP_MASK
, lrp
<< WM8985_LRP_SHIFT
);
683 snd_soc_update_bits(codec
, WM8985_AUDIO_INTERFACE
,
684 WM8985_BCP_MASK
, bcp
<< WM8985_BCP_SHIFT
);
688 static int wm8985_hw_params(struct snd_pcm_substream
*substream
,
689 struct snd_pcm_hw_params
*params
,
690 struct snd_soc_dai
*dai
)
693 struct snd_soc_codec
*codec
;
694 struct wm8985_priv
*wm8985
;
700 wm8985
= snd_soc_codec_get_drvdata(codec
);
702 wm8985
->bclk
= snd_soc_params_to_bclk(params
);
703 if ((int)wm8985
->bclk
< 0)
706 switch (params_format(params
)) {
707 case SNDRV_PCM_FORMAT_S16_LE
:
710 case SNDRV_PCM_FORMAT_S20_3LE
:
713 case SNDRV_PCM_FORMAT_S24_LE
:
716 case SNDRV_PCM_FORMAT_S32_LE
:
720 dev_err(dai
->dev
, "Unsupported word length %u\n",
721 params_format(params
));
725 snd_soc_update_bits(codec
, WM8985_AUDIO_INTERFACE
,
726 WM8985_WL_MASK
, blen
<< WM8985_WL_SHIFT
);
729 * match to the nearest possible sample rate and rely
730 * on the array index to configure the SR register
733 srate_best
= abs(srates
[0] - params_rate(params
));
734 for (i
= 1; i
< ARRAY_SIZE(srates
); ++i
) {
735 if (abs(srates
[i
] - params_rate(params
)) >= srate_best
)
738 srate_best
= abs(srates
[i
] - params_rate(params
));
741 dev_dbg(dai
->dev
, "Selected SRATE = %d\n", srates
[srate_idx
]);
742 snd_soc_update_bits(codec
, WM8985_ADDITIONAL_CONTROL
,
743 WM8985_SR_MASK
, srate_idx
<< WM8985_SR_SHIFT
);
745 dev_dbg(dai
->dev
, "Target BCLK = %uHz\n", wm8985
->bclk
);
746 dev_dbg(dai
->dev
, "SYSCLK = %uHz\n", wm8985
->sysclk
);
748 for (i
= 0; i
< ARRAY_SIZE(fs_ratios
); ++i
) {
749 if (wm8985
->sysclk
/ params_rate(params
)
750 == fs_ratios
[i
].ratio
)
754 if (i
== ARRAY_SIZE(fs_ratios
)) {
755 dev_err(dai
->dev
, "Unable to configure MCLK ratio %u/%u\n",
756 wm8985
->sysclk
, params_rate(params
));
760 dev_dbg(dai
->dev
, "MCLK ratio = %dfs\n", fs_ratios
[i
].ratio
);
761 snd_soc_update_bits(codec
, WM8985_CLOCK_GEN_CONTROL
,
762 WM8985_MCLKDIV_MASK
, i
<< WM8985_MCLKDIV_SHIFT
);
764 /* select the appropriate bclk divider */
765 tmp
= (wm8985
->sysclk
/ fs_ratios
[i
].div
) * 10;
766 for (i
= 0; i
< ARRAY_SIZE(bclk_divs
); ++i
) {
767 if (wm8985
->bclk
== tmp
/ bclk_divs
[i
])
771 if (i
== ARRAY_SIZE(bclk_divs
)) {
772 dev_err(dai
->dev
, "No matching BCLK divider found\n");
776 dev_dbg(dai
->dev
, "BCLK div = %d\n", i
);
777 snd_soc_update_bits(codec
, WM8985_CLOCK_GEN_CONTROL
,
778 WM8985_BCLKDIV_MASK
, i
<< WM8985_BCLKDIV_SHIFT
);
788 #define FIXED_PLL_SIZE ((1ULL << 24) * 10)
789 static int pll_factors(struct pll_div
*pll_div
, unsigned int target
,
793 unsigned long int K
, Ndiv
, Nmod
;
796 Ndiv
= target
/ source
;
800 Ndiv
= target
/ source
;
803 if (Ndiv
< 6 || Ndiv
> 12) {
804 printk(KERN_ERR
"%s: WM8985 N value is not within"
805 " the recommended range: %lu\n", __func__
, Ndiv
);
810 Nmod
= target
% source
;
811 Kpart
= FIXED_PLL_SIZE
* (u64
)Nmod
;
813 do_div(Kpart
, source
);
815 K
= Kpart
& 0xffffffff;
824 static int wm8985_set_pll(struct snd_soc_dai
*dai
, int pll_id
,
825 int source
, unsigned int freq_in
,
826 unsigned int freq_out
)
829 struct snd_soc_codec
*codec
;
830 struct pll_div pll_div
;
833 if (!freq_in
|| !freq_out
) {
834 /* disable the PLL */
835 snd_soc_update_bits(codec
, WM8985_POWER_MANAGEMENT_1
,
836 WM8985_PLLEN_MASK
, 0);
838 ret
= pll_factors(&pll_div
, freq_out
* 4 * 2, freq_in
);
842 /* set PLLN and PRESCALE */
843 snd_soc_write(codec
, WM8985_PLL_N
,
844 (pll_div
.div2
<< WM8985_PLL_PRESCALE_SHIFT
)
847 snd_soc_write(codec
, WM8985_PLL_K_3
, pll_div
.k
& 0x1ff);
848 snd_soc_write(codec
, WM8985_PLL_K_2
, (pll_div
.k
>> 9) & 0x1ff);
849 snd_soc_write(codec
, WM8985_PLL_K_1
, (pll_div
.k
>> 18));
850 /* set the source of the clock to be the PLL */
851 snd_soc_update_bits(codec
, WM8985_CLOCK_GEN_CONTROL
,
852 WM8985_CLKSEL_MASK
, WM8985_CLKSEL
);
854 snd_soc_update_bits(codec
, WM8985_POWER_MANAGEMENT_1
,
855 WM8985_PLLEN_MASK
, WM8985_PLLEN
);
860 static int wm8985_set_sysclk(struct snd_soc_dai
*dai
,
861 int clk_id
, unsigned int freq
, int dir
)
863 struct snd_soc_codec
*codec
;
864 struct wm8985_priv
*wm8985
;
867 wm8985
= snd_soc_codec_get_drvdata(codec
);
870 case WM8985_CLKSRC_MCLK
:
871 snd_soc_update_bits(codec
, WM8985_CLOCK_GEN_CONTROL
,
872 WM8985_CLKSEL_MASK
, 0);
873 snd_soc_update_bits(codec
, WM8985_POWER_MANAGEMENT_1
,
874 WM8985_PLLEN_MASK
, 0);
876 case WM8985_CLKSRC_PLL
:
877 snd_soc_update_bits(codec
, WM8985_CLOCK_GEN_CONTROL
,
878 WM8985_CLKSEL_MASK
, WM8985_CLKSEL
);
881 dev_err(dai
->dev
, "Unknown clock source %d\n", clk_id
);
885 wm8985
->sysclk
= freq
;
889 static int wm8985_set_bias_level(struct snd_soc_codec
*codec
,
890 enum snd_soc_bias_level level
)
893 struct wm8985_priv
*wm8985
;
895 wm8985
= snd_soc_codec_get_drvdata(codec
);
897 case SND_SOC_BIAS_ON
:
898 case SND_SOC_BIAS_PREPARE
:
900 snd_soc_update_bits(codec
, WM8985_POWER_MANAGEMENT_1
,
902 1 << WM8985_VMIDSEL_SHIFT
);
904 case SND_SOC_BIAS_STANDBY
:
905 if (codec
->dapm
.bias_level
== SND_SOC_BIAS_OFF
) {
906 ret
= regulator_bulk_enable(ARRAY_SIZE(wm8985
->supplies
),
910 "Failed to enable supplies: %d\n",
915 regcache_sync(wm8985
->regmap
);
917 /* enable anti-pop features */
918 snd_soc_update_bits(codec
, WM8985_OUT4_TO_ADC
,
921 /* enable thermal shutdown */
922 snd_soc_update_bits(codec
, WM8985_OUTPUT_CTRL0
,
923 WM8985_TSDEN_MASK
, WM8985_TSDEN
);
924 snd_soc_update_bits(codec
, WM8985_OUTPUT_CTRL0
,
925 WM8985_TSOPCTRL_MASK
,
928 snd_soc_update_bits(codec
, WM8985_POWER_MANAGEMENT_1
,
929 WM8985_BIASEN_MASK
, WM8985_BIASEN
);
931 snd_soc_update_bits(codec
, WM8985_POWER_MANAGEMENT_1
,
933 1 << WM8985_VMIDSEL_SHIFT
);
935 /* disable anti-pop features */
936 snd_soc_update_bits(codec
, WM8985_OUT4_TO_ADC
,
937 WM8985_POBCTRL_MASK
, 0);
940 snd_soc_update_bits(codec
, WM8985_POWER_MANAGEMENT_1
,
942 2 << WM8985_VMIDSEL_SHIFT
);
944 case SND_SOC_BIAS_OFF
:
945 /* disable thermal shutdown */
946 snd_soc_update_bits(codec
, WM8985_OUTPUT_CTRL0
,
947 WM8985_TSOPCTRL_MASK
, 0);
948 snd_soc_update_bits(codec
, WM8985_OUTPUT_CTRL0
,
949 WM8985_TSDEN_MASK
, 0);
950 /* disable VMIDSEL and BIASEN */
951 snd_soc_update_bits(codec
, WM8985_POWER_MANAGEMENT_1
,
952 WM8985_VMIDSEL_MASK
| WM8985_BIASEN_MASK
,
954 snd_soc_write(codec
, WM8985_POWER_MANAGEMENT_1
, 0);
955 snd_soc_write(codec
, WM8985_POWER_MANAGEMENT_2
, 0);
956 snd_soc_write(codec
, WM8985_POWER_MANAGEMENT_3
, 0);
958 regcache_mark_dirty(wm8985
->regmap
);
960 regulator_bulk_disable(ARRAY_SIZE(wm8985
->supplies
),
965 codec
->dapm
.bias_level
= level
;
970 static int wm8985_suspend(struct snd_soc_codec
*codec
)
972 wm8985_set_bias_level(codec
, SND_SOC_BIAS_OFF
);
976 static int wm8985_resume(struct snd_soc_codec
*codec
)
978 wm8985_set_bias_level(codec
, SND_SOC_BIAS_STANDBY
);
982 #define wm8985_suspend NULL
983 #define wm8985_resume NULL
986 static int wm8985_remove(struct snd_soc_codec
*codec
)
988 struct wm8985_priv
*wm8985
;
990 wm8985
= snd_soc_codec_get_drvdata(codec
);
991 wm8985_set_bias_level(codec
, SND_SOC_BIAS_OFF
);
992 regulator_bulk_free(ARRAY_SIZE(wm8985
->supplies
), wm8985
->supplies
);
996 static int wm8985_probe(struct snd_soc_codec
*codec
)
999 struct wm8985_priv
*wm8985
;
1002 wm8985
= snd_soc_codec_get_drvdata(codec
);
1003 codec
->control_data
= wm8985
->regmap
;
1005 ret
= snd_soc_codec_set_cache_io(codec
, 7, 9, SND_SOC_REGMAP
);
1007 dev_err(codec
->dev
, "Failed to set cache i/o: %d\n", ret
);
1011 for (i
= 0; i
< ARRAY_SIZE(wm8985
->supplies
); i
++)
1012 wm8985
->supplies
[i
].supply
= wm8985_supply_names
[i
];
1014 ret
= regulator_bulk_get(codec
->dev
, ARRAY_SIZE(wm8985
->supplies
),
1017 dev_err(codec
->dev
, "Failed to request supplies: %d\n", ret
);
1021 ret
= regulator_bulk_enable(ARRAY_SIZE(wm8985
->supplies
),
1024 dev_err(codec
->dev
, "Failed to enable supplies: %d\n", ret
);
1028 ret
= wm8985_reset(codec
);
1030 dev_err(codec
->dev
, "Failed to issue reset: %d\n", ret
);
1031 goto err_reg_enable
;
1034 /* latch volume update bits */
1035 for (i
= 0; i
< ARRAY_SIZE(volume_update_regs
); ++i
)
1036 snd_soc_update_bits(codec
, volume_update_regs
[i
],
1038 /* enable BIASCUT */
1039 snd_soc_update_bits(codec
, WM8985_BIAS_CTRL
, WM8985_BIASCUT
,
1042 wm8985_set_bias_level(codec
, SND_SOC_BIAS_STANDBY
);
1046 regulator_bulk_disable(ARRAY_SIZE(wm8985
->supplies
), wm8985
->supplies
);
1048 regulator_bulk_free(ARRAY_SIZE(wm8985
->supplies
), wm8985
->supplies
);
1052 static const struct snd_soc_dai_ops wm8985_dai_ops
= {
1053 .digital_mute
= wm8985_dac_mute
,
1054 .hw_params
= wm8985_hw_params
,
1055 .set_fmt
= wm8985_set_fmt
,
1056 .set_sysclk
= wm8985_set_sysclk
,
1057 .set_pll
= wm8985_set_pll
1060 #define WM8985_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
1061 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
1063 static struct snd_soc_dai_driver wm8985_dai
= {
1064 .name
= "wm8985-hifi",
1066 .stream_name
= "Playback",
1069 .rates
= SNDRV_PCM_RATE_8000_48000
,
1070 .formats
= WM8985_FORMATS
,
1073 .stream_name
= "Capture",
1076 .rates
= SNDRV_PCM_RATE_8000_48000
,
1077 .formats
= WM8985_FORMATS
,
1079 .ops
= &wm8985_dai_ops
,
1080 .symmetric_rates
= 1
1083 static struct snd_soc_codec_driver soc_codec_dev_wm8985
= {
1084 .probe
= wm8985_probe
,
1085 .remove
= wm8985_remove
,
1086 .suspend
= wm8985_suspend
,
1087 .resume
= wm8985_resume
,
1088 .set_bias_level
= wm8985_set_bias_level
,
1090 .controls
= wm8985_snd_controls
,
1091 .num_controls
= ARRAY_SIZE(wm8985_snd_controls
),
1092 .dapm_widgets
= wm8985_dapm_widgets
,
1093 .num_dapm_widgets
= ARRAY_SIZE(wm8985_dapm_widgets
),
1094 .dapm_routes
= wm8985_dapm_routes
,
1095 .num_dapm_routes
= ARRAY_SIZE(wm8985_dapm_routes
),
1098 static const struct regmap_config wm8985_regmap
= {
1102 .max_register
= WM8985_MAX_REGISTER
,
1103 .writeable_reg
= wm8985_writeable
,
1105 .cache_type
= REGCACHE_RBTREE
,
1106 .reg_defaults
= wm8985_reg_defaults
,
1107 .num_reg_defaults
= ARRAY_SIZE(wm8985_reg_defaults
),
1110 #if defined(CONFIG_SPI_MASTER)
1111 static int wm8985_spi_probe(struct spi_device
*spi
)
1113 struct wm8985_priv
*wm8985
;
1116 wm8985
= devm_kzalloc(&spi
->dev
, sizeof *wm8985
, GFP_KERNEL
);
1120 spi_set_drvdata(spi
, wm8985
);
1122 wm8985
->regmap
= devm_regmap_init_spi(spi
, &wm8985_regmap
);
1123 if (IS_ERR(wm8985
->regmap
)) {
1124 ret
= PTR_ERR(wm8985
->regmap
);
1125 dev_err(&spi
->dev
, "Failed to allocate register map: %d\n",
1130 ret
= snd_soc_register_codec(&spi
->dev
,
1131 &soc_codec_dev_wm8985
, &wm8985_dai
, 1);
1135 static int wm8985_spi_remove(struct spi_device
*spi
)
1137 snd_soc_unregister_codec(&spi
->dev
);
1141 static struct spi_driver wm8985_spi_driver
= {
1144 .owner
= THIS_MODULE
,
1146 .probe
= wm8985_spi_probe
,
1147 .remove
= wm8985_spi_remove
1151 #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1152 static int wm8985_i2c_probe(struct i2c_client
*i2c
,
1153 const struct i2c_device_id
*id
)
1155 struct wm8985_priv
*wm8985
;
1158 wm8985
= devm_kzalloc(&i2c
->dev
, sizeof *wm8985
, GFP_KERNEL
);
1162 i2c_set_clientdata(i2c
, wm8985
);
1164 wm8985
->regmap
= devm_regmap_init_i2c(i2c
, &wm8985_regmap
);
1165 if (IS_ERR(wm8985
->regmap
)) {
1166 ret
= PTR_ERR(wm8985
->regmap
);
1167 dev_err(&i2c
->dev
, "Failed to allocate register map: %d\n",
1172 ret
= snd_soc_register_codec(&i2c
->dev
,
1173 &soc_codec_dev_wm8985
, &wm8985_dai
, 1);
1177 static int wm8985_i2c_remove(struct i2c_client
*i2c
)
1179 snd_soc_unregister_codec(&i2c
->dev
);
1183 static const struct i2c_device_id wm8985_i2c_id
[] = {
1187 MODULE_DEVICE_TABLE(i2c
, wm8985_i2c_id
);
1189 static struct i2c_driver wm8985_i2c_driver
= {
1192 .owner
= THIS_MODULE
,
1194 .probe
= wm8985_i2c_probe
,
1195 .remove
= wm8985_i2c_remove
,
1196 .id_table
= wm8985_i2c_id
1200 static int __init
wm8985_modinit(void)
1204 #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1205 ret
= i2c_add_driver(&wm8985_i2c_driver
);
1207 printk(KERN_ERR
"Failed to register wm8985 I2C driver: %d\n",
1211 #if defined(CONFIG_SPI_MASTER)
1212 ret
= spi_register_driver(&wm8985_spi_driver
);
1214 printk(KERN_ERR
"Failed to register wm8985 SPI driver: %d\n",
1220 module_init(wm8985_modinit
);
1222 static void __exit
wm8985_exit(void)
1224 #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
1225 i2c_del_driver(&wm8985_i2c_driver
);
1227 #if defined(CONFIG_SPI_MASTER)
1228 spi_unregister_driver(&wm8985_spi_driver
);
1231 module_exit(wm8985_exit
);
1233 MODULE_DESCRIPTION("ASoC WM8985 driver");
1234 MODULE_AUTHOR("Dimitris Papastamos <dp@opensource.wolfsonmicro.com>");
1235 MODULE_LICENSE("GPL");