2 * i6300esb: Watchdog timer driver for Intel 6300ESB chipset
4 * (c) Copyright 2004 Google Inc.
5 * (c) Copyright 2005 David Härdeman <david@2gen.com>
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version
10 * 2 of the License, or (at your option) any later version.
12 * based on i810-tco.c which is in turn based on softdog.c
14 * The timer is implemented in the following I/O controller hubs:
15 * (See the intel documentation on http://developer.intel.com.)
16 * 6300ESB chip : document number 300641-004
19 * Initial version 0.01
22 * 20050210 David Härdeman <david@2gen.com>
23 * Ported driver to kernel 2.6
24 * 20171016 Radu Rendec <rrendec@arista.com>
25 * Change driver to use the watchdog subsystem
26 * Add support for multiple 6300ESB devices
30 * Includes, defines, variables, module parameters, ...
33 #include <linux/module.h>
34 #include <linux/types.h>
35 #include <linux/kernel.h>
38 #include <linux/miscdevice.h>
39 #include <linux/watchdog.h>
40 #include <linux/pci.h>
41 #include <linux/ioport.h>
42 #include <linux/uaccess.h>
45 /* Module and version information */
46 #define ESB_MODULE_NAME "i6300ESB timer"
48 /* PCI configuration registers */
49 #define ESB_CONFIG_REG 0x60 /* Config register */
50 #define ESB_LOCK_REG 0x68 /* WDT lock register */
52 /* Memory mapped registers */
53 #define ESB_TIMER1_REG(w) ((w)->base + 0x00)/* Timer1 value after each reset */
54 #define ESB_TIMER2_REG(w) ((w)->base + 0x04)/* Timer2 value after each reset */
55 #define ESB_GINTSR_REG(w) ((w)->base + 0x08)/* General Interrupt Status Reg */
56 #define ESB_RELOAD_REG(w) ((w)->base + 0x0c)/* Reload register */
58 /* Lock register bits */
59 #define ESB_WDT_FUNC (0x01 << 2) /* Watchdog functionality */
60 #define ESB_WDT_ENABLE (0x01 << 1) /* Enable WDT */
61 #define ESB_WDT_LOCK (0x01 << 0) /* Lock (nowayout) */
63 /* Config register bits */
64 #define ESB_WDT_REBOOT (0x01 << 5) /* Enable reboot on timeout */
65 #define ESB_WDT_FREQ (0x01 << 2) /* Decrement frequency */
66 #define ESB_WDT_INTTYPE (0x03 << 0) /* Interrupt type on timer1 timeout */
68 /* Reload register bits */
69 #define ESB_WDT_TIMEOUT (0x01 << 9) /* Watchdog timed out */
70 #define ESB_WDT_RELOAD (0x01 << 8) /* prevent timeout */
73 #define ESB_UNLOCK1 0x80 /* Step 1 to unlock reset registers */
74 #define ESB_UNLOCK2 0x86 /* Step 2 to unlock reset registers */
76 /* module parameters */
77 /* 30 sec default heartbeat (1 < heartbeat < 2*1023) */
78 #define ESB_HEARTBEAT_MIN 1
79 #define ESB_HEARTBEAT_MAX 2046
80 #define ESB_HEARTBEAT_DEFAULT 30
81 #define ESB_HEARTBEAT_RANGE __MODULE_STRING(ESB_HEARTBEAT_MIN) \
82 "<heartbeat<" __MODULE_STRING(ESB_HEARTBEAT_MAX)
83 static int heartbeat
; /* in seconds */
84 module_param(heartbeat
, int, 0);
85 MODULE_PARM_DESC(heartbeat
,
86 "Watchdog heartbeat in seconds. (" ESB_HEARTBEAT_RANGE
87 ", default=" __MODULE_STRING(ESB_HEARTBEAT_DEFAULT
) ")");
89 static bool nowayout
= WATCHDOG_NOWAYOUT
;
90 module_param(nowayout
, bool, 0);
91 MODULE_PARM_DESC(nowayout
,
92 "Watchdog cannot be stopped once started (default="
93 __MODULE_STRING(WATCHDOG_NOWAYOUT
) ")");
95 /* internal variables */
97 struct watchdog_device wdd
;
102 #define to_esb_dev(wptr) container_of(wptr, struct esb_dev, wdd)
105 * Some i6300ESB specific functions
109 * Prepare for reloading the timer by unlocking the proper registers.
110 * This is performed by first writing 0x80 followed by 0x86 to the
111 * reload register. After this the appropriate registers can be written
112 * to once before they need to be unlocked again.
114 static inline void esb_unlock_registers(struct esb_dev
*edev
)
116 writew(ESB_UNLOCK1
, ESB_RELOAD_REG(edev
));
117 writew(ESB_UNLOCK2
, ESB_RELOAD_REG(edev
));
120 static int esb_timer_start(struct watchdog_device
*wdd
)
122 struct esb_dev
*edev
= to_esb_dev(wdd
);
123 int _wdd_nowayout
= test_bit(WDOG_NO_WAY_OUT
, &wdd
->status
);
126 esb_unlock_registers(edev
);
127 writew(ESB_WDT_RELOAD
, ESB_RELOAD_REG(edev
));
128 /* Enable or Enable + Lock? */
129 val
= ESB_WDT_ENABLE
| (_wdd_nowayout
? ESB_WDT_LOCK
: 0x00);
130 pci_write_config_byte(edev
->pdev
, ESB_LOCK_REG
, val
);
134 static int esb_timer_stop(struct watchdog_device
*wdd
)
136 struct esb_dev
*edev
= to_esb_dev(wdd
);
139 /* First, reset timers as suggested by the docs */
140 esb_unlock_registers(edev
);
141 writew(ESB_WDT_RELOAD
, ESB_RELOAD_REG(edev
));
142 /* Then disable the WDT */
143 pci_write_config_byte(edev
->pdev
, ESB_LOCK_REG
, 0x0);
144 pci_read_config_byte(edev
->pdev
, ESB_LOCK_REG
, &val
);
146 /* Returns 0 if the timer was disabled, non-zero otherwise */
147 return val
& ESB_WDT_ENABLE
;
150 static int esb_timer_keepalive(struct watchdog_device
*wdd
)
152 struct esb_dev
*edev
= to_esb_dev(wdd
);
154 esb_unlock_registers(edev
);
155 writew(ESB_WDT_RELOAD
, ESB_RELOAD_REG(edev
));
156 /* FIXME: Do we need to flush anything here? */
160 static int esb_timer_set_heartbeat(struct watchdog_device
*wdd
,
163 struct esb_dev
*edev
= to_esb_dev(wdd
);
166 /* We shift by 9, so if we are passed a value of 1 sec,
167 * val will be 1 << 9 = 512, then write that to two
168 * timers => 2 * 512 = 1024 (which is decremented at 1KHz)
173 esb_unlock_registers(edev
);
174 writel(val
, ESB_TIMER1_REG(edev
));
177 esb_unlock_registers(edev
);
178 writel(val
, ESB_TIMER2_REG(edev
));
181 esb_unlock_registers(edev
);
182 writew(ESB_WDT_RELOAD
, ESB_RELOAD_REG(edev
));
184 /* FIXME: Do we need to flush everything out? */
192 * Watchdog Subsystem Interfaces
195 static struct watchdog_info esb_info
= {
196 .identity
= ESB_MODULE_NAME
,
197 .options
= WDIOF_SETTIMEOUT
| WDIOF_KEEPALIVEPING
| WDIOF_MAGICCLOSE
,
200 static const struct watchdog_ops esb_ops
= {
201 .owner
= THIS_MODULE
,
202 .start
= esb_timer_start
,
203 .stop
= esb_timer_stop
,
204 .set_timeout
= esb_timer_set_heartbeat
,
205 .ping
= esb_timer_keepalive
,
209 * Data for PCI driver interface
211 static const struct pci_device_id esb_pci_tbl
[] = {
212 { PCI_DEVICE(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_ESB_9
), },
213 { 0, }, /* End of list */
215 MODULE_DEVICE_TABLE(pci
, esb_pci_tbl
);
218 * Init & exit routines
221 static unsigned char esb_getdevice(struct esb_dev
*edev
)
223 if (pci_enable_device(edev
->pdev
)) {
224 dev_err(&edev
->pdev
->dev
, "failed to enable device\n");
228 if (pci_request_region(edev
->pdev
, 0, ESB_MODULE_NAME
)) {
229 dev_err(&edev
->pdev
->dev
, "failed to request region\n");
233 edev
->base
= pci_ioremap_bar(edev
->pdev
, 0);
234 if (edev
->base
== NULL
) {
235 /* Something's wrong here, BASEADDR has to be set */
236 dev_err(&edev
->pdev
->dev
, "failed to get BASEADDR\n");
241 dev_set_drvdata(&edev
->pdev
->dev
, edev
);
245 pci_release_region(edev
->pdev
, 0);
247 pci_disable_device(edev
->pdev
);
252 static void esb_initdevice(struct esb_dev
*edev
)
259 * Bit 5 : 0 = Enable WDT_OUTPUT
260 * Bit 2 : 0 = set the timer frequency to the PCI clock
261 * divided by 2^15 (approx 1KHz).
262 * Bits 1:0 : 11 = WDT_INT_TYPE Disabled.
263 * The watchdog has two timers, it can be setup so that the
264 * expiry of timer1 results in an interrupt and the expiry of
265 * timer2 results in a reboot. We set it to not generate
266 * any interrupts as there is not much we can do with it
269 pci_write_config_word(edev
->pdev
, ESB_CONFIG_REG
, 0x0003);
271 /* Check that the WDT isn't already locked */
272 pci_read_config_byte(edev
->pdev
, ESB_LOCK_REG
, &val1
);
273 if (val1
& ESB_WDT_LOCK
)
274 dev_warn(&edev
->pdev
->dev
, "nowayout already set\n");
276 /* Set the timer to watchdog mode and disable it for now */
277 pci_write_config_byte(edev
->pdev
, ESB_LOCK_REG
, 0x00);
279 /* Check if the watchdog was previously triggered */
280 esb_unlock_registers(edev
);
281 val2
= readw(ESB_RELOAD_REG(edev
));
282 if (val2
& ESB_WDT_TIMEOUT
)
283 edev
->wdd
.bootstatus
= WDIOF_CARDRESET
;
285 /* Reset WDT_TIMEOUT flag and timers */
286 esb_unlock_registers(edev
);
287 writew((ESB_WDT_TIMEOUT
| ESB_WDT_RELOAD
), ESB_RELOAD_REG(edev
));
289 /* And set the correct timeout value */
290 esb_timer_set_heartbeat(&edev
->wdd
, edev
->wdd
.timeout
);
293 static int esb_probe(struct pci_dev
*pdev
,
294 const struct pci_device_id
*ent
)
296 struct esb_dev
*edev
;
299 edev
= devm_kzalloc(&pdev
->dev
, sizeof(*edev
), GFP_KERNEL
);
303 /* Check whether or not the hardware watchdog is there */
305 if (!esb_getdevice(edev
))
308 /* Initialize the watchdog and make sure it does not run */
309 edev
->wdd
.info
= &esb_info
;
310 edev
->wdd
.ops
= &esb_ops
;
311 edev
->wdd
.min_timeout
= ESB_HEARTBEAT_MIN
;
312 edev
->wdd
.max_timeout
= ESB_HEARTBEAT_MAX
;
313 edev
->wdd
.timeout
= ESB_HEARTBEAT_DEFAULT
;
314 if (watchdog_init_timeout(&edev
->wdd
, heartbeat
, NULL
))
316 "heartbeat value must be " ESB_HEARTBEAT_RANGE
317 ", using %u\n", edev
->wdd
.timeout
);
318 watchdog_set_nowayout(&edev
->wdd
, nowayout
);
319 watchdog_stop_on_reboot(&edev
->wdd
);
320 watchdog_stop_on_unregister(&edev
->wdd
);
321 esb_initdevice(edev
);
323 /* Register the watchdog so that userspace has access to it */
324 ret
= watchdog_register_device(&edev
->wdd
);
327 "cannot register watchdog device (err=%d)\n", ret
);
331 "initialized (0x%p). heartbeat=%d sec (nowayout=%d)\n",
332 edev
->base
, edev
->wdd
.timeout
, nowayout
);
337 pci_release_region(edev
->pdev
, 0);
338 pci_disable_device(edev
->pdev
);
342 static void esb_remove(struct pci_dev
*pdev
)
344 struct esb_dev
*edev
= dev_get_drvdata(&pdev
->dev
);
346 watchdog_unregister_device(&edev
->wdd
);
348 pci_release_region(edev
->pdev
, 0);
349 pci_disable_device(edev
->pdev
);
352 static struct pci_driver esb_driver
= {
353 .name
= ESB_MODULE_NAME
,
354 .id_table
= esb_pci_tbl
,
356 .remove
= esb_remove
,
359 module_pci_driver(esb_driver
);
361 MODULE_AUTHOR("Ross Biro and David Härdeman");
362 MODULE_DESCRIPTION("Watchdog driver for Intel 6300ESB chipsets");
363 MODULE_LICENSE("GPL");