2 * SPI_PPC4XX SPI controller driver.
4 * Copyright (C) 2007 Gary Jennejohn <garyj@denx.de>
5 * Copyright 2008 Stefan Roese <sr@denx.de>, DENX Software Engineering
6 * Copyright 2009 Harris Corporation, Steven A. Falco <sfalco@harris.com>
8 * Based in part on drivers/spi/spi_s3c24xx.c
10 * Copyright (c) 2006 Ben Dooks
11 * Copyright (c) 2006 Simtec Electronics
12 * Ben Dooks <ben@simtec.co.uk>
14 * This program is free software; you can redistribute it and/or modify it
15 * under the terms of the GNU General Public License version 2 as published
16 * by the Free Software Foundation.
20 * The PPC4xx SPI controller has no FIFO so each sent/received byte will
21 * generate an interrupt to the CPU. This can cause high CPU utilization.
22 * This driver allows platforms to reduce the interrupt load on the CPU
23 * during SPI transfers by setting max_speed_hz via the device tree.
26 #include <linux/module.h>
27 #include <linux/init.h>
28 #include <linux/sched.h>
29 #include <linux/slab.h>
30 #include <linux/errno.h>
31 #include <linux/wait.h>
32 #include <linux/of_address.h>
33 #include <linux/of_irq.h>
34 #include <linux/of_platform.h>
35 #include <linux/of_gpio.h>
36 #include <linux/interrupt.h>
37 #include <linux/delay.h>
39 #include <linux/gpio.h>
40 #include <linux/spi/spi.h>
41 #include <linux/spi/spi_bitbang.h>
45 #include <asm/dcr-regs.h>
47 /* bits in mode register - bit 0 is MSb */
50 * SPI_PPC4XX_MODE_SCP = 0 means "data latched on trailing edge of clock"
51 * SPI_PPC4XX_MODE_SCP = 1 means "data latched on leading edge of clock"
52 * Note: This is the inverse of CPHA.
54 #define SPI_PPC4XX_MODE_SCP (0x80 >> 3)
56 /* SPI_PPC4XX_MODE_SPE = 1 means "port enabled" */
57 #define SPI_PPC4XX_MODE_SPE (0x80 >> 4)
60 * SPI_PPC4XX_MODE_RD = 0 means "MSB first" - this is the normal mode
61 * SPI_PPC4XX_MODE_RD = 1 means "LSB first" - this is bit-reversed mode
62 * Note: This is identical to SPI_LSB_FIRST.
64 #define SPI_PPC4XX_MODE_RD (0x80 >> 5)
67 * SPI_PPC4XX_MODE_CI = 0 means "clock idles low"
68 * SPI_PPC4XX_MODE_CI = 1 means "clock idles high"
69 * Note: This is identical to CPOL.
71 #define SPI_PPC4XX_MODE_CI (0x80 >> 6)
74 * SPI_PPC4XX_MODE_IL = 0 means "loopback disable"
75 * SPI_PPC4XX_MODE_IL = 1 means "loopback enable"
77 #define SPI_PPC4XX_MODE_IL (0x80 >> 7)
79 /* bits in control register */
80 /* starts a transfer when set */
81 #define SPI_PPC4XX_CR_STR (0x80 >> 7)
83 /* bits in status register */
84 /* port is busy with a transfer */
85 #define SPI_PPC4XX_SR_BSY (0x80 >> 6)
87 #define SPI_PPC4XX_SR_RBR (0x80 >> 7)
89 /* clock settings (SCP and CI) for various SPI modes */
90 #define SPI_CLK_MODE0 (SPI_PPC4XX_MODE_SCP | 0)
91 #define SPI_CLK_MODE1 (0 | 0)
92 #define SPI_CLK_MODE2 (SPI_PPC4XX_MODE_SCP | SPI_PPC4XX_MODE_CI)
93 #define SPI_CLK_MODE3 (0 | SPI_PPC4XX_MODE_CI)
95 #define DRIVER_NAME "spi_ppc4xx_of"
97 struct spi_ppc4xx_regs
{
105 * Clock divisor modulus register
106 * This uses the following formula:
107 * SCPClkOut = OPBCLK/(4(CDM + 1))
109 * CDM = (OPBCLK/4*SCPClkOut) - 1
115 /* SPI Controller driver's private data. */
117 /* bitbang has to be first */
118 struct spi_bitbang bitbang
;
119 struct completion done
;
124 /* need this to set the SPI clock */
125 unsigned int opb_freq
;
131 const unsigned char *tx
;
136 struct spi_ppc4xx_regs __iomem
*regs
; /* pointer to the registers */
137 struct spi_master
*master
;
141 /* need this so we can set the clock in the chipselect routine */
142 struct spi_ppc4xx_cs
{
146 static int spi_ppc4xx_txrx(struct spi_device
*spi
, struct spi_transfer
*t
)
148 struct ppc4xx_spi
*hw
;
151 dev_dbg(&spi
->dev
, "txrx: tx %p, rx %p, len %d\n",
152 t
->tx_buf
, t
->rx_buf
, t
->len
);
154 hw
= spi_master_get_devdata(spi
->master
);
161 /* send the first byte */
162 data
= hw
->tx
? hw
->tx
[0] : 0;
163 out_8(&hw
->regs
->txd
, data
);
164 out_8(&hw
->regs
->cr
, SPI_PPC4XX_CR_STR
);
165 wait_for_completion(&hw
->done
);
170 static int spi_ppc4xx_setupxfer(struct spi_device
*spi
, struct spi_transfer
*t
)
172 struct ppc4xx_spi
*hw
= spi_master_get_devdata(spi
->master
);
173 struct spi_ppc4xx_cs
*cs
= spi
->controller_state
;
179 /* Start with the generic configuration for this device. */
180 bits_per_word
= spi
->bits_per_word
;
181 speed
= spi
->max_speed_hz
;
184 * Modify the configuration if the transfer overrides it. Do not allow
185 * the transfer to overwrite the generic configuration with zeros.
188 if (t
->bits_per_word
)
189 bits_per_word
= t
->bits_per_word
;
192 speed
= min(t
->speed_hz
, spi
->max_speed_hz
);
195 if (!speed
|| (speed
> spi
->max_speed_hz
)) {
196 dev_err(&spi
->dev
, "invalid speed_hz (%d)\n", speed
);
200 /* Write new configuration */
201 out_8(&hw
->regs
->mode
, cs
->mode
);
204 /* opb_freq was already divided by 4 */
205 scr
= (hw
->opb_freq
/ speed
) - 1;
207 cdm
= min(scr
, 0xff);
209 dev_dbg(&spi
->dev
, "setting pre-scaler to %d (hz %d)\n", cdm
, speed
);
211 if (in_8(&hw
->regs
->cdm
) != cdm
)
212 out_8(&hw
->regs
->cdm
, cdm
);
214 spin_lock(&hw
->bitbang
.lock
);
215 if (!hw
->bitbang
.busy
) {
216 hw
->bitbang
.chipselect(spi
, BITBANG_CS_INACTIVE
);
217 /* Need to ndelay here? */
219 spin_unlock(&hw
->bitbang
.lock
);
224 static int spi_ppc4xx_setup(struct spi_device
*spi
)
226 struct spi_ppc4xx_cs
*cs
= spi
->controller_state
;
228 if (!spi
->max_speed_hz
) {
229 dev_err(&spi
->dev
, "invalid max_speed_hz (must be non-zero)\n");
234 cs
= kzalloc(sizeof *cs
, GFP_KERNEL
);
237 spi
->controller_state
= cs
;
241 * We set all bits of the SPI0_MODE register, so,
242 * no need to read-modify-write
244 cs
->mode
= SPI_PPC4XX_MODE_SPE
;
246 switch (spi
->mode
& (SPI_CPHA
| SPI_CPOL
)) {
248 cs
->mode
|= SPI_CLK_MODE0
;
251 cs
->mode
|= SPI_CLK_MODE1
;
254 cs
->mode
|= SPI_CLK_MODE2
;
257 cs
->mode
|= SPI_CLK_MODE3
;
261 if (spi
->mode
& SPI_LSB_FIRST
)
262 cs
->mode
|= SPI_PPC4XX_MODE_RD
;
267 static void spi_ppc4xx_chipsel(struct spi_device
*spi
, int value
)
269 struct ppc4xx_spi
*hw
= spi_master_get_devdata(spi
->master
);
270 unsigned int cs
= spi
->chip_select
;
274 * If there are no chip selects at all, or if this is the special
275 * case of a non-existent (dummy) chip select, do nothing.
278 if (!hw
->master
->num_chipselect
|| hw
->gpios
[cs
] == -EEXIST
)
281 cspol
= spi
->mode
& SPI_CS_HIGH
? 1 : 0;
282 if (value
== BITBANG_CS_INACTIVE
)
285 gpio_set_value(hw
->gpios
[cs
], cspol
);
288 static irqreturn_t
spi_ppc4xx_int(int irq
, void *dev_id
)
290 struct ppc4xx_spi
*hw
;
295 hw
= (struct ppc4xx_spi
*)dev_id
;
297 status
= in_8(&hw
->regs
->sr
);
302 * BSY de-asserts one cycle after the transfer is complete. The
303 * interrupt is asserted after the transfer is complete. The exact
304 * relationship is not documented, hence this code.
307 if (unlikely(status
& SPI_PPC4XX_SR_BSY
)) {
311 dev_dbg(hw
->dev
, "got interrupt but spi still busy?\n");
314 lstatus
= in_8(&hw
->regs
->sr
);
315 } while (++cnt
< 100 && lstatus
& SPI_PPC4XX_SR_BSY
);
318 dev_err(hw
->dev
, "busywait: too many loops!\n");
322 /* status is always 1 (RBR) here */
323 status
= in_8(&hw
->regs
->sr
);
324 dev_dbg(hw
->dev
, "loops %d status %x\n", cnt
, status
);
331 /* RBR triggered this interrupt. Therefore, data must be ready. */
332 data
= in_8(&hw
->regs
->rxd
);
334 hw
->rx
[count
] = data
;
338 if (count
< hw
->len
) {
339 data
= hw
->tx
? hw
->tx
[count
] : 0;
340 out_8(&hw
->regs
->txd
, data
);
341 out_8(&hw
->regs
->cr
, SPI_PPC4XX_CR_STR
);
349 static void spi_ppc4xx_cleanup(struct spi_device
*spi
)
351 kfree(spi
->controller_state
);
354 static void spi_ppc4xx_enable(struct ppc4xx_spi
*hw
)
357 * On all 4xx PPC's the SPI bus is shared/multiplexed with
358 * the 2nd I2C bus. We need to enable the the SPI bus before
362 /* need to clear bit 14 to enable SPC */
363 dcri_clrset(SDR0
, SDR0_PFC1
, 0x80000000 >> 14, 0);
366 static void free_gpios(struct ppc4xx_spi
*hw
)
368 if (hw
->master
->num_chipselect
) {
370 for (i
= 0; i
< hw
->master
->num_chipselect
; i
++)
371 if (gpio_is_valid(hw
->gpios
[i
]))
372 gpio_free(hw
->gpios
[i
]);
380 * platform_device layer stuff...
382 static int spi_ppc4xx_of_probe(struct platform_device
*op
)
384 struct ppc4xx_spi
*hw
;
385 struct spi_master
*master
;
386 struct spi_bitbang
*bbp
;
387 struct resource resource
;
388 struct device_node
*np
= op
->dev
.of_node
;
389 struct device
*dev
= &op
->dev
;
390 struct device_node
*opbnp
;
393 const unsigned int *clk
;
395 master
= spi_alloc_master(dev
, sizeof *hw
);
398 master
->dev
.of_node
= np
;
399 platform_set_drvdata(op
, master
);
400 hw
= spi_master_get_devdata(master
);
404 init_completion(&hw
->done
);
407 * A count of zero implies a single SPI device without any chip-select.
408 * Note that of_gpio_count counts all gpios assigned to this spi master.
409 * This includes both "null" gpio's and real ones.
411 num_gpios
= of_gpio_count(np
);
415 hw
->gpios
= kzalloc(sizeof(int) * num_gpios
, GFP_KERNEL
);
421 for (i
= 0; i
< num_gpios
; i
++) {
423 enum of_gpio_flags flags
;
425 gpio
= of_get_gpio_flags(np
, i
, &flags
);
428 if (gpio_is_valid(gpio
)) {
429 /* Real CS - set the initial state. */
430 ret
= gpio_request(gpio
, np
->name
);
432 dev_err(dev
, "can't request gpio "
433 "#%d: %d\n", i
, ret
);
437 gpio_direction_output(gpio
,
438 !!(flags
& OF_GPIO_ACTIVE_LOW
));
439 } else if (gpio
== -EEXIST
) {
440 ; /* No CS, but that's OK. */
442 dev_err(dev
, "invalid gpio #%d: %d\n", i
, gpio
);
449 /* Setup the state for the bitbang driver */
451 bbp
->master
= hw
->master
;
452 bbp
->setup_transfer
= spi_ppc4xx_setupxfer
;
453 bbp
->chipselect
= spi_ppc4xx_chipsel
;
454 bbp
->txrx_bufs
= spi_ppc4xx_txrx
;
456 bbp
->master
->setup
= spi_ppc4xx_setup
;
457 bbp
->master
->cleanup
= spi_ppc4xx_cleanup
;
458 bbp
->master
->bits_per_word_mask
= SPI_BPW_MASK(8);
460 /* the spi->mode bits understood by this driver: */
461 bbp
->master
->mode_bits
=
462 SPI_CPHA
| SPI_CPOL
| SPI_CS_HIGH
| SPI_LSB_FIRST
;
464 /* this many pins in all GPIO controllers */
465 bbp
->master
->num_chipselect
= num_gpios
> 0 ? num_gpios
: 0;
467 /* Get the clock for the OPB */
468 opbnp
= of_find_compatible_node(NULL
, NULL
, "ibm,opb");
470 dev_err(dev
, "OPB: cannot find node\n");
474 /* Get the clock (Hz) for the OPB */
475 clk
= of_get_property(opbnp
, "clock-frequency", NULL
);
477 dev_err(dev
, "OPB: no clock-frequency property set\n");
486 ret
= of_address_to_resource(np
, 0, &resource
);
488 dev_err(dev
, "error while parsing device node resource\n");
491 hw
->mapbase
= resource
.start
;
492 hw
->mapsize
= resource_size(&resource
);
495 if (hw
->mapsize
< sizeof(struct spi_ppc4xx_regs
)) {
496 dev_err(dev
, "too small to map registers\n");
502 hw
->irqnum
= irq_of_parse_and_map(np
, 0);
503 ret
= request_irq(hw
->irqnum
, spi_ppc4xx_int
,
504 0, "spi_ppc4xx_of", (void *)hw
);
506 dev_err(dev
, "unable to allocate interrupt\n");
510 if (!request_mem_region(hw
->mapbase
, hw
->mapsize
, DRIVER_NAME
)) {
511 dev_err(dev
, "resource unavailable\n");
513 goto request_mem_error
;
516 hw
->regs
= ioremap(hw
->mapbase
, sizeof(struct spi_ppc4xx_regs
));
519 dev_err(dev
, "unable to memory map registers\n");
524 spi_ppc4xx_enable(hw
);
526 /* Finally register our spi controller */
528 ret
= spi_bitbang_start(bbp
);
530 dev_err(dev
, "failed to register SPI master\n");
534 dev_info(dev
, "driver initialized\n");
541 release_mem_region(hw
->mapbase
, hw
->mapsize
);
543 free_irq(hw
->irqnum
, hw
);
547 spi_master_put(master
);
549 dev_err(dev
, "initialization failed\n");
553 static int spi_ppc4xx_of_remove(struct platform_device
*op
)
555 struct spi_master
*master
= platform_get_drvdata(op
);
556 struct ppc4xx_spi
*hw
= spi_master_get_devdata(master
);
558 spi_bitbang_stop(&hw
->bitbang
);
559 release_mem_region(hw
->mapbase
, hw
->mapsize
);
560 free_irq(hw
->irqnum
, hw
);
563 spi_master_put(master
);
567 static const struct of_device_id spi_ppc4xx_of_match
[] = {
568 { .compatible
= "ibm,ppc4xx-spi", },
572 MODULE_DEVICE_TABLE(of
, spi_ppc4xx_of_match
);
574 static struct platform_driver spi_ppc4xx_of_driver
= {
575 .probe
= spi_ppc4xx_of_probe
,
576 .remove
= spi_ppc4xx_of_remove
,
579 .owner
= THIS_MODULE
,
580 .of_match_table
= spi_ppc4xx_of_match
,
583 module_platform_driver(spi_ppc4xx_of_driver
);
585 MODULE_AUTHOR("Gary Jennejohn & Stefan Roese");
586 MODULE_DESCRIPTION("Simple PPC4xx SPI Driver");
587 MODULE_LICENSE("GPL");