1 // SPDX-License-Identifier: GPL-2.0
3 * Watchdog driver for IMX2 and later processors
5 * Copyright (C) 2010 Wolfram Sang, Pengutronix e.K. <w.sang@pengutronix.de>
6 * Copyright (C) 2014 Freescale Semiconductor, Inc.
8 * some parts adapted by similar drivers from Darius Augulis and Vladimir
9 * Zapolskiy, additional improvements by Wim Van Sebroeck.
11 * NOTE: MX1 has a slightly different Watchdog than MX2 and later:
15 * Registers: 32-bit 16-bit
16 * Stopable timer: Yes No
17 * Need to enable clk: No Yes
18 * Halt on suspend: Manual Can be automatic
21 #include <linux/clk.h>
22 #include <linux/delay.h>
23 #include <linux/init.h>
24 #include <linux/interrupt.h>
26 #include <linux/kernel.h>
27 #include <linux/module.h>
28 #include <linux/moduleparam.h>
29 #include <linux/of_address.h>
30 #include <linux/platform_device.h>
31 #include <linux/regmap.h>
32 #include <linux/watchdog.h>
34 #define DRIVER_NAME "imx2-wdt"
36 #define IMX2_WDT_WCR 0x00 /* Control Register */
37 #define IMX2_WDT_WCR_WT (0xFF << 8) /* -> Watchdog Timeout Field */
38 #define IMX2_WDT_WCR_WDA BIT(5) /* -> External Reset WDOG_B */
39 #define IMX2_WDT_WCR_SRS BIT(4) /* -> Software Reset Signal */
40 #define IMX2_WDT_WCR_WRE BIT(3) /* -> WDOG Reset Enable */
41 #define IMX2_WDT_WCR_WDE BIT(2) /* -> Watchdog Enable */
42 #define IMX2_WDT_WCR_WDZST BIT(0) /* -> Watchdog timer Suspend */
44 #define IMX2_WDT_WSR 0x02 /* Service Register */
45 #define IMX2_WDT_SEQ1 0x5555 /* -> service sequence 1 */
46 #define IMX2_WDT_SEQ2 0xAAAA /* -> service sequence 2 */
48 #define IMX2_WDT_WRSR 0x04 /* Reset Status Register */
49 #define IMX2_WDT_WRSR_TOUT BIT(1) /* -> Reset due to Timeout */
51 #define IMX2_WDT_WICR 0x06 /* Interrupt Control Register */
52 #define IMX2_WDT_WICR_WIE BIT(15) /* -> Interrupt Enable */
53 #define IMX2_WDT_WICR_WTIS BIT(14) /* -> Interrupt Status */
54 #define IMX2_WDT_WICR_WICT 0xFF /* -> Interrupt Count Timeout */
56 #define IMX2_WDT_WMCR 0x08 /* Misc Register */
58 #define IMX2_WDT_MAX_TIME 128U
59 #define IMX2_WDT_DEFAULT_TIME 60 /* in seconds */
61 #define WDOG_SEC_TO_COUNT(s) ((s * 2 - 1) << 8)
63 struct imx2_wdt_device
{
65 struct regmap
*regmap
;
66 struct watchdog_device wdog
;
70 static bool nowayout
= WATCHDOG_NOWAYOUT
;
71 module_param(nowayout
, bool, 0);
72 MODULE_PARM_DESC(nowayout
, "Watchdog cannot be stopped once started (default="
73 __MODULE_STRING(WATCHDOG_NOWAYOUT
) ")");
76 static unsigned timeout
;
77 module_param(timeout
, uint
, 0);
78 MODULE_PARM_DESC(timeout
, "Watchdog timeout in seconds (default="
79 __MODULE_STRING(IMX2_WDT_DEFAULT_TIME
) ")");
81 static const struct watchdog_info imx2_wdt_info
= {
82 .identity
= "imx2+ watchdog",
83 .options
= WDIOF_KEEPALIVEPING
| WDIOF_SETTIMEOUT
| WDIOF_MAGICCLOSE
,
86 static const struct watchdog_info imx2_wdt_pretimeout_info
= {
87 .identity
= "imx2+ watchdog",
88 .options
= WDIOF_KEEPALIVEPING
| WDIOF_SETTIMEOUT
| WDIOF_MAGICCLOSE
|
92 static int imx2_wdt_restart(struct watchdog_device
*wdog
, unsigned long action
,
95 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
96 unsigned int wcr_enable
= IMX2_WDT_WCR_WDE
;
98 /* Use internal reset or external - not both */
100 wcr_enable
|= IMX2_WDT_WCR_SRS
; /* do not assert int reset */
102 wcr_enable
|= IMX2_WDT_WCR_WDA
; /* do not assert ext-reset */
104 /* Assert SRS signal */
105 regmap_write(wdev
->regmap
, IMX2_WDT_WCR
, wcr_enable
);
107 * Due to imx6q errata ERR004346 (WDOG: WDOG SRS bit requires to be
108 * written twice), we add another two writes to ensure there must be at
109 * least two writes happen in the same one 32kHz clock period. We save
110 * the target check here, since the writes shouldn't be a huge burden
111 * for other platforms.
113 regmap_write(wdev
->regmap
, IMX2_WDT_WCR
, wcr_enable
);
114 regmap_write(wdev
->regmap
, IMX2_WDT_WCR
, wcr_enable
);
116 /* wait for reset to assert... */
122 static inline void imx2_wdt_setup(struct watchdog_device
*wdog
)
124 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
127 regmap_read(wdev
->regmap
, IMX2_WDT_WCR
, &val
);
129 /* Suspend timer in low power mode, write once-only */
130 val
|= IMX2_WDT_WCR_WDZST
;
131 /* Strip the old watchdog Time-Out value */
132 val
&= ~IMX2_WDT_WCR_WT
;
133 /* Generate internal chip-level reset if WDOG times out */
134 if (!wdev
->ext_reset
)
135 val
&= ~IMX2_WDT_WCR_WRE
;
136 /* Or if external-reset assert WDOG_B reset only on time-out */
138 val
|= IMX2_WDT_WCR_WRE
;
139 /* Keep Watchdog Disabled */
140 val
&= ~IMX2_WDT_WCR_WDE
;
141 /* Set the watchdog's Time-Out value */
142 val
|= WDOG_SEC_TO_COUNT(wdog
->timeout
);
144 regmap_write(wdev
->regmap
, IMX2_WDT_WCR
, val
);
146 /* enable the watchdog */
147 val
|= IMX2_WDT_WCR_WDE
;
148 regmap_write(wdev
->regmap
, IMX2_WDT_WCR
, val
);
151 static inline bool imx2_wdt_is_running(struct imx2_wdt_device
*wdev
)
155 regmap_read(wdev
->regmap
, IMX2_WDT_WCR
, &val
);
157 return val
& IMX2_WDT_WCR_WDE
;
160 static int imx2_wdt_ping(struct watchdog_device
*wdog
)
162 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
164 regmap_write(wdev
->regmap
, IMX2_WDT_WSR
, IMX2_WDT_SEQ1
);
165 regmap_write(wdev
->regmap
, IMX2_WDT_WSR
, IMX2_WDT_SEQ2
);
169 static void __imx2_wdt_set_timeout(struct watchdog_device
*wdog
,
170 unsigned int new_timeout
)
172 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
174 regmap_update_bits(wdev
->regmap
, IMX2_WDT_WCR
, IMX2_WDT_WCR_WT
,
175 WDOG_SEC_TO_COUNT(new_timeout
));
178 static int imx2_wdt_set_timeout(struct watchdog_device
*wdog
,
179 unsigned int new_timeout
)
183 actual
= min(new_timeout
, IMX2_WDT_MAX_TIME
);
184 __imx2_wdt_set_timeout(wdog
, actual
);
185 wdog
->timeout
= new_timeout
;
189 static int imx2_wdt_set_pretimeout(struct watchdog_device
*wdog
,
190 unsigned int new_pretimeout
)
192 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
194 if (new_pretimeout
>= IMX2_WDT_MAX_TIME
)
197 wdog
->pretimeout
= new_pretimeout
;
199 regmap_update_bits(wdev
->regmap
, IMX2_WDT_WICR
,
200 IMX2_WDT_WICR_WIE
| IMX2_WDT_WICR_WICT
,
201 IMX2_WDT_WICR_WIE
| (new_pretimeout
<< 1));
205 static irqreturn_t
imx2_wdt_isr(int irq
, void *wdog_arg
)
207 struct watchdog_device
*wdog
= wdog_arg
;
208 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
210 regmap_write_bits(wdev
->regmap
, IMX2_WDT_WICR
,
211 IMX2_WDT_WICR_WTIS
, IMX2_WDT_WICR_WTIS
);
213 watchdog_notify_pretimeout(wdog
);
218 static int imx2_wdt_start(struct watchdog_device
*wdog
)
220 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
222 if (imx2_wdt_is_running(wdev
))
223 imx2_wdt_set_timeout(wdog
, wdog
->timeout
);
225 imx2_wdt_setup(wdog
);
227 set_bit(WDOG_HW_RUNNING
, &wdog
->status
);
229 return imx2_wdt_ping(wdog
);
232 static const struct watchdog_ops imx2_wdt_ops
= {
233 .owner
= THIS_MODULE
,
234 .start
= imx2_wdt_start
,
235 .ping
= imx2_wdt_ping
,
236 .set_timeout
= imx2_wdt_set_timeout
,
237 .set_pretimeout
= imx2_wdt_set_pretimeout
,
238 .restart
= imx2_wdt_restart
,
241 static const struct regmap_config imx2_wdt_regmap_config
= {
248 static int __init
imx2_wdt_probe(struct platform_device
*pdev
)
250 struct imx2_wdt_device
*wdev
;
251 struct watchdog_device
*wdog
;
256 wdev
= devm_kzalloc(&pdev
->dev
, sizeof(*wdev
), GFP_KERNEL
);
260 base
= devm_platform_ioremap_resource(pdev
, 0);
262 return PTR_ERR(base
);
264 wdev
->regmap
= devm_regmap_init_mmio_clk(&pdev
->dev
, NULL
, base
,
265 &imx2_wdt_regmap_config
);
266 if (IS_ERR(wdev
->regmap
)) {
267 dev_err(&pdev
->dev
, "regmap init failed\n");
268 return PTR_ERR(wdev
->regmap
);
271 wdev
->clk
= devm_clk_get(&pdev
->dev
, NULL
);
272 if (IS_ERR(wdev
->clk
)) {
273 dev_err(&pdev
->dev
, "can't get Watchdog clock\n");
274 return PTR_ERR(wdev
->clk
);
278 wdog
->info
= &imx2_wdt_info
;
279 wdog
->ops
= &imx2_wdt_ops
;
280 wdog
->min_timeout
= 1;
281 wdog
->timeout
= IMX2_WDT_DEFAULT_TIME
;
282 wdog
->max_hw_heartbeat_ms
= IMX2_WDT_MAX_TIME
* 1000;
283 wdog
->parent
= &pdev
->dev
;
285 ret
= platform_get_irq(pdev
, 0);
287 if (!devm_request_irq(&pdev
->dev
, ret
, imx2_wdt_isr
, 0,
288 dev_name(&pdev
->dev
), wdog
))
289 wdog
->info
= &imx2_wdt_pretimeout_info
;
291 ret
= clk_prepare_enable(wdev
->clk
);
295 regmap_read(wdev
->regmap
, IMX2_WDT_WRSR
, &val
);
296 wdog
->bootstatus
= val
& IMX2_WDT_WRSR_TOUT
? WDIOF_CARDRESET
: 0;
298 wdev
->ext_reset
= of_property_read_bool(pdev
->dev
.of_node
,
299 "fsl,ext-reset-output");
300 platform_set_drvdata(pdev
, wdog
);
301 watchdog_set_drvdata(wdog
, wdev
);
302 watchdog_set_nowayout(wdog
, nowayout
);
303 watchdog_set_restart_priority(wdog
, 128);
304 watchdog_init_timeout(wdog
, timeout
, &pdev
->dev
);
306 if (imx2_wdt_is_running(wdev
)) {
307 imx2_wdt_set_timeout(wdog
, wdog
->timeout
);
308 set_bit(WDOG_HW_RUNNING
, &wdog
->status
);
312 * Disable the watchdog power down counter at boot. Otherwise the power
313 * down counter will pull down the #WDOG interrupt line for one clock
316 regmap_write(wdev
->regmap
, IMX2_WDT_WMCR
, 0);
318 ret
= watchdog_register_device(wdog
);
322 dev_info(&pdev
->dev
, "timeout %d sec (nowayout=%d)\n",
323 wdog
->timeout
, nowayout
);
328 clk_disable_unprepare(wdev
->clk
);
332 static int __exit
imx2_wdt_remove(struct platform_device
*pdev
)
334 struct watchdog_device
*wdog
= platform_get_drvdata(pdev
);
335 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
337 watchdog_unregister_device(wdog
);
339 if (imx2_wdt_is_running(wdev
)) {
341 dev_crit(&pdev
->dev
, "Device removed: Expect reboot!\n");
346 static void imx2_wdt_shutdown(struct platform_device
*pdev
)
348 struct watchdog_device
*wdog
= platform_get_drvdata(pdev
);
349 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
351 if (imx2_wdt_is_running(wdev
)) {
353 * We are running, configure max timeout before reboot
356 imx2_wdt_set_timeout(wdog
, IMX2_WDT_MAX_TIME
);
358 dev_crit(&pdev
->dev
, "Device shutdown: Expect reboot!\n");
362 #ifdef CONFIG_PM_SLEEP
363 /* Disable watchdog if it is active or non-active but still running */
364 static int imx2_wdt_suspend(struct device
*dev
)
366 struct watchdog_device
*wdog
= dev_get_drvdata(dev
);
367 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
369 /* The watchdog IP block is running */
370 if (imx2_wdt_is_running(wdev
)) {
372 * Don't update wdog->timeout, we'll restore the current value
375 __imx2_wdt_set_timeout(wdog
, IMX2_WDT_MAX_TIME
);
379 clk_disable_unprepare(wdev
->clk
);
384 /* Enable watchdog and configure it if necessary */
385 static int imx2_wdt_resume(struct device
*dev
)
387 struct watchdog_device
*wdog
= dev_get_drvdata(dev
);
388 struct imx2_wdt_device
*wdev
= watchdog_get_drvdata(wdog
);
391 ret
= clk_prepare_enable(wdev
->clk
);
395 if (watchdog_active(wdog
) && !imx2_wdt_is_running(wdev
)) {
397 * If the watchdog is still active and resumes
398 * from deep sleep state, need to restart the
401 imx2_wdt_setup(wdog
);
403 if (imx2_wdt_is_running(wdev
)) {
404 imx2_wdt_set_timeout(wdog
, wdog
->timeout
);
412 static SIMPLE_DEV_PM_OPS(imx2_wdt_pm_ops
, imx2_wdt_suspend
,
415 static const struct of_device_id imx2_wdt_dt_ids
[] = {
416 { .compatible
= "fsl,imx21-wdt", },
419 MODULE_DEVICE_TABLE(of
, imx2_wdt_dt_ids
);
421 static struct platform_driver imx2_wdt_driver
= {
422 .remove
= __exit_p(imx2_wdt_remove
),
423 .shutdown
= imx2_wdt_shutdown
,
426 .pm
= &imx2_wdt_pm_ops
,
427 .of_match_table
= imx2_wdt_dt_ids
,
431 module_platform_driver_probe(imx2_wdt_driver
, imx2_wdt_probe
);
433 MODULE_AUTHOR("Wolfram Sang");
434 MODULE_DESCRIPTION("Watchdog driver for IMX2 and later");
435 MODULE_LICENSE("GPL v2");
436 MODULE_ALIAS("platform:" DRIVER_NAME
);