2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 2005-2007 Cavium Networks
8 #include <linux/init.h>
9 #include <linux/kernel.h>
10 #include <linux/sched.h>
11 #include <linux/smp.h>
13 #include <linux/bitops.h>
14 #include <linux/cpu.h>
17 #include <asm/bcache.h>
18 #include <asm/bootinfo.h>
19 #include <asm/cacheops.h>
20 #include <asm/cpu-features.h>
22 #include <asm/pgtable.h>
23 #include <asm/r4kcache.h>
24 #include <asm/system.h>
25 #include <asm/mmu_context.h>
28 #include <asm/octeon/octeon.h>
30 unsigned long long cache_err_dcache
[NR_CPUS
];
33 * Octeon automatically flushes the dcache on tlb changes, so
34 * from Linux's viewpoint it acts much like a physically
35 * tagged cache. No flushing is needed
38 static void octeon_flush_data_cache_page(unsigned long addr
)
43 static inline void octeon_local_flush_icache(void)
45 asm volatile ("synci 0($0)");
49 * Flush local I-cache for the specified range.
51 static void local_octeon_flush_icache_range(unsigned long start
,
54 octeon_local_flush_icache();
58 * Flush caches as necessary for all cores affected by a
59 * vma. If no vma is supplied, all cores are flushed.
61 * @vma: VMA to flush or NULL to flush all icaches.
63 static void octeon_flush_icache_all_cores(struct vm_area_struct
*vma
)
65 extern void octeon_send_ipi_single(int cpu
, unsigned int action
);
72 octeon_local_flush_icache();
75 cpu
= smp_processor_id();
78 * If we have a vma structure, we only need to worry about
79 * cores it has been used on
82 mask
= vma
->vm_mm
->cpu_vm_mask
;
84 mask
= cpu_online_map
;
86 for_each_cpu_mask(cpu
, mask
)
87 octeon_send_ipi_single(cpu
, SMP_ICACHE_FLUSH
);
95 * Called to flush the icache on all cores
97 static void octeon_flush_icache_all(void)
99 octeon_flush_icache_all_cores(NULL
);
104 * Called to flush all memory associated with a memory
107 * @mm: Memory context to flush
109 static void octeon_flush_cache_mm(struct mm_struct
*mm
)
112 * According to the R4K version of this file, CPUs without
113 * dcache aliases don't need to do anything here
119 * Flush a range of kernel addresses out of the icache
122 static void octeon_flush_icache_range(unsigned long start
, unsigned long end
)
124 octeon_flush_icache_all_cores(NULL
);
129 * Flush the icache for a trampoline. These are used for interrupt
130 * and exception hooking.
132 * @addr: Address to flush
134 static void octeon_flush_cache_sigtramp(unsigned long addr
)
136 struct vm_area_struct
*vma
;
138 vma
= find_vma(current
->mm
, addr
);
139 octeon_flush_icache_all_cores(vma
);
144 * Flush a range out of a vma
150 static void octeon_flush_cache_range(struct vm_area_struct
*vma
,
151 unsigned long start
, unsigned long end
)
153 if (vma
->vm_flags
& VM_EXEC
)
154 octeon_flush_icache_all_cores(vma
);
159 * Flush a specific page of a vma
161 * @vma: VMA to flush page for
162 * @page: Page to flush
165 static void octeon_flush_cache_page(struct vm_area_struct
*vma
,
166 unsigned long page
, unsigned long pfn
)
168 if (vma
->vm_flags
& VM_EXEC
)
169 octeon_flush_icache_all_cores(vma
);
174 * Probe Octeon's caches
177 static void __devinit
probe_octeon(void)
179 unsigned long icache_size
;
180 unsigned long dcache_size
;
181 unsigned int config1
;
182 struct cpuinfo_mips
*c
= ¤t_cpu_data
;
184 switch (c
->cputype
) {
185 case CPU_CAVIUM_OCTEON
:
186 config1
= read_c0_config1();
187 c
->icache
.linesz
= 2 << ((config1
>> 19) & 7);
188 c
->icache
.sets
= 64 << ((config1
>> 22) & 7);
189 c
->icache
.ways
= 1 + ((config1
>> 16) & 7);
190 c
->icache
.flags
|= MIPS_CACHE_VTAG
;
192 c
->icache
.sets
* c
->icache
.ways
* c
->icache
.linesz
;
193 c
->icache
.waybit
= ffs(icache_size
/ c
->icache
.ways
) - 1;
194 c
->dcache
.linesz
= 128;
195 if (OCTEON_IS_MODEL(OCTEON_CN3XXX
))
196 c
->dcache
.sets
= 1; /* CN3XXX has one Dcache set */
198 c
->dcache
.sets
= 2; /* CN5XXX has two Dcache sets */
201 c
->dcache
.sets
* c
->dcache
.ways
* c
->dcache
.linesz
;
202 c
->dcache
.waybit
= ffs(dcache_size
/ c
->dcache
.ways
) - 1;
203 c
->options
|= MIPS_CPU_PREFETCH
;
207 panic("Unsupported Cavium Networks CPU type\n");
211 /* compute a couple of other cache variables */
212 c
->icache
.waysize
= icache_size
/ c
->icache
.ways
;
213 c
->dcache
.waysize
= dcache_size
/ c
->dcache
.ways
;
215 c
->icache
.sets
= icache_size
/ (c
->icache
.linesz
* c
->icache
.ways
);
216 c
->dcache
.sets
= dcache_size
/ (c
->dcache
.linesz
* c
->dcache
.ways
);
218 if (smp_processor_id() == 0) {
219 pr_notice("Primary instruction cache %ldkB, %s, %d way, "
220 "%d sets, linesize %d bytes.\n",
222 cpu_has_vtag_icache
?
223 "virtually tagged" : "physically tagged",
224 c
->icache
.ways
, c
->icache
.sets
, c
->icache
.linesz
);
226 pr_notice("Primary data cache %ldkB, %d-way, %d sets, "
227 "linesize %d bytes.\n",
228 dcache_size
>> 10, c
->dcache
.ways
,
229 c
->dcache
.sets
, c
->dcache
.linesz
);
235 * Setup the Octeon cache flush routines
238 void __devinit
octeon_cache_init(void)
240 extern unsigned long ebase
;
241 extern char except_vec2_octeon
;
243 memcpy((void *)(ebase
+ 0x100), &except_vec2_octeon
, 0x80);
244 octeon_flush_cache_sigtramp(ebase
+ 0x100);
248 shm_align_mask
= PAGE_SIZE
- 1;
250 flush_cache_all
= octeon_flush_icache_all
;
251 __flush_cache_all
= octeon_flush_icache_all
;
252 flush_cache_mm
= octeon_flush_cache_mm
;
253 flush_cache_page
= octeon_flush_cache_page
;
254 flush_cache_range
= octeon_flush_cache_range
;
255 flush_cache_sigtramp
= octeon_flush_cache_sigtramp
;
256 flush_icache_all
= octeon_flush_icache_all
;
257 flush_data_cache_page
= octeon_flush_data_cache_page
;
258 flush_icache_range
= octeon_flush_icache_range
;
259 local_flush_icache_range
= local_octeon_flush_icache_range
;
266 * Handle a cache error exception
269 static void cache_parity_error_octeon(int non_recoverable
)
271 unsigned long coreid
= cvmx_get_core_num();
272 uint64_t icache_err
= read_octeon_c0_icacheerr();
274 pr_err("Cache error exception:\n");
275 pr_err("cp0_errorepc == %lx\n", read_c0_errorepc());
276 if (icache_err
& 1) {
277 pr_err("CacheErr (Icache) == %llx\n",
278 (unsigned long long)icache_err
);
279 write_octeon_c0_icacheerr(0);
281 if (cache_err_dcache
[coreid
] & 1) {
282 pr_err("CacheErr (Dcache) == %llx\n",
283 (unsigned long long)cache_err_dcache
[coreid
]);
284 cache_err_dcache
[coreid
] = 0;
288 panic("Can't handle cache error: nested exception");
292 * Called when the the exception is recoverable
295 asmlinkage
void cache_parity_error_octeon_recoverable(void)
297 cache_parity_error_octeon(0);
301 * Called when the the exception is not recoverable
304 asmlinkage
void cache_parity_error_octeon_non_recoverable(void)
306 cache_parity_error_octeon(1);