hamradio/scc: add missing block braces to multi-statement if
[linux/fpc-iii.git] / drivers / net / sc92031.c
blobf64a860029b7910c9a7be2996843120ca6030a01
1 /* Silan SC92031 PCI Fast Ethernet Adapter driver
3 * Based on vendor drivers:
4 * Silan Fast Ethernet Netcard Driver:
5 * MODULE_AUTHOR ("gaoyonghong");
6 * MODULE_DESCRIPTION ("SILAN Fast Ethernet driver");
7 * MODULE_LICENSE("GPL");
8 * 8139D Fast Ethernet driver:
9 * (C) 2002 by gaoyonghong
10 * MODULE_AUTHOR ("gaoyonghong");
11 * MODULE_DESCRIPTION ("Rsltek 8139D PCI Fast Ethernet Adapter driver");
12 * MODULE_LICENSE("GPL");
13 * Both are almost identical and seem to be based on pci-skeleton.c
15 * Rewritten for 2.6 by Cesar Eduardo Barros
18 /* Note about set_mac_address: I don't know how to change the hardware
19 * matching, so you need to enable IFF_PROMISC when using it.
22 #include <linux/module.h>
23 #include <linux/kernel.h>
24 #include <linux/delay.h>
25 #include <linux/pci.h>
26 #include <linux/dma-mapping.h>
27 #include <linux/netdevice.h>
28 #include <linux/etherdevice.h>
29 #include <linux/ethtool.h>
30 #include <linux/crc32.h>
32 #include <asm/irq.h>
34 #define PCI_VENDOR_ID_SILAN 0x1904
35 #define PCI_DEVICE_ID_SILAN_SC92031 0x2031
36 #define PCI_DEVICE_ID_SILAN_8139D 0x8139
38 #define SC92031_NAME "sc92031"
39 #define SC92031_DESCRIPTION "Silan SC92031 PCI Fast Ethernet Adapter driver"
40 #define SC92031_VERSION "2.0c"
42 /* BAR 0 is MMIO, BAR 1 is PIO */
43 #ifndef SC92031_USE_BAR
44 #define SC92031_USE_BAR 0
45 #endif
47 /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast). */
48 static int multicast_filter_limit = 64;
49 module_param(multicast_filter_limit, int, 0);
50 MODULE_PARM_DESC(multicast_filter_limit,
51 "Maximum number of filtered multicast addresses");
53 static int media;
54 module_param(media, int, 0);
55 MODULE_PARM_DESC(media, "Media type (0x00 = autodetect,"
56 " 0x01 = 10M half, 0x02 = 10M full,"
57 " 0x04 = 100M half, 0x08 = 100M full)");
59 /* Size of the in-memory receive ring. */
60 #define RX_BUF_LEN_IDX 3 /* 0==8K, 1==16K, 2==32K, 3==64K ,4==128K*/
61 #define RX_BUF_LEN (8192 << RX_BUF_LEN_IDX)
63 /* Number of Tx descriptor registers. */
64 #define NUM_TX_DESC 4
66 /* max supported ethernet frame size -- must be at least (dev->mtu+14+4).*/
67 #define MAX_ETH_FRAME_SIZE 1536
69 /* Size of the Tx bounce buffers -- must be at least (dev->mtu+14+4). */
70 #define TX_BUF_SIZE MAX_ETH_FRAME_SIZE
71 #define TX_BUF_TOT_LEN (TX_BUF_SIZE * NUM_TX_DESC)
73 /* The following settings are log_2(bytes)-4: 0 == 16 bytes .. 6==1024, 7==end of packet. */
74 #define RX_FIFO_THRESH 7 /* Rx buffer level before first PCI xfer. */
76 /* Time in jiffies before concluding the transmitter is hung. */
77 #define TX_TIMEOUT (4*HZ)
79 #define SILAN_STATS_NUM 2 /* number of ETHTOOL_GSTATS */
81 /* media options */
82 #define AUTOSELECT 0x00
83 #define M10_HALF 0x01
84 #define M10_FULL 0x02
85 #define M100_HALF 0x04
86 #define M100_FULL 0x08
88 /* Symbolic offsets to registers. */
89 enum silan_registers {
90 Config0 = 0x00, // Config0
91 Config1 = 0x04, // Config1
92 RxBufWPtr = 0x08, // Rx buffer writer poiter
93 IntrStatus = 0x0C, // Interrupt status
94 IntrMask = 0x10, // Interrupt mask
95 RxbufAddr = 0x14, // Rx buffer start address
96 RxBufRPtr = 0x18, // Rx buffer read pointer
97 Txstatusall = 0x1C, // Transmit status of all descriptors
98 TxStatus0 = 0x20, // Transmit status (Four 32bit registers).
99 TxAddr0 = 0x30, // Tx descriptors (also four 32bit).
100 RxConfig = 0x40, // Rx configuration
101 MAC0 = 0x44, // Ethernet hardware address.
102 MAR0 = 0x4C, // Multicast filter.
103 RxStatus0 = 0x54, // Rx status
104 TxConfig = 0x5C, // Tx configuration
105 PhyCtrl = 0x60, // physical control
106 FlowCtrlConfig = 0x64, // flow control
107 Miicmd0 = 0x68, // Mii command0 register
108 Miicmd1 = 0x6C, // Mii command1 register
109 Miistatus = 0x70, // Mii status register
110 Timercnt = 0x74, // Timer counter register
111 TimerIntr = 0x78, // Timer interrupt register
112 PMConfig = 0x7C, // Power Manager configuration
113 CRC0 = 0x80, // Power Manager CRC ( Two 32bit regisers)
114 Wakeup0 = 0x88, // power Manager wakeup( Eight 64bit regiser)
115 LSBCRC0 = 0xC8, // power Manager LSBCRC(Two 32bit regiser)
116 TestD0 = 0xD0,
117 TestD4 = 0xD4,
118 TestD8 = 0xD8,
121 #define MII_BMCR 0 // Basic mode control register
122 #define MII_BMSR 1 // Basic mode status register
123 #define MII_JAB 16
124 #define MII_OutputStatus 24
126 #define BMCR_FULLDPLX 0x0100 // Full duplex
127 #define BMCR_ANRESTART 0x0200 // Auto negotiation restart
128 #define BMCR_ANENABLE 0x1000 // Enable auto negotiation
129 #define BMCR_SPEED100 0x2000 // Select 100Mbps
130 #define BMSR_LSTATUS 0x0004 // Link status
131 #define PHY_16_JAB_ENB 0x1000
132 #define PHY_16_PORT_ENB 0x1
134 enum IntrStatusBits {
135 LinkFail = 0x80000000,
136 LinkOK = 0x40000000,
137 TimeOut = 0x20000000,
138 RxOverflow = 0x0040,
139 RxOK = 0x0020,
140 TxOK = 0x0001,
141 IntrBits = LinkFail|LinkOK|TimeOut|RxOverflow|RxOK|TxOK,
144 enum TxStatusBits {
145 TxCarrierLost = 0x20000000,
146 TxAborted = 0x10000000,
147 TxOutOfWindow = 0x08000000,
148 TxNccShift = 22,
149 EarlyTxThresShift = 16,
150 TxStatOK = 0x8000,
151 TxUnderrun = 0x4000,
152 TxOwn = 0x2000,
155 enum RxStatusBits {
156 RxStatesOK = 0x80000,
157 RxBadAlign = 0x40000,
158 RxHugeFrame = 0x20000,
159 RxSmallFrame = 0x10000,
160 RxCRCOK = 0x8000,
161 RxCrlFrame = 0x4000,
162 Rx_Broadcast = 0x2000,
163 Rx_Multicast = 0x1000,
164 RxAddrMatch = 0x0800,
165 MiiErr = 0x0400,
168 enum RxConfigBits {
169 RxFullDx = 0x80000000,
170 RxEnb = 0x40000000,
171 RxSmall = 0x20000000,
172 RxHuge = 0x10000000,
173 RxErr = 0x08000000,
174 RxAllphys = 0x04000000,
175 RxMulticast = 0x02000000,
176 RxBroadcast = 0x01000000,
177 RxLoopBack = (1 << 23) | (1 << 22),
178 LowThresholdShift = 12,
179 HighThresholdShift = 2,
182 enum TxConfigBits {
183 TxFullDx = 0x80000000,
184 TxEnb = 0x40000000,
185 TxEnbPad = 0x20000000,
186 TxEnbHuge = 0x10000000,
187 TxEnbFCS = 0x08000000,
188 TxNoBackOff = 0x04000000,
189 TxEnbPrem = 0x02000000,
190 TxCareLostCrs = 0x1000000,
191 TxExdCollNum = 0xf00000,
192 TxDataRate = 0x80000,
195 enum PhyCtrlconfigbits {
196 PhyCtrlAne = 0x80000000,
197 PhyCtrlSpd100 = 0x40000000,
198 PhyCtrlSpd10 = 0x20000000,
199 PhyCtrlPhyBaseAddr = 0x1f000000,
200 PhyCtrlDux = 0x800000,
201 PhyCtrlReset = 0x400000,
204 enum FlowCtrlConfigBits {
205 FlowCtrlFullDX = 0x80000000,
206 FlowCtrlEnb = 0x40000000,
209 enum Config0Bits {
210 Cfg0_Reset = 0x80000000,
211 Cfg0_Anaoff = 0x40000000,
212 Cfg0_LDPS = 0x20000000,
215 enum Config1Bits {
216 Cfg1_EarlyRx = 1 << 31,
217 Cfg1_EarlyTx = 1 << 30,
219 //rx buffer size
220 Cfg1_Rcv8K = 0x0,
221 Cfg1_Rcv16K = 0x1,
222 Cfg1_Rcv32K = 0x3,
223 Cfg1_Rcv64K = 0x7,
224 Cfg1_Rcv128K = 0xf,
227 enum MiiCmd0Bits {
228 Mii_Divider = 0x20000000,
229 Mii_WRITE = 0x400000,
230 Mii_READ = 0x200000,
231 Mii_SCAN = 0x100000,
232 Mii_Tamod = 0x80000,
233 Mii_Drvmod = 0x40000,
234 Mii_mdc = 0x20000,
235 Mii_mdoen = 0x10000,
236 Mii_mdo = 0x8000,
237 Mii_mdi = 0x4000,
240 enum MiiStatusBits {
241 Mii_StatusBusy = 0x80000000,
244 enum PMConfigBits {
245 PM_Enable = 1 << 31,
246 PM_LongWF = 1 << 30,
247 PM_Magic = 1 << 29,
248 PM_LANWake = 1 << 28,
249 PM_LWPTN = (1 << 27 | 1<< 26),
250 PM_LinkUp = 1 << 25,
251 PM_WakeUp = 1 << 24,
254 /* Locking rules:
255 * priv->lock protects most of the fields of priv and most of the
256 * hardware registers. It does not have to protect against softirqs
257 * between sc92031_disable_interrupts and sc92031_enable_interrupts;
258 * it also does not need to be used in ->open and ->stop while the
259 * device interrupts are off.
260 * Not having to protect against softirqs is very useful due to heavy
261 * use of mdelay() at _sc92031_reset.
262 * Functions prefixed with _sc92031_ must be called with the lock held;
263 * functions prefixed with sc92031_ must be called without the lock held.
264 * Use mmiowb() before unlocking if the hardware was written to.
267 /* Locking rules for the interrupt:
268 * - the interrupt and the tasklet never run at the same time
269 * - neither run between sc92031_disable_interrupts and
270 * sc92031_enable_interrupt
273 struct sc92031_priv {
274 spinlock_t lock;
275 /* iomap.h cookie */
276 void __iomem *port_base;
277 /* pci device structure */
278 struct pci_dev *pdev;
279 /* tasklet */
280 struct tasklet_struct tasklet;
282 /* CPU address of rx ring */
283 void *rx_ring;
284 /* PCI address of rx ring */
285 dma_addr_t rx_ring_dma_addr;
286 /* PCI address of rx ring read pointer */
287 dma_addr_t rx_ring_tail;
289 /* tx ring write index */
290 unsigned tx_head;
291 /* tx ring read index */
292 unsigned tx_tail;
293 /* CPU address of tx bounce buffer */
294 void *tx_bufs;
295 /* PCI address of tx bounce buffer */
296 dma_addr_t tx_bufs_dma_addr;
298 /* copies of some hardware registers */
299 u32 intr_status;
300 atomic_t intr_mask;
301 u32 rx_config;
302 u32 tx_config;
303 u32 pm_config;
305 /* copy of some flags from dev->flags */
306 unsigned int mc_flags;
308 /* for ETHTOOL_GSTATS */
309 u64 tx_timeouts;
310 u64 rx_loss;
312 /* for dev->get_stats */
313 long rx_value;
316 /* I don't know which registers can be safely read; however, I can guess
317 * MAC0 is one of them. */
318 static inline void _sc92031_dummy_read(void __iomem *port_base)
320 ioread32(port_base + MAC0);
323 static u32 _sc92031_mii_wait(void __iomem *port_base)
325 u32 mii_status;
327 do {
328 udelay(10);
329 mii_status = ioread32(port_base + Miistatus);
330 } while (mii_status & Mii_StatusBusy);
332 return mii_status;
335 static u32 _sc92031_mii_cmd(void __iomem *port_base, u32 cmd0, u32 cmd1)
337 iowrite32(Mii_Divider, port_base + Miicmd0);
339 _sc92031_mii_wait(port_base);
341 iowrite32(cmd1, port_base + Miicmd1);
342 iowrite32(Mii_Divider | cmd0, port_base + Miicmd0);
344 return _sc92031_mii_wait(port_base);
347 static void _sc92031_mii_scan(void __iomem *port_base)
349 _sc92031_mii_cmd(port_base, Mii_SCAN, 0x1 << 6);
352 static u16 _sc92031_mii_read(void __iomem *port_base, unsigned reg)
354 return _sc92031_mii_cmd(port_base, Mii_READ, reg << 6) >> 13;
357 static void _sc92031_mii_write(void __iomem *port_base, unsigned reg, u16 val)
359 _sc92031_mii_cmd(port_base, Mii_WRITE, (reg << 6) | ((u32)val << 11));
362 static void sc92031_disable_interrupts(struct net_device *dev)
364 struct sc92031_priv *priv = netdev_priv(dev);
365 void __iomem *port_base = priv->port_base;
367 /* tell the tasklet/interrupt not to enable interrupts */
368 atomic_set(&priv->intr_mask, 0);
369 wmb();
371 /* stop interrupts */
372 iowrite32(0, port_base + IntrMask);
373 _sc92031_dummy_read(port_base);
374 mmiowb();
376 /* wait for any concurrent interrupt/tasklet to finish */
377 synchronize_irq(dev->irq);
378 tasklet_disable(&priv->tasklet);
381 static void sc92031_enable_interrupts(struct net_device *dev)
383 struct sc92031_priv *priv = netdev_priv(dev);
384 void __iomem *port_base = priv->port_base;
386 tasklet_enable(&priv->tasklet);
388 atomic_set(&priv->intr_mask, IntrBits);
389 wmb();
391 iowrite32(IntrBits, port_base + IntrMask);
392 mmiowb();
395 static void _sc92031_disable_tx_rx(struct net_device *dev)
397 struct sc92031_priv *priv = netdev_priv(dev);
398 void __iomem *port_base = priv->port_base;
400 priv->rx_config &= ~RxEnb;
401 priv->tx_config &= ~TxEnb;
402 iowrite32(priv->rx_config, port_base + RxConfig);
403 iowrite32(priv->tx_config, port_base + TxConfig);
406 static void _sc92031_enable_tx_rx(struct net_device *dev)
408 struct sc92031_priv *priv = netdev_priv(dev);
409 void __iomem *port_base = priv->port_base;
411 priv->rx_config |= RxEnb;
412 priv->tx_config |= TxEnb;
413 iowrite32(priv->rx_config, port_base + RxConfig);
414 iowrite32(priv->tx_config, port_base + TxConfig);
417 static void _sc92031_tx_clear(struct net_device *dev)
419 struct sc92031_priv *priv = netdev_priv(dev);
421 while (priv->tx_head - priv->tx_tail > 0) {
422 priv->tx_tail++;
423 dev->stats.tx_dropped++;
425 priv->tx_head = priv->tx_tail = 0;
428 static void _sc92031_set_mar(struct net_device *dev)
430 struct sc92031_priv *priv = netdev_priv(dev);
431 void __iomem *port_base = priv->port_base;
432 u32 mar0 = 0, mar1 = 0;
434 if ((dev->flags & IFF_PROMISC)
435 || dev->mc_count > multicast_filter_limit
436 || (dev->flags & IFF_ALLMULTI))
437 mar0 = mar1 = 0xffffffff;
438 else if (dev->flags & IFF_MULTICAST) {
439 struct dev_mc_list *mc_list;
441 for (mc_list = dev->mc_list; mc_list; mc_list = mc_list->next) {
442 u32 crc;
443 unsigned bit = 0;
445 crc = ~ether_crc(ETH_ALEN, mc_list->dmi_addr);
446 crc >>= 24;
448 if (crc & 0x01) bit |= 0x02;
449 if (crc & 0x02) bit |= 0x01;
450 if (crc & 0x10) bit |= 0x20;
451 if (crc & 0x20) bit |= 0x10;
452 if (crc & 0x40) bit |= 0x08;
453 if (crc & 0x80) bit |= 0x04;
455 if (bit > 31)
456 mar0 |= 0x1 << (bit - 32);
457 else
458 mar1 |= 0x1 << bit;
462 iowrite32(mar0, port_base + MAR0);
463 iowrite32(mar1, port_base + MAR0 + 4);
466 static void _sc92031_set_rx_config(struct net_device *dev)
468 struct sc92031_priv *priv = netdev_priv(dev);
469 void __iomem *port_base = priv->port_base;
470 unsigned int old_mc_flags;
471 u32 rx_config_bits = 0;
473 old_mc_flags = priv->mc_flags;
475 if (dev->flags & IFF_PROMISC)
476 rx_config_bits |= RxSmall | RxHuge | RxErr | RxBroadcast
477 | RxMulticast | RxAllphys;
479 if (dev->flags & (IFF_ALLMULTI | IFF_MULTICAST))
480 rx_config_bits |= RxMulticast;
482 if (dev->flags & IFF_BROADCAST)
483 rx_config_bits |= RxBroadcast;
485 priv->rx_config &= ~(RxSmall | RxHuge | RxErr | RxBroadcast
486 | RxMulticast | RxAllphys);
487 priv->rx_config |= rx_config_bits;
489 priv->mc_flags = dev->flags & (IFF_PROMISC | IFF_ALLMULTI
490 | IFF_MULTICAST | IFF_BROADCAST);
492 if (netif_carrier_ok(dev) && priv->mc_flags != old_mc_flags)
493 iowrite32(priv->rx_config, port_base + RxConfig);
496 static bool _sc92031_check_media(struct net_device *dev)
498 struct sc92031_priv *priv = netdev_priv(dev);
499 void __iomem *port_base = priv->port_base;
500 u16 bmsr;
502 bmsr = _sc92031_mii_read(port_base, MII_BMSR);
503 rmb();
504 if (bmsr & BMSR_LSTATUS) {
505 bool speed_100, duplex_full;
506 u32 flow_ctrl_config = 0;
507 u16 output_status = _sc92031_mii_read(port_base,
508 MII_OutputStatus);
509 _sc92031_mii_scan(port_base);
511 speed_100 = output_status & 0x2;
512 duplex_full = output_status & 0x4;
514 /* Initial Tx/Rx configuration */
515 priv->rx_config = (0x40 << LowThresholdShift) | (0x1c0 << HighThresholdShift);
516 priv->tx_config = 0x48800000;
518 /* NOTE: vendor driver had dead code here to enable tx padding */
520 if (!speed_100)
521 priv->tx_config |= 0x80000;
523 // configure rx mode
524 _sc92031_set_rx_config(dev);
526 if (duplex_full) {
527 priv->rx_config |= RxFullDx;
528 priv->tx_config |= TxFullDx;
529 flow_ctrl_config = FlowCtrlFullDX | FlowCtrlEnb;
530 } else {
531 priv->rx_config &= ~RxFullDx;
532 priv->tx_config &= ~TxFullDx;
535 _sc92031_set_mar(dev);
536 _sc92031_set_rx_config(dev);
537 _sc92031_enable_tx_rx(dev);
538 iowrite32(flow_ctrl_config, port_base + FlowCtrlConfig);
540 netif_carrier_on(dev);
542 if (printk_ratelimit())
543 printk(KERN_INFO "%s: link up, %sMbps, %s-duplex\n",
544 dev->name,
545 speed_100 ? "100" : "10",
546 duplex_full ? "full" : "half");
547 return true;
548 } else {
549 _sc92031_mii_scan(port_base);
551 netif_carrier_off(dev);
553 _sc92031_disable_tx_rx(dev);
555 if (printk_ratelimit())
556 printk(KERN_INFO "%s: link down\n", dev->name);
557 return false;
561 static void _sc92031_phy_reset(struct net_device *dev)
563 struct sc92031_priv *priv = netdev_priv(dev);
564 void __iomem *port_base = priv->port_base;
565 u32 phy_ctrl;
567 phy_ctrl = ioread32(port_base + PhyCtrl);
568 phy_ctrl &= ~(PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10);
569 phy_ctrl |= PhyCtrlAne | PhyCtrlReset;
571 switch (media) {
572 default:
573 case AUTOSELECT:
574 phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10;
575 break;
576 case M10_HALF:
577 phy_ctrl |= PhyCtrlSpd10;
578 break;
579 case M10_FULL:
580 phy_ctrl |= PhyCtrlDux | PhyCtrlSpd10;
581 break;
582 case M100_HALF:
583 phy_ctrl |= PhyCtrlSpd100;
584 break;
585 case M100_FULL:
586 phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100;
587 break;
590 iowrite32(phy_ctrl, port_base + PhyCtrl);
591 mdelay(10);
593 phy_ctrl &= ~PhyCtrlReset;
594 iowrite32(phy_ctrl, port_base + PhyCtrl);
595 mdelay(1);
597 _sc92031_mii_write(port_base, MII_JAB,
598 PHY_16_JAB_ENB | PHY_16_PORT_ENB);
599 _sc92031_mii_scan(port_base);
601 netif_carrier_off(dev);
602 netif_stop_queue(dev);
605 static void _sc92031_reset(struct net_device *dev)
607 struct sc92031_priv *priv = netdev_priv(dev);
608 void __iomem *port_base = priv->port_base;
610 /* disable PM */
611 iowrite32(0, port_base + PMConfig);
613 /* soft reset the chip */
614 iowrite32(Cfg0_Reset, port_base + Config0);
615 mdelay(200);
617 iowrite32(0, port_base + Config0);
618 mdelay(10);
620 /* disable interrupts */
621 iowrite32(0, port_base + IntrMask);
623 /* clear multicast address */
624 iowrite32(0, port_base + MAR0);
625 iowrite32(0, port_base + MAR0 + 4);
627 /* init rx ring */
628 iowrite32(priv->rx_ring_dma_addr, port_base + RxbufAddr);
629 priv->rx_ring_tail = priv->rx_ring_dma_addr;
631 /* init tx ring */
632 _sc92031_tx_clear(dev);
634 /* clear old register values */
635 priv->intr_status = 0;
636 atomic_set(&priv->intr_mask, 0);
637 priv->rx_config = 0;
638 priv->tx_config = 0;
639 priv->mc_flags = 0;
641 /* configure rx buffer size */
642 /* NOTE: vendor driver had dead code here to enable early tx/rx */
643 iowrite32(Cfg1_Rcv64K, port_base + Config1);
645 _sc92031_phy_reset(dev);
646 _sc92031_check_media(dev);
648 /* calculate rx fifo overflow */
649 priv->rx_value = 0;
651 /* enable PM */
652 iowrite32(priv->pm_config, port_base + PMConfig);
654 /* clear intr register */
655 ioread32(port_base + IntrStatus);
658 static void _sc92031_tx_tasklet(struct net_device *dev)
660 struct sc92031_priv *priv = netdev_priv(dev);
661 void __iomem *port_base = priv->port_base;
663 unsigned old_tx_tail;
664 unsigned entry;
665 u32 tx_status;
667 old_tx_tail = priv->tx_tail;
668 while (priv->tx_head - priv->tx_tail > 0) {
669 entry = priv->tx_tail % NUM_TX_DESC;
670 tx_status = ioread32(port_base + TxStatus0 + entry * 4);
672 if (!(tx_status & (TxStatOK | TxUnderrun | TxAborted)))
673 break;
675 priv->tx_tail++;
677 if (tx_status & TxStatOK) {
678 dev->stats.tx_bytes += tx_status & 0x1fff;
679 dev->stats.tx_packets++;
680 /* Note: TxCarrierLost is always asserted at 100mbps. */
681 dev->stats.collisions += (tx_status >> 22) & 0xf;
684 if (tx_status & (TxOutOfWindow | TxAborted)) {
685 dev->stats.tx_errors++;
687 if (tx_status & TxAborted)
688 dev->stats.tx_aborted_errors++;
690 if (tx_status & TxCarrierLost)
691 dev->stats.tx_carrier_errors++;
693 if (tx_status & TxOutOfWindow)
694 dev->stats.tx_window_errors++;
697 if (tx_status & TxUnderrun)
698 dev->stats.tx_fifo_errors++;
701 if (priv->tx_tail != old_tx_tail)
702 if (netif_queue_stopped(dev))
703 netif_wake_queue(dev);
706 static void _sc92031_rx_tasklet_error(struct net_device *dev,
707 u32 rx_status, unsigned rx_size)
709 if(rx_size > (MAX_ETH_FRAME_SIZE + 4) || rx_size < 16) {
710 dev->stats.rx_errors++;
711 dev->stats.rx_length_errors++;
714 if (!(rx_status & RxStatesOK)) {
715 dev->stats.rx_errors++;
717 if (rx_status & (RxHugeFrame | RxSmallFrame))
718 dev->stats.rx_length_errors++;
720 if (rx_status & RxBadAlign)
721 dev->stats.rx_frame_errors++;
723 if (!(rx_status & RxCRCOK))
724 dev->stats.rx_crc_errors++;
725 } else {
726 struct sc92031_priv *priv = netdev_priv(dev);
727 priv->rx_loss++;
731 static void _sc92031_rx_tasklet(struct net_device *dev)
733 struct sc92031_priv *priv = netdev_priv(dev);
734 void __iomem *port_base = priv->port_base;
736 dma_addr_t rx_ring_head;
737 unsigned rx_len;
738 unsigned rx_ring_offset;
739 void *rx_ring = priv->rx_ring;
741 rx_ring_head = ioread32(port_base + RxBufWPtr);
742 rmb();
744 /* rx_ring_head is only 17 bits in the RxBufWPtr register.
745 * we need to change it to 32 bits physical address
747 rx_ring_head &= (dma_addr_t)(RX_BUF_LEN - 1);
748 rx_ring_head |= priv->rx_ring_dma_addr & ~(dma_addr_t)(RX_BUF_LEN - 1);
749 if (rx_ring_head < priv->rx_ring_dma_addr)
750 rx_ring_head += RX_BUF_LEN;
752 if (rx_ring_head >= priv->rx_ring_tail)
753 rx_len = rx_ring_head - priv->rx_ring_tail;
754 else
755 rx_len = RX_BUF_LEN - (priv->rx_ring_tail - rx_ring_head);
757 if (!rx_len)
758 return;
760 if (unlikely(rx_len > RX_BUF_LEN)) {
761 if (printk_ratelimit())
762 printk(KERN_ERR "%s: rx packets length > rx buffer\n",
763 dev->name);
764 return;
767 rx_ring_offset = (priv->rx_ring_tail - priv->rx_ring_dma_addr) % RX_BUF_LEN;
769 while (rx_len) {
770 u32 rx_status;
771 unsigned rx_size, rx_size_align, pkt_size;
772 struct sk_buff *skb;
774 rx_status = le32_to_cpup((__le32 *)(rx_ring + rx_ring_offset));
775 rmb();
777 rx_size = rx_status >> 20;
778 rx_size_align = (rx_size + 3) & ~3; // for 4 bytes aligned
779 pkt_size = rx_size - 4; // Omit the four octet CRC from the length.
781 rx_ring_offset = (rx_ring_offset + 4) % RX_BUF_LEN;
783 if (unlikely(rx_status == 0
784 || rx_size > (MAX_ETH_FRAME_SIZE + 4)
785 || rx_size < 16
786 || !(rx_status & RxStatesOK))) {
787 _sc92031_rx_tasklet_error(dev, rx_status, rx_size);
788 break;
791 if (unlikely(rx_size_align + 4 > rx_len)) {
792 if (printk_ratelimit())
793 printk(KERN_ERR "%s: rx_len is too small\n", dev->name);
794 break;
797 rx_len -= rx_size_align + 4;
799 skb = netdev_alloc_skb(dev, pkt_size + NET_IP_ALIGN);
800 if (unlikely(!skb)) {
801 if (printk_ratelimit())
802 printk(KERN_ERR "%s: Couldn't allocate a skb_buff for a packet of size %u\n",
803 dev->name, pkt_size);
804 goto next;
807 skb_reserve(skb, NET_IP_ALIGN);
809 if ((rx_ring_offset + pkt_size) > RX_BUF_LEN) {
810 memcpy(skb_put(skb, RX_BUF_LEN - rx_ring_offset),
811 rx_ring + rx_ring_offset, RX_BUF_LEN - rx_ring_offset);
812 memcpy(skb_put(skb, pkt_size - (RX_BUF_LEN - rx_ring_offset)),
813 rx_ring, pkt_size - (RX_BUF_LEN - rx_ring_offset));
814 } else {
815 memcpy(skb_put(skb, pkt_size), rx_ring + rx_ring_offset, pkt_size);
818 skb->protocol = eth_type_trans(skb, dev);
819 dev->last_rx = jiffies;
820 netif_rx(skb);
822 dev->stats.rx_bytes += pkt_size;
823 dev->stats.rx_packets++;
825 if (rx_status & Rx_Multicast)
826 dev->stats.multicast++;
828 next:
829 rx_ring_offset = (rx_ring_offset + rx_size_align) % RX_BUF_LEN;
831 mb();
833 priv->rx_ring_tail = rx_ring_head;
834 iowrite32(priv->rx_ring_tail, port_base + RxBufRPtr);
837 static void _sc92031_link_tasklet(struct net_device *dev)
839 if (_sc92031_check_media(dev))
840 netif_wake_queue(dev);
841 else {
842 netif_stop_queue(dev);
843 dev->stats.tx_carrier_errors++;
847 static void sc92031_tasklet(unsigned long data)
849 struct net_device *dev = (struct net_device *)data;
850 struct sc92031_priv *priv = netdev_priv(dev);
851 void __iomem *port_base = priv->port_base;
852 u32 intr_status, intr_mask;
854 intr_status = priv->intr_status;
856 spin_lock(&priv->lock);
858 if (unlikely(!netif_running(dev)))
859 goto out;
861 if (intr_status & TxOK)
862 _sc92031_tx_tasklet(dev);
864 if (intr_status & RxOK)
865 _sc92031_rx_tasklet(dev);
867 if (intr_status & RxOverflow)
868 dev->stats.rx_errors++;
870 if (intr_status & TimeOut) {
871 dev->stats.rx_errors++;
872 dev->stats.rx_length_errors++;
875 if (intr_status & (LinkFail | LinkOK))
876 _sc92031_link_tasklet(dev);
878 out:
879 intr_mask = atomic_read(&priv->intr_mask);
880 rmb();
882 iowrite32(intr_mask, port_base + IntrMask);
883 mmiowb();
885 spin_unlock(&priv->lock);
888 static irqreturn_t sc92031_interrupt(int irq, void *dev_id)
890 struct net_device *dev = dev_id;
891 struct sc92031_priv *priv = netdev_priv(dev);
892 void __iomem *port_base = priv->port_base;
893 u32 intr_status, intr_mask;
895 /* mask interrupts before clearing IntrStatus */
896 iowrite32(0, port_base + IntrMask);
897 _sc92031_dummy_read(port_base);
899 intr_status = ioread32(port_base + IntrStatus);
900 if (unlikely(intr_status == 0xffffffff))
901 return IRQ_NONE; // hardware has gone missing
903 intr_status &= IntrBits;
904 if (!intr_status)
905 goto out_none;
907 priv->intr_status = intr_status;
908 tasklet_schedule(&priv->tasklet);
910 return IRQ_HANDLED;
912 out_none:
913 intr_mask = atomic_read(&priv->intr_mask);
914 rmb();
916 iowrite32(intr_mask, port_base + IntrMask);
917 mmiowb();
919 return IRQ_NONE;
922 static struct net_device_stats *sc92031_get_stats(struct net_device *dev)
924 struct sc92031_priv *priv = netdev_priv(dev);
925 void __iomem *port_base = priv->port_base;
927 // FIXME I do not understand what is this trying to do.
928 if (netif_running(dev)) {
929 int temp;
931 spin_lock_bh(&priv->lock);
933 /* Update the error count. */
934 temp = (ioread32(port_base + RxStatus0) >> 16) & 0xffff;
936 if (temp == 0xffff) {
937 priv->rx_value += temp;
938 dev->stats.rx_fifo_errors = priv->rx_value;
939 } else
940 dev->stats.rx_fifo_errors = temp + priv->rx_value;
942 spin_unlock_bh(&priv->lock);
945 return &dev->stats;
948 static int sc92031_start_xmit(struct sk_buff *skb, struct net_device *dev)
950 struct sc92031_priv *priv = netdev_priv(dev);
951 void __iomem *port_base = priv->port_base;
952 unsigned len;
953 unsigned entry;
954 u32 tx_status;
956 if (skb_padto(skb, ETH_ZLEN))
957 return NETDEV_TX_OK;
959 if (unlikely(skb->len > TX_BUF_SIZE)) {
960 dev->stats.tx_dropped++;
961 goto out;
964 spin_lock(&priv->lock);
966 if (unlikely(!netif_carrier_ok(dev))) {
967 dev->stats.tx_dropped++;
968 goto out_unlock;
971 BUG_ON(priv->tx_head - priv->tx_tail >= NUM_TX_DESC);
973 entry = priv->tx_head++ % NUM_TX_DESC;
975 skb_copy_and_csum_dev(skb, priv->tx_bufs + entry * TX_BUF_SIZE);
977 len = skb->len;
979 wmb();
981 if (len < 100)
982 tx_status = len;
983 else if (len < 300)
984 tx_status = 0x30000 | len;
985 else
986 tx_status = 0x50000 | len;
988 iowrite32(priv->tx_bufs_dma_addr + entry * TX_BUF_SIZE,
989 port_base + TxAddr0 + entry * 4);
990 iowrite32(tx_status, port_base + TxStatus0 + entry * 4);
991 mmiowb();
993 dev->trans_start = jiffies;
995 if (priv->tx_head - priv->tx_tail >= NUM_TX_DESC)
996 netif_stop_queue(dev);
998 out_unlock:
999 spin_unlock(&priv->lock);
1001 out:
1002 dev_kfree_skb(skb);
1004 return NETDEV_TX_OK;
1007 static int sc92031_open(struct net_device *dev)
1009 int err;
1010 struct sc92031_priv *priv = netdev_priv(dev);
1011 struct pci_dev *pdev = priv->pdev;
1013 priv->rx_ring = pci_alloc_consistent(pdev, RX_BUF_LEN,
1014 &priv->rx_ring_dma_addr);
1015 if (unlikely(!priv->rx_ring)) {
1016 err = -ENOMEM;
1017 goto out_alloc_rx_ring;
1020 priv->tx_bufs = pci_alloc_consistent(pdev, TX_BUF_TOT_LEN,
1021 &priv->tx_bufs_dma_addr);
1022 if (unlikely(!priv->tx_bufs)) {
1023 err = -ENOMEM;
1024 goto out_alloc_tx_bufs;
1026 priv->tx_head = priv->tx_tail = 0;
1028 err = request_irq(pdev->irq, sc92031_interrupt,
1029 IRQF_SHARED, dev->name, dev);
1030 if (unlikely(err < 0))
1031 goto out_request_irq;
1033 priv->pm_config = 0;
1035 /* Interrupts already disabled by sc92031_stop or sc92031_probe */
1036 spin_lock_bh(&priv->lock);
1038 _sc92031_reset(dev);
1039 mmiowb();
1041 spin_unlock_bh(&priv->lock);
1042 sc92031_enable_interrupts(dev);
1044 if (netif_carrier_ok(dev))
1045 netif_start_queue(dev);
1046 else
1047 netif_tx_disable(dev);
1049 return 0;
1051 out_request_irq:
1052 pci_free_consistent(pdev, TX_BUF_TOT_LEN, priv->tx_bufs,
1053 priv->tx_bufs_dma_addr);
1054 out_alloc_tx_bufs:
1055 pci_free_consistent(pdev, RX_BUF_LEN, priv->rx_ring,
1056 priv->rx_ring_dma_addr);
1057 out_alloc_rx_ring:
1058 return err;
1061 static int sc92031_stop(struct net_device *dev)
1063 struct sc92031_priv *priv = netdev_priv(dev);
1064 struct pci_dev *pdev = priv->pdev;
1066 netif_tx_disable(dev);
1068 /* Disable interrupts, stop Tx and Rx. */
1069 sc92031_disable_interrupts(dev);
1071 spin_lock_bh(&priv->lock);
1073 _sc92031_disable_tx_rx(dev);
1074 _sc92031_tx_clear(dev);
1075 mmiowb();
1077 spin_unlock_bh(&priv->lock);
1079 free_irq(pdev->irq, dev);
1080 pci_free_consistent(pdev, TX_BUF_TOT_LEN, priv->tx_bufs,
1081 priv->tx_bufs_dma_addr);
1082 pci_free_consistent(pdev, RX_BUF_LEN, priv->rx_ring,
1083 priv->rx_ring_dma_addr);
1085 return 0;
1088 static void sc92031_set_multicast_list(struct net_device *dev)
1090 struct sc92031_priv *priv = netdev_priv(dev);
1092 spin_lock_bh(&priv->lock);
1094 _sc92031_set_mar(dev);
1095 _sc92031_set_rx_config(dev);
1096 mmiowb();
1098 spin_unlock_bh(&priv->lock);
1101 static void sc92031_tx_timeout(struct net_device *dev)
1103 struct sc92031_priv *priv = netdev_priv(dev);
1105 /* Disable interrupts by clearing the interrupt mask.*/
1106 sc92031_disable_interrupts(dev);
1108 spin_lock(&priv->lock);
1110 priv->tx_timeouts++;
1112 _sc92031_reset(dev);
1113 mmiowb();
1115 spin_unlock(&priv->lock);
1117 /* enable interrupts */
1118 sc92031_enable_interrupts(dev);
1120 if (netif_carrier_ok(dev))
1121 netif_wake_queue(dev);
1124 #ifdef CONFIG_NET_POLL_CONTROLLER
1125 static void sc92031_poll_controller(struct net_device *dev)
1127 disable_irq(dev->irq);
1128 if (sc92031_interrupt(dev->irq, dev) != IRQ_NONE)
1129 sc92031_tasklet((unsigned long)dev);
1130 enable_irq(dev->irq);
1132 #endif
1134 static int sc92031_ethtool_get_settings(struct net_device *dev,
1135 struct ethtool_cmd *cmd)
1137 struct sc92031_priv *priv = netdev_priv(dev);
1138 void __iomem *port_base = priv->port_base;
1139 u8 phy_address;
1140 u32 phy_ctrl;
1141 u16 output_status;
1143 spin_lock_bh(&priv->lock);
1145 phy_address = ioread32(port_base + Miicmd1) >> 27;
1146 phy_ctrl = ioread32(port_base + PhyCtrl);
1148 output_status = _sc92031_mii_read(port_base, MII_OutputStatus);
1149 _sc92031_mii_scan(port_base);
1150 mmiowb();
1152 spin_unlock_bh(&priv->lock);
1154 cmd->supported = SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full
1155 | SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full
1156 | SUPPORTED_Autoneg | SUPPORTED_TP | SUPPORTED_MII;
1158 cmd->advertising = ADVERTISED_TP | ADVERTISED_MII;
1160 if ((phy_ctrl & (PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10))
1161 == (PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10))
1162 cmd->advertising |= ADVERTISED_Autoneg;
1164 if ((phy_ctrl & PhyCtrlSpd10) == PhyCtrlSpd10)
1165 cmd->advertising |= ADVERTISED_10baseT_Half;
1167 if ((phy_ctrl & (PhyCtrlSpd10 | PhyCtrlDux))
1168 == (PhyCtrlSpd10 | PhyCtrlDux))
1169 cmd->advertising |= ADVERTISED_10baseT_Full;
1171 if ((phy_ctrl & PhyCtrlSpd100) == PhyCtrlSpd100)
1172 cmd->advertising |= ADVERTISED_100baseT_Half;
1174 if ((phy_ctrl & (PhyCtrlSpd100 | PhyCtrlDux))
1175 == (PhyCtrlSpd100 | PhyCtrlDux))
1176 cmd->advertising |= ADVERTISED_100baseT_Full;
1178 if (phy_ctrl & PhyCtrlAne)
1179 cmd->advertising |= ADVERTISED_Autoneg;
1181 cmd->speed = (output_status & 0x2) ? SPEED_100 : SPEED_10;
1182 cmd->duplex = (output_status & 0x4) ? DUPLEX_FULL : DUPLEX_HALF;
1183 cmd->port = PORT_MII;
1184 cmd->phy_address = phy_address;
1185 cmd->transceiver = XCVR_INTERNAL;
1186 cmd->autoneg = (phy_ctrl & PhyCtrlAne) ? AUTONEG_ENABLE : AUTONEG_DISABLE;
1188 return 0;
1191 static int sc92031_ethtool_set_settings(struct net_device *dev,
1192 struct ethtool_cmd *cmd)
1194 struct sc92031_priv *priv = netdev_priv(dev);
1195 void __iomem *port_base = priv->port_base;
1196 u32 phy_ctrl;
1197 u32 old_phy_ctrl;
1199 if (!(cmd->speed == SPEED_10 || cmd->speed == SPEED_100))
1200 return -EINVAL;
1201 if (!(cmd->duplex == DUPLEX_HALF || cmd->duplex == DUPLEX_FULL))
1202 return -EINVAL;
1203 if (!(cmd->port == PORT_MII))
1204 return -EINVAL;
1205 if (!(cmd->phy_address == 0x1f))
1206 return -EINVAL;
1207 if (!(cmd->transceiver == XCVR_INTERNAL))
1208 return -EINVAL;
1209 if (!(cmd->autoneg == AUTONEG_DISABLE || cmd->autoneg == AUTONEG_ENABLE))
1210 return -EINVAL;
1212 if (cmd->autoneg == AUTONEG_ENABLE) {
1213 if (!(cmd->advertising & (ADVERTISED_Autoneg
1214 | ADVERTISED_100baseT_Full
1215 | ADVERTISED_100baseT_Half
1216 | ADVERTISED_10baseT_Full
1217 | ADVERTISED_10baseT_Half)))
1218 return -EINVAL;
1220 phy_ctrl = PhyCtrlAne;
1222 // FIXME: I'm not sure what the original code was trying to do
1223 if (cmd->advertising & ADVERTISED_Autoneg)
1224 phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10;
1225 if (cmd->advertising & ADVERTISED_100baseT_Full)
1226 phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100;
1227 if (cmd->advertising & ADVERTISED_100baseT_Half)
1228 phy_ctrl |= PhyCtrlSpd100;
1229 if (cmd->advertising & ADVERTISED_10baseT_Full)
1230 phy_ctrl |= PhyCtrlSpd10 | PhyCtrlDux;
1231 if (cmd->advertising & ADVERTISED_10baseT_Half)
1232 phy_ctrl |= PhyCtrlSpd10;
1233 } else {
1234 // FIXME: Whole branch guessed
1235 phy_ctrl = 0;
1237 if (cmd->speed == SPEED_10)
1238 phy_ctrl |= PhyCtrlSpd10;
1239 else /* cmd->speed == SPEED_100 */
1240 phy_ctrl |= PhyCtrlSpd100;
1242 if (cmd->duplex == DUPLEX_FULL)
1243 phy_ctrl |= PhyCtrlDux;
1246 spin_lock_bh(&priv->lock);
1248 old_phy_ctrl = ioread32(port_base + PhyCtrl);
1249 phy_ctrl |= old_phy_ctrl & ~(PhyCtrlAne | PhyCtrlDux
1250 | PhyCtrlSpd100 | PhyCtrlSpd10);
1251 if (phy_ctrl != old_phy_ctrl)
1252 iowrite32(phy_ctrl, port_base + PhyCtrl);
1254 spin_unlock_bh(&priv->lock);
1256 return 0;
1259 static void sc92031_ethtool_get_drvinfo(struct net_device *dev,
1260 struct ethtool_drvinfo *drvinfo)
1262 struct sc92031_priv *priv = netdev_priv(dev);
1263 struct pci_dev *pdev = priv->pdev;
1265 strcpy(drvinfo->driver, SC92031_NAME);
1266 strcpy(drvinfo->version, SC92031_VERSION);
1267 strcpy(drvinfo->bus_info, pci_name(pdev));
1270 static void sc92031_ethtool_get_wol(struct net_device *dev,
1271 struct ethtool_wolinfo *wolinfo)
1273 struct sc92031_priv *priv = netdev_priv(dev);
1274 void __iomem *port_base = priv->port_base;
1275 u32 pm_config;
1277 spin_lock_bh(&priv->lock);
1278 pm_config = ioread32(port_base + PMConfig);
1279 spin_unlock_bh(&priv->lock);
1281 // FIXME: Guessed
1282 wolinfo->supported = WAKE_PHY | WAKE_MAGIC
1283 | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;
1284 wolinfo->wolopts = 0;
1286 if (pm_config & PM_LinkUp)
1287 wolinfo->wolopts |= WAKE_PHY;
1289 if (pm_config & PM_Magic)
1290 wolinfo->wolopts |= WAKE_MAGIC;
1292 if (pm_config & PM_WakeUp)
1293 // FIXME: Guessed
1294 wolinfo->wolopts |= WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;
1297 static int sc92031_ethtool_set_wol(struct net_device *dev,
1298 struct ethtool_wolinfo *wolinfo)
1300 struct sc92031_priv *priv = netdev_priv(dev);
1301 void __iomem *port_base = priv->port_base;
1302 u32 pm_config;
1304 spin_lock_bh(&priv->lock);
1306 pm_config = ioread32(port_base + PMConfig)
1307 & ~(PM_LinkUp | PM_Magic | PM_WakeUp);
1309 if (wolinfo->wolopts & WAKE_PHY)
1310 pm_config |= PM_LinkUp;
1312 if (wolinfo->wolopts & WAKE_MAGIC)
1313 pm_config |= PM_Magic;
1315 // FIXME: Guessed
1316 if (wolinfo->wolopts & (WAKE_UCAST | WAKE_MCAST | WAKE_BCAST))
1317 pm_config |= PM_WakeUp;
1319 priv->pm_config = pm_config;
1320 iowrite32(pm_config, port_base + PMConfig);
1321 mmiowb();
1323 spin_unlock_bh(&priv->lock);
1325 return 0;
1328 static int sc92031_ethtool_nway_reset(struct net_device *dev)
1330 int err = 0;
1331 struct sc92031_priv *priv = netdev_priv(dev);
1332 void __iomem *port_base = priv->port_base;
1333 u16 bmcr;
1335 spin_lock_bh(&priv->lock);
1337 bmcr = _sc92031_mii_read(port_base, MII_BMCR);
1338 if (!(bmcr & BMCR_ANENABLE)) {
1339 err = -EINVAL;
1340 goto out;
1343 _sc92031_mii_write(port_base, MII_BMCR, bmcr | BMCR_ANRESTART);
1345 out:
1346 _sc92031_mii_scan(port_base);
1347 mmiowb();
1349 spin_unlock_bh(&priv->lock);
1351 return err;
1354 static const char sc92031_ethtool_stats_strings[SILAN_STATS_NUM][ETH_GSTRING_LEN] = {
1355 "tx_timeout",
1356 "rx_loss",
1359 static void sc92031_ethtool_get_strings(struct net_device *dev,
1360 u32 stringset, u8 *data)
1362 if (stringset == ETH_SS_STATS)
1363 memcpy(data, sc92031_ethtool_stats_strings,
1364 SILAN_STATS_NUM * ETH_GSTRING_LEN);
1367 static int sc92031_ethtool_get_sset_count(struct net_device *dev, int sset)
1369 switch (sset) {
1370 case ETH_SS_STATS:
1371 return SILAN_STATS_NUM;
1372 default:
1373 return -EOPNOTSUPP;
1377 static void sc92031_ethtool_get_ethtool_stats(struct net_device *dev,
1378 struct ethtool_stats *stats, u64 *data)
1380 struct sc92031_priv *priv = netdev_priv(dev);
1382 spin_lock_bh(&priv->lock);
1383 data[0] = priv->tx_timeouts;
1384 data[1] = priv->rx_loss;
1385 spin_unlock_bh(&priv->lock);
1388 static struct ethtool_ops sc92031_ethtool_ops = {
1389 .get_settings = sc92031_ethtool_get_settings,
1390 .set_settings = sc92031_ethtool_set_settings,
1391 .get_drvinfo = sc92031_ethtool_get_drvinfo,
1392 .get_wol = sc92031_ethtool_get_wol,
1393 .set_wol = sc92031_ethtool_set_wol,
1394 .nway_reset = sc92031_ethtool_nway_reset,
1395 .get_link = ethtool_op_get_link,
1396 .get_strings = sc92031_ethtool_get_strings,
1397 .get_sset_count = sc92031_ethtool_get_sset_count,
1398 .get_ethtool_stats = sc92031_ethtool_get_ethtool_stats,
1401 static int __devinit sc92031_probe(struct pci_dev *pdev,
1402 const struct pci_device_id *id)
1404 int err;
1405 void __iomem* port_base;
1406 struct net_device *dev;
1407 struct sc92031_priv *priv;
1408 u32 mac0, mac1;
1410 err = pci_enable_device(pdev);
1411 if (unlikely(err < 0))
1412 goto out_enable_device;
1414 pci_set_master(pdev);
1416 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1417 if (unlikely(err < 0))
1418 goto out_set_dma_mask;
1420 err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1421 if (unlikely(err < 0))
1422 goto out_set_dma_mask;
1424 err = pci_request_regions(pdev, SC92031_NAME);
1425 if (unlikely(err < 0))
1426 goto out_request_regions;
1428 port_base = pci_iomap(pdev, SC92031_USE_BAR, 0);
1429 if (unlikely(!port_base)) {
1430 err = -EIO;
1431 goto out_iomap;
1434 dev = alloc_etherdev(sizeof(struct sc92031_priv));
1435 if (unlikely(!dev)) {
1436 err = -ENOMEM;
1437 goto out_alloc_etherdev;
1440 pci_set_drvdata(pdev, dev);
1441 SET_NETDEV_DEV(dev, &pdev->dev);
1443 #if SC92031_USE_BAR == 0
1444 dev->mem_start = pci_resource_start(pdev, SC92031_USE_BAR);
1445 dev->mem_end = pci_resource_end(pdev, SC92031_USE_BAR);
1446 #elif SC92031_USE_BAR == 1
1447 dev->base_addr = pci_resource_start(pdev, SC92031_USE_BAR);
1448 #endif
1449 dev->irq = pdev->irq;
1451 /* faked with skb_copy_and_csum_dev */
1452 dev->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_HIGHDMA;
1454 dev->get_stats = sc92031_get_stats;
1455 dev->ethtool_ops = &sc92031_ethtool_ops;
1456 dev->hard_start_xmit = sc92031_start_xmit;
1457 dev->watchdog_timeo = TX_TIMEOUT;
1458 dev->open = sc92031_open;
1459 dev->stop = sc92031_stop;
1460 dev->set_multicast_list = sc92031_set_multicast_list;
1461 dev->tx_timeout = sc92031_tx_timeout;
1462 #ifdef CONFIG_NET_POLL_CONTROLLER
1463 dev->poll_controller = sc92031_poll_controller;
1464 #endif
1466 priv = netdev_priv(dev);
1467 spin_lock_init(&priv->lock);
1468 priv->port_base = port_base;
1469 priv->pdev = pdev;
1470 tasklet_init(&priv->tasklet, sc92031_tasklet, (unsigned long)dev);
1471 /* Fudge tasklet count so the call to sc92031_enable_interrupts at
1472 * sc92031_open will work correctly */
1473 tasklet_disable_nosync(&priv->tasklet);
1475 /* PCI PM Wakeup */
1476 iowrite32((~PM_LongWF & ~PM_LWPTN) | PM_Enable, port_base + PMConfig);
1478 mac0 = ioread32(port_base + MAC0);
1479 mac1 = ioread32(port_base + MAC0 + 4);
1480 dev->dev_addr[0] = dev->perm_addr[0] = mac0 >> 24;
1481 dev->dev_addr[1] = dev->perm_addr[1] = mac0 >> 16;
1482 dev->dev_addr[2] = dev->perm_addr[2] = mac0 >> 8;
1483 dev->dev_addr[3] = dev->perm_addr[3] = mac0;
1484 dev->dev_addr[4] = dev->perm_addr[4] = mac1 >> 8;
1485 dev->dev_addr[5] = dev->perm_addr[5] = mac1;
1487 err = register_netdev(dev);
1488 if (err < 0)
1489 goto out_register_netdev;
1491 return 0;
1493 out_register_netdev:
1494 free_netdev(dev);
1495 out_alloc_etherdev:
1496 pci_iounmap(pdev, port_base);
1497 out_iomap:
1498 pci_release_regions(pdev);
1499 out_request_regions:
1500 out_set_dma_mask:
1501 pci_disable_device(pdev);
1502 out_enable_device:
1503 return err;
1506 static void __devexit sc92031_remove(struct pci_dev *pdev)
1508 struct net_device *dev = pci_get_drvdata(pdev);
1509 struct sc92031_priv *priv = netdev_priv(dev);
1510 void __iomem* port_base = priv->port_base;
1512 unregister_netdev(dev);
1513 free_netdev(dev);
1514 pci_iounmap(pdev, port_base);
1515 pci_release_regions(pdev);
1516 pci_disable_device(pdev);
1519 static int sc92031_suspend(struct pci_dev *pdev, pm_message_t state)
1521 struct net_device *dev = pci_get_drvdata(pdev);
1522 struct sc92031_priv *priv = netdev_priv(dev);
1524 pci_save_state(pdev);
1526 if (!netif_running(dev))
1527 goto out;
1529 netif_device_detach(dev);
1531 /* Disable interrupts, stop Tx and Rx. */
1532 sc92031_disable_interrupts(dev);
1534 spin_lock_bh(&priv->lock);
1536 _sc92031_disable_tx_rx(dev);
1537 _sc92031_tx_clear(dev);
1538 mmiowb();
1540 spin_unlock_bh(&priv->lock);
1542 out:
1543 pci_set_power_state(pdev, pci_choose_state(pdev, state));
1545 return 0;
1548 static int sc92031_resume(struct pci_dev *pdev)
1550 struct net_device *dev = pci_get_drvdata(pdev);
1551 struct sc92031_priv *priv = netdev_priv(dev);
1553 pci_restore_state(pdev);
1554 pci_set_power_state(pdev, PCI_D0);
1556 if (!netif_running(dev))
1557 goto out;
1559 /* Interrupts already disabled by sc92031_suspend */
1560 spin_lock_bh(&priv->lock);
1562 _sc92031_reset(dev);
1563 mmiowb();
1565 spin_unlock_bh(&priv->lock);
1566 sc92031_enable_interrupts(dev);
1568 netif_device_attach(dev);
1570 if (netif_carrier_ok(dev))
1571 netif_wake_queue(dev);
1572 else
1573 netif_tx_disable(dev);
1575 out:
1576 return 0;
1579 static struct pci_device_id sc92031_pci_device_id_table[] __devinitdata = {
1580 { PCI_DEVICE(PCI_VENDOR_ID_SILAN, PCI_DEVICE_ID_SILAN_SC92031) },
1581 { PCI_DEVICE(PCI_VENDOR_ID_SILAN, PCI_DEVICE_ID_SILAN_8139D) },
1582 { 0, }
1584 MODULE_DEVICE_TABLE(pci, sc92031_pci_device_id_table);
1586 static struct pci_driver sc92031_pci_driver = {
1587 .name = SC92031_NAME,
1588 .id_table = sc92031_pci_device_id_table,
1589 .probe = sc92031_probe,
1590 .remove = __devexit_p(sc92031_remove),
1591 .suspend = sc92031_suspend,
1592 .resume = sc92031_resume,
1595 static int __init sc92031_init(void)
1597 printk(KERN_INFO SC92031_DESCRIPTION " " SC92031_VERSION "\n");
1598 return pci_register_driver(&sc92031_pci_driver);
1601 static void __exit sc92031_exit(void)
1603 pci_unregister_driver(&sc92031_pci_driver);
1606 module_init(sc92031_init);
1607 module_exit(sc92031_exit);
1609 MODULE_LICENSE("GPL");
1610 MODULE_AUTHOR("Cesar Eduardo Barros <cesarb@cesarb.net>");
1611 MODULE_DESCRIPTION(SC92031_DESCRIPTION);
1612 MODULE_VERSION(SC92031_VERSION);